sky2.c 115.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
S
Stephen Hemminger 已提交
34
#include <linux/aer.h>
35
#include <linux/ip.h>
36
#include <net/ip.h>
37 38 39
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
40
#include <linux/workqueue.h>
41
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
42
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
43
#include <linux/debugfs.h>
44
#include <linux/mii.h>
45 46 47

#include <asm/irq.h>

48 49 50 51
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

52 53 54
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
55
#define DRV_VERSION		"1.20"
56 57 58 59 60
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
61
 * similar to Tigon3.
62 63
 */

64
#define RX_LE_SIZE	    	1024
65
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
66
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
67
#define RX_DEF_PENDING		RX_MAX_PENDING
68
#define RX_SKB_ALIGN		8
S
Stephen Hemminger 已提交
69 70 71 72

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
73
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
74

S
Stephen Hemminger 已提交
75
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
76 77 78 79 80
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

81 82 83
#define SKY2_EEPROM_MAGIC	0x9955aabb


84 85
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

86
static const u32 default_msg =
S
Stephen Hemminger 已提交
87 88
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
89
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
90

S
Stephen Hemminger 已提交
91
static int debug = -1;		/* defaults above */
92 93 94
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

95
static int copybreak __read_mostly = 128;
96 97 98
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

99 100 101 102
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

103
static const struct pci_device_id sky2_id_table[] = {
104 105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
125 126 127 128 129
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
131 132 133
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
134 135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
137 138
	{ 0 }
};
S
Stephen Hemminger 已提交
139

140 141 142 143 144
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
145
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
146

147 148 149 150
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
151
	"Extreme",	/* 0xb5 */
152 153
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
154
	"FE+",		/* 0xb8 */
S
Stephen Hemminger 已提交
155 156
};

157 158
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
159
/* Access to PHY via serial interconnect */
160
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
161 162 163 164 165 166 167 168
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
169 170 171 172 173
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
174
			return 0;
S
Stephen Hemminger 已提交
175 176

		udelay(10);
177
	}
178

S
Stephen Hemminger 已提交
179
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
180
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
181 182 183 184

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
185 186
}

187
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
188 189 190
{
	int i;

S
Stephen Hemminger 已提交
191
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
192 193 194
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
195 196 197 198 199
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
200 201 202 203
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
204
		udelay(10);
205 206
	}

S
Stephen Hemminger 已提交
207
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
208
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
209 210 211
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
212 213
}

S
Stephen Hemminger 已提交
214
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
215 216
{
	u16 v;
S
Stephen Hemminger 已提交
217
	__gm_phy_read(hw, port, reg, &v);
218
	return v;
219 220
}

221

222 223 224 225 226
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
227

228 229
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
230

231 232 233 234 235 236 237 238
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
239

240
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
241
		struct pci_dev *pdev = hw->pdev;
242
		u32 reg;
243

244
		pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
245

246
		pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
247 248
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
249
		pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
250

251
		pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
252 253
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
254
		pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
255

256
		pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
257 258 259 260 261

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
262 263

		sky2_read32(hw, B2_GP_IO);
264
	}
265
}
266

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
283 284
}

285
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
286 287 288 289 290
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
291

292 293 294 295 296 297 298 299 300 301
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

302 303 304 305 306 307 308 309 310 311
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
312
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
313 314
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
315
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
316 317 318 319 320 321 322 323 324 325 326
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


327 328 329
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
330
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
331

332 333
	if (sky2->autoneg == AUTONEG_ENABLE &&
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
334 335 336
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
337
			   PHY_M_EC_MAC_S_MSK);
338 339
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
340
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
341
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
342
			/* set downshift counter to 3x and enable downshift */
343 344
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
345 346
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
347 348 349 350 351

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
352
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
353
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
354 355
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
356 357 358 359 360 361 362 363 364 365

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
366 367 368 369 370 371 372
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
373
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
374
			if (sky2->autoneg == AUTONEG_ENABLE
375
			    && (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
376
				/* set downshift counter to 3x and enable downshift */
377 378 379 380 381 382 383 384 385
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
386
	}
387

S
Stephen Hemminger 已提交
388 389 390
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
391
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
392
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393

S
Stephen Hemminger 已提交
394 395 396 397 398 399 400 401
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
402 403
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
404 405 406 407

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
408
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
409
		}
S
Stephen Hemminger 已提交
410 411

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
412 413
	}

S
Stephen Hemminger 已提交
414
	ctrl = PHY_CT_RESET;
415 416
	ct1000 = 0;
	adv = PHY_AN_CSMA;
417
	reg = 0;
418 419

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
420
		if (sky2_is_copper(hw)) {
421 422 423 424 425 426 427 428 429 430 431 432
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
433

434
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
435 436 437 438 439
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
440

441
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
442
		}
443 444 445 446 447 448 449

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

450 451
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
452 453 454 455

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
456
			reg |= GM_GPCR_SPEED_1000;
457 458 459
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
460
			reg |= GM_GPCR_SPEED_100;
461 462 463
			break;
		}

464 465 466
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
467 468
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
469 470


471
 		reg |= gm_fc_disable[sky2->flow_mode];
472 473

		/* Forward pause packets to GMAC? */
474
		if (sky2->flow_mode & FC_RX)
475 476 477
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
478 479
	}

480 481
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
482
	if (hw->flags & SKY2_HW_GIGABIT)
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

523
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
524
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
525 526 527 528 529

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
530 531 532 533 534
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
535 536 537

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
538 539 540 541 542 543
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
544 545

		/* restore page register */
S
Stephen Hemminger 已提交
546
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
547
		break;
S
Stephen Hemminger 已提交
548

549
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
550
	case CHIP_ID_YUKON_EX:
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
569 570 571 572 573

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
574
		ledover &= ~PHY_M_LED_MO_RX;
575 576
	}

577 578
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
579
		/* apply fixes in PHY AFE */
580 581
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

582
		/* increase differential signal amplitude in 10BASE-T */
583 584
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
585

586
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
587 588
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
589 590

		/* set page register to 0 */
591
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
592 593 594 595 596
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
597
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
598
		/* no effect on Yukon-XL */
599
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600

601 602
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
603
			ledover |= PHY_M_LED_MO_100;
604
		}
605

606 607 608 609
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
610

S
shemminger@osdl.org 已提交
611
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
612 613 614 615 616 617
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

618 619
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
620
	struct pci_dev *pdev = hw->pdev;
621
	u32 reg1;
622 623
	static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
	static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
624

625
	pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
626
	/* Turn on/off phy power saving */
627 628 629 630 631
	if (onoff)
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

632 633 634
	if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		reg1 |= coma_mode[port];

635 636 637
	pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
	pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);

638 639 640
	udelay(100);
}

641 642 643
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
644
	spin_lock_bh(&sky2->phy_lock);
645
	sky2_phy_init(sky2->hw, sky2->port);
646
	spin_unlock_bh(&sky2->phy_lock);
647 648
}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
705
	pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
706
	reg1 |= PCI_Y2_PME_LEGACY;
707
	pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
708 709 710 711 712 713

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

714 715
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
716 717 718
	struct net_device *dev = hw->dev[port];

	if (dev->mtu <= ETH_DATA_LEN)
719
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
S
Stephen Hemminger 已提交
720 721 722 723 724 725 726 727 728
			     TX_JUMBO_DIS | TX_STFW_ENA);

	else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_STFW_ENA | TX_JUMBO_ENA);
	else {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
729

S
Stephen Hemminger 已提交
730 731
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_JUMBO_ENA | TX_STFW_DIS);
732

S
Stephen Hemminger 已提交
733 734
		/* Can't do offload because of lack of store/forward */
		dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
735 736 737
	}
}

738 739 740 741
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
742
	u32 rx_reg;
743 744 745
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

746 747
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
748 749 750

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
751
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
752 753 754 755 756 757 758 759 760 761 762
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
763
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
764

765 766 767
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

768
	spin_lock_bh(&sky2->phy_lock);
769
	sky2_phy_init(hw, port);
770
	spin_unlock_bh(&sky2->phy_lock);
771 772 773 774 775

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

776 777
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
778 779 780 781 782 783 784
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
785
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
786 787 788 789 790 791 792 793 794 795 796 797 798

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
799
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
800

801
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
802 803 804 805 806 807 808
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
809 810 811 812
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
813 814 815 816 817 818
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
819
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
820 821
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
822
		rx_reg |= GMF_RX_OVER_ON;
823

A
Al Viro 已提交
824
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
825

S
shemminger@osdl.org 已提交
826
	/* Flush Rx MAC FIFO on any flow control or error */
827
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
828

829
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
830 831 832 833 834 835
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
836 837 838 839

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
840

841 842
	/* On chips without ram buffer, pause is controled by MAC level */
	if (sky2_read8(hw, B2_E_0) == 0) {
843
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
844
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
845

846
		sky2_set_tx_stfwd(hw, port);
847 848
	}

849 850
}

851 852
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
853
{
854 855 856 857 858 859
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
860

861 862 863 864 865 866 867
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
868
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
869

870 871 872 873 874 875
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
876

877 878 879
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
880 881 882 883 884 885 886 887
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
888
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
889 890 891
}

/* Setup Bus Memory Interface */
892
static void sky2_qset(struct sky2_hw *hw, u16 q)
893 894 895 896
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
897
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
898 899 900 901 902
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
903
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
904 905 906 907 908 909 910 911
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
912 913

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
914 915
}

S
Stephen Hemminger 已提交
916 917 918 919
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

920
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
921
	le->ctrl = 0;
S
Stephen Hemminger 已提交
922 923
	return le;
}
924

925 926 927 928 929 930 931 932 933 934 935 936 937 938
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

	le = get_tx_le(sky2);
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
	sky2->tx_addr64 = 0;
}

939 940 941 942 943 944
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

945 946
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
947
{
S
Stephen Hemminger 已提交
948
	/* Make sure write' to descriptors are complete before we tell hardware */
949
	wmb();
S
Stephen Hemminger 已提交
950 951 952 953
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
954 955
}

S
Stephen Hemminger 已提交
956

957 958 959
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
960
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
961
	le->ctrl = 0;
962 963 964
	return le;
}

965 966 967
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
968 969
{
	struct sky2_rx_le *le;
970
	u32 hi = upper_32_bits(map);
971

S
Stephen Hemminger 已提交
972
	if (sky2->rx_addr64 != hi) {
973
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
974
		le->addr = cpu_to_le32(hi);
975
		le->opcode = OP_ADDR64 | HW_OWNER;
976
		sky2->rx_addr64 = upper_32_bits(map + len);
977
	}
S
Stephen Hemminger 已提交
978

979
	le = sky2_next_rx(sky2);
980 981
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
982
	le->opcode = op | HW_OWNER;
983 984
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1028

1029 1030 1031 1032
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1033
static void rx_set_checksum(struct sky2_port *sky2)
1034
{
1035
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1036

1037 1038 1039
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1040

1041 1042 1043
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1044 1045
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
1077
	mmiowb();
1078
}
S
Stephen Hemminger 已提交
1079

S
shemminger@osdl.org 已提交
1080
/* Clean out receive buffer area, assumes receiver hardware stopped */
1081 1082 1083 1084 1085
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1086
	for (i = 0; i < sky2->rx_pending; i++) {
1087
		struct rx_ring_info *re = sky2->rx_ring + i;
1088 1089

		if (re->skb) {
1090
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1091 1092 1093 1094 1095 1096
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1108
	switch (cmd) {
1109 1110 1111 1112 1113 1114
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1115

1116
		spin_lock_bh(&sky2->phy_lock);
1117
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1118
		spin_unlock_bh(&sky2->phy_lock);
1119

1120 1121 1122 1123 1124 1125 1126 1127
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1128
		spin_lock_bh(&sky2->phy_lock);
1129 1130
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1131
		spin_unlock_bh(&sky2->phy_lock);
1132 1133 1134 1135 1136
		break;
	}
	return err;
}

1137 1138 1139 1140 1141 1142 1143
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1144
	netif_tx_lock_bh(dev);
1145
	napi_disable(&hw->napi);
1146 1147

	sky2->vlgrp = grp;
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1159

1160
	napi_enable(&hw->napi);
1161
	netif_tx_unlock_bh(dev);
1162 1163 1164
}
#endif

1165
/*
1166 1167 1168
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1169 1170
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1171 1172
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1173
 */
1174
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1175 1176
{
	struct sk_buff *skb;
1177 1178
	unsigned long p;
	int i;
1179

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1193 1194 1195
	}

	return skb;
1196 1197 1198 1199
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1200 1201
}

S
Stephen Hemminger 已提交
1202 1203 1204 1205 1206
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1207 1208
/*
 * Allocate and setup receiver buffer pool.
1209 1210 1211 1212 1213 1214
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1215
 */
1216
static int sky2_rx_start(struct sky2_port *sky2)
1217
{
1218
	struct sky2_hw *hw = sky2->hw;
1219
	struct rx_ring_info *re;
1220
	unsigned rxq = rxqaddr[sky2->port];
1221
	unsigned i, size, space, thresh;
1222

1223
	sky2->rx_put = sky2->rx_next = 0;
1224
	sky2_qset(hw, rxq);
1225

1226 1227 1228 1229 1230 1231
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1232
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1233 1234
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1235
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1236

1237 1238
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1239 1240
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1241 1242

	/* Space needed for frame data + headers rounded up */
S
Stephen Hemminger 已提交
1243
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1273
	for (i = 0; i < sky2->rx_pending; i++) {
1274
		re = sky2->rx_ring + i;
1275

1276
		re->skb = sky2_rx_alloc(sky2);
1277 1278 1279
		if (!re->skb)
			goto nomem;

1280 1281
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1282 1283
	}

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1297
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1298
	sky2_rx_update(sky2, rxq);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1311
	u32 imask, ramsize;
1312
	int cap, err = -ENOMEM;
1313
	struct net_device *otherdev = hw->dev[sky2->port^1];
1314

1315 1316 1317
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1318
	 */
1319 1320 1321 1322 1323
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

1324
		pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
1325
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1326
		pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
1327 1328 1329 1330

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1331

1332 1333 1334
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

S
Stephen Hemminger 已提交
1335 1336
	netif_carrier_off(dev);

1337 1338
	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1339 1340
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1341 1342 1343 1344
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1345
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1346 1347 1348
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
1349 1350

	tx_init(sky2);
1351 1352 1353 1354 1355 1356 1357

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1358
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1359 1360 1361 1362
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1363 1364
	sky2_phy_power(hw, port, 1);

1365 1366
	sky2_mac_init(hw, port);

1367 1368 1369
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1370
		u32 rxspace;
1371

1372
		pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1373 1374 1375 1376
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1377

1378 1379 1380 1381 1382 1383 1384
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1385

1386
	sky2_qset(hw, txqaddr[port]);
1387

1388 1389 1390 1391
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1392
	/* Set almost empty threshold */
1393 1394
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1395
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1396

1397 1398
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1399

1400
	err = sky2_rx_start(sky2);
S
Stephen Hemminger 已提交
1401
	if (err)
1402 1403 1404
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1405
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1406
	imask |= portirq_msk[port];
1407 1408
	sky2_write32(hw, B0_IMSK, imask);

1409 1410 1411
	return 0;

err_out:
1412
	if (sky2->rx_le) {
1413 1414
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1415 1416 1417
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1418 1419 1420
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1421 1422 1423 1424
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1425

1426 1427
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1428 1429 1430
	return err;
}

S
Stephen Hemminger 已提交
1431 1432 1433
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1434
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1435
}
1436

S
Stephen Hemminger 已提交
1437 1438
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1439
{
S
Stephen Hemminger 已提交
1440
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1441 1442
}

S
Stephen Hemminger 已提交
1443
/* Estimate of number of transmit list elements required */
1444
static unsigned tx_le_req(const struct sk_buff *skb)
1445
{
S
Stephen Hemminger 已提交
1446 1447 1448 1449 1450
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1451
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1452 1453
		++count;

1454
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1455 1456 1457
		++count;

	return count;
1458 1459
}

S
Stephen Hemminger 已提交
1460 1461 1462 1463 1464 1465
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1466 1467 1468 1469
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1470
	struct sky2_tx_le *le = NULL;
1471
	struct tx_ring_info *re;
1472 1473 1474 1475 1476 1477
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1478 1479
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1480

S
Stephen Hemminger 已提交
1481
	if (unlikely(netif_msg_tx_queued(sky2)))
1482 1483 1484 1485 1486
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1487
	addr64 = upper_32_bits(mapping);
S
Stephen Hemminger 已提交
1488

1489
	/* Send high bits if changed or crosses boundary */
1490 1491
	if (addr64 != sky2->tx_addr64 ||
	    upper_32_bits(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1492
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1493
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1494
		le->opcode = OP_ADDR64 | HW_OWNER;
1495
		sky2->tx_addr64 = upper_32_bits(mapping + len);
S
Stephen Hemminger 已提交
1496
	}
1497 1498

	/* Check for TCP Segmentation Offload */
1499
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1500
	if (mss != 0) {
1501 1502

		if (!(hw->flags & SKY2_HW_NEW_LE))
1503 1504 1505 1506 1507
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
  			le = get_tx_le(sky2);
  			le->addr = cpu_to_le32(mss);
1508 1509

			if (hw->flags & SKY2_HW_NEW_LE)
1510 1511 1512
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1513 1514
			sky2->tx_last_mss = mss;
		}
1515 1516 1517
	}

	ctrl = 0;
1518 1519 1520 1521 1522
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1523
			le->addr = 0;
1524 1525 1526 1527 1528 1529 1530 1531 1532
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1533
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1534
		/* On Yukon EX (some versions) encoding change. */
1535
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

				le = get_tx_le(sky2);
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1557
		}
1558 1559 1560
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1561
	le->addr = cpu_to_le32((u32) mapping);
1562 1563
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1564
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1565

1566
	re = tx_le_re(sky2, le);
1567
	re->skb = skb;
1568
	pci_unmap_addr_set(re, mapaddr, mapping);
1569
	pci_unmap_len_set(re, maplen, len);
1570 1571

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1572
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1573 1574 1575

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1576
		addr64 = upper_32_bits(mapping);
S
Stephen Hemminger 已提交
1577 1578
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1579
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1580 1581 1582
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1583 1584 1585
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1586
		le->addr = cpu_to_le32((u32) mapping);
1587 1588
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1589
		le->opcode = OP_BUFFER | HW_OWNER;
1590

1591 1592 1593 1594
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1595
	}
1596

1597 1598
	le->ctrl |= EOP;

1599 1600
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1601

1602
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1603 1604 1605 1606 1607 1608

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1609 1610 1611
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1612
 *     buffers so make sure not to free skb to early.
1613
 */
1614
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1615
{
1616
	struct net_device *dev = sky2->netdev;
1617
	struct pci_dev *pdev = sky2->hw->pdev;
1618
	unsigned idx;
1619

1620
	BUG_ON(done >= TX_RING_SIZE);
1621

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1634
			break;
1635 1636 1637
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1638
				       PCI_DMA_TODEVICE);
1639 1640 1641 1642 1643 1644 1645
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1646

1647 1648
			dev->stats.tx_packets++;
			dev->stats.tx_bytes += re->skb->len;
1649

1650
			dev_kfree_skb_any(re->skb);
S
Stephen Hemminger 已提交
1651
			sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1652
		}
S
Stephen Hemminger 已提交
1653 1654
	}

1655
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1656 1657
	smp_mb();

1658
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1659 1660 1661 1662
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1663
static void sky2_tx_clean(struct net_device *dev)
1664
{
1665 1666 1667
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1668
	sky2_tx_complete(sky2, sky2->tx_prod);
1669
	netif_tx_unlock_bh(dev);
1670 1671 1672 1673 1674 1675 1676 1677 1678
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1679
	u32 imask;
1680

1681 1682 1683 1684
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1685 1686 1687
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1688
	/* Stop more packets from being queued */
1689 1690
	netif_stop_queue(dev);

S
Stephen Hemminger 已提交
1691 1692 1693 1694 1695
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

S
Stephen Hemminger 已提交
1696 1697
	synchronize_irq(hw->pdev->irq);

1698
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1699

1700 1701 1702 1703 1704
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1705
		     RB_RST_SET | RB_DIS_OP_MD);
1706 1707

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1708
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1709 1710
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

S
Stephen Hemminger 已提交
1711 1712 1713
	/* Make sure no packets are pending */
	napi_synchronize(&hw->napi);

1714 1715 1716
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1717 1718
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1730 1731
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1732 1733 1734 1735 1736 1737 1738

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1739
	sky2_rx_stop(sky2);
1740 1741 1742 1743

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1744 1745
	sky2_phy_power(hw, port, 0);

S
Stephen Hemminger 已提交
1746 1747
	netif_carrier_off(dev);

S
shemminger@osdl.org 已提交
1748
	/* turn off LED's */
1749 1750
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1751
	sky2_tx_clean(dev);
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1763 1764 1765 1766 1767 1768
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1769 1770 1771 1772 1773
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
1774
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
1775 1776
		return SPEED_1000;

S
Stephen Hemminger 已提交
1777 1778 1779 1780 1781 1782
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1799 1800 1801 1802 1803 1804
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1805 1806

	/* enable Rx/Tx */
1807
	reg = gma_read16(hw, port, GM_GP_CTRL);
1808 1809 1810 1811 1812 1813 1814
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
1815
	mod_timer(&hw->watchdog_timer, jiffies + 1);
1816

1817
	/* Turn on link LED */
S
Stephen Hemminger 已提交
1818
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1819 1820 1821 1822
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1823
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1824 1825
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1826
		       fc_name[sky2->flow_status]);
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1848

1849 1850 1851
	sky2_phy_init(hw, port);
}

1852 1853 1854 1855 1856 1857 1858 1859
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1860 1861 1862 1863
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1864
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1865

1866
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1880
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1881

1882 1883 1884
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
1885
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1899

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1910

1911
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1912
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1913
		sky2->flow_status = FC_NONE;
1914

1915
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1916 1917 1918 1919 1920 1921
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1922

1923 1924
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1925
{
1926 1927
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1928 1929
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1930 1931 1932
	if (!netif_running(dev))
		return;

1933 1934 1935 1936
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1937 1938 1939 1940
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1941
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1942 1943 1944 1945
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1946

S
Stephen Hemminger 已提交
1947 1948
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1949

S
Stephen Hemminger 已提交
1950 1951 1952
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1953

S
Stephen Hemminger 已提交
1954 1955
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1956
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1957 1958
		else
			sky2_link_down(sky2);
1959
	}
S
Stephen Hemminger 已提交
1960
out:
1961
	spin_unlock(&sky2->phy_lock);
1962 1963
}

S
Stephen Hemminger 已提交
1964
/* Transmit timeout is only called if we are running, carrier is up
1965 1966
 * and tx queue is full (stopped).
 */
1967 1968 1969
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1970
	struct sky2_hw *hw = sky2->hw;
1971 1972 1973 1974

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1975
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1976 1977 1978
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1979

S
Stephen Hemminger 已提交
1980 1981
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1982 1983 1984 1985
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1986 1987
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1988
	unsigned port = sky2->port;
1989 1990
	int err;
	u16 ctl, mode;
1991
	u32 imask;
1992 1993 1994 1995

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1996 1997 1998
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
1999 2000
		return -EINVAL;

2001 2002 2003 2004 2005
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2006
	imask = sky2_read32(hw, B0_IMSK);
2007 2008
	sky2_write32(hw, B0_IMSK, 0);

2009 2010
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2011
	napi_disable(&hw->napi);
2012

2013 2014
	synchronize_irq(hw->pdev->irq);

2015
	if (sky2_read8(hw, B2_E_0) == 0)
2016
		sky2_set_tx_stfwd(hw, port);
2017 2018 2019

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2020 2021
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2022 2023

	dev->mtu = new_mtu;
2024

2025 2026 2027 2028 2029 2030
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2031
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2032

2033
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2034

2035
	err = sky2_rx_start(sky2);
2036
	sky2_write32(hw, B0_IMSK, imask);
2037

2038 2039
	napi_enable(&hw->napi);

2040 2041 2042
	if (err)
		dev_close(dev);
	else {
2043
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2044 2045 2046 2047

		netif_wake_queue(dev);
	}

2048 2049 2050
	return err;
}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2063
		skb_copy_from_linear_data(re->skb, skb->data, length);
2064 2065 2066 2067 2068
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2069
		skb_put(skb, length);
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2130
		skb_put(skb, length);
2131 2132 2133
	return skb;
}

2134 2135
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2136
 * For larger packets, get new buffer.
2137
 */
2138
static struct sk_buff *sky2_receive(struct net_device *dev,
2139 2140
				    u16 length, u32 status)
{
2141
 	struct sky2_port *sky2 = netdev_priv(dev);
2142
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2143
	struct sk_buff *skb = NULL;
2144 2145 2146 2147 2148 2149 2150
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2151 2152 2153

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2154
		       dev->name, sky2->rx_next, status, length);
2155

S
Stephen Hemminger 已提交
2156
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2157
	prefetch(sky2->rx_ring + sky2->rx_next);
2158

2159 2160 2161 2162 2163 2164 2165 2166 2167
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2168
	if (status & GMR_FS_ANY_ERR)
2169 2170
		goto error;

2171 2172 2173
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2174 2175
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2176
		goto len_error;
2177

2178
okay:
2179 2180 2181 2182
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2183
resubmit:
2184
	sky2_rx_submit(sky2, re);
2185

2186 2187
	return skb;

2188
len_error:
2189 2190
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2191
	++dev->stats.rx_length_errors;
2192
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2193 2194
		pr_info(PFX "%s: rx length error: status %#x length %d\n",
			dev->name, status, length);
2195
	goto resubmit;
2196

2197
error:
2198
	++dev->stats.rx_errors;
2199
	if (status & GMR_FS_RX_FF_OV) {
2200
		dev->stats.rx_over_errors++;
2201 2202
		goto resubmit;
	}
2203

2204
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2205
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2206
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2207 2208

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2209
		dev->stats.rx_length_errors++;
2210
	if (status & GMR_FS_FRAGMENT)
2211
		dev->stats.rx_frame_errors++;
2212
	if (status & GMR_FS_CRC_ERR)
2213
		dev->stats.rx_crc_errors++;
2214

S
Stephen Hemminger 已提交
2215
	goto resubmit;
2216 2217
}

2218 2219
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2220
{
2221
	struct sky2_port *sky2 = netdev_priv(dev);
2222

2223
	if (netif_running(dev)) {
2224
		netif_tx_lock(dev);
2225
		sky2_tx_complete(sky2, last);
2226
		netif_tx_unlock(dev);
2227
	}
2228 2229
}

2230
/* Process status response ring */
2231
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2232
{
2233
	int work_done = 0;
S
Stephen Hemminger 已提交
2234
	unsigned rx[2] = { 0, 0 };
2235

2236
	rmb();
2237
	do {
S
Stephen Hemminger 已提交
2238
		struct sky2_port *sky2;
2239
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2240
		unsigned port;
2241
		struct net_device *dev;
2242 2243 2244
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2245 2246 2247 2248
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2249

2250
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2251

S
Stephen Hemminger 已提交
2252
		port = le->css & CSS_LINK_BIT;
2253
		dev = hw->dev[port];
2254
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2255 2256
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2257

S
Stephen Hemminger 已提交
2258 2259
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2260
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2261
			++rx[port];
2262
			skb = sky2_receive(dev, length, status);
2263
			if (unlikely(!skb)) {
2264
				dev->stats.rx_dropped++;
S
Stephen Hemminger 已提交
2265
				break;
2266
			}
2267

2268
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2269
			if (hw->flags & SKY2_HW_NEW_LE) {
2270 2271 2272 2273 2274 2275 2276 2277
				if (sky2->rx_csum &&
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2278
			skb->protocol = eth_type_trans(skb, dev);
2279 2280
			dev->stats.rx_packets++;
			dev->stats.rx_bytes += skb->len;
2281 2282
			dev->last_rx = jiffies;

2283 2284 2285 2286 2287 2288 2289
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2290
				netif_receive_skb(skb);
2291

2292
			/* Stop after net poll weight */
2293 2294
			if (++work_done >= to_do)
				goto exit_loop;
2295 2296
			break;

2297 2298 2299 2300 2301 2302 2303 2304 2305
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2306
		case OP_RXCHKS:
2307 2308 2309
			if (!sky2->rx_csum)
				break;

S
Stephen Hemminger 已提交
2310 2311 2312 2313 2314 2315
			/* If this happens then driver assuming wrong format */
			if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
				if (net_ratelimit())
					printk(KERN_NOTICE "%s: unexpected"
					       " checksum status\n",
					       dev->name);
2316
				break;
S
Stephen Hemminger 已提交
2317
			}
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
2334
					     Q_ADDR(rxqaddr[port], Q_CSR),
2335 2336
					     BMU_DIS_RX_CHKSUM);
			}
2337 2338 2339
			break;

		case OP_TXINDEXLE:
2340
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2341 2342
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2343 2344 2345 2346
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2347 2348 2349 2350
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2351
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2352
				       "unknown status opcode 0x%x\n", opcode);
2353
		}
2354
	} while (hw->st_idx != idx);
2355

2356 2357 2358
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2359
exit_loop:
S
Stephen Hemminger 已提交
2360 2361
	if (rx[0])
		sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
2362

S
Stephen Hemminger 已提交
2363 2364
	if (rx[1])
		sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
2365

2366
	return work_done;
2367 2368 2369 2370 2371 2372
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2373 2374 2375
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2376 2377

	if (status & Y2_IS_PAR_RD1) {
2378 2379 2380
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2381 2382 2383 2384 2385
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2386 2387 2388
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2389 2390 2391 2392 2393

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2394 2395
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2396 2397 2398 2399
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2400 2401
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2402 2403 2404 2405
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2406 2407 2408
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2409 2410 2411 2412 2413 2414
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2415
	struct pci_dev *pdev = hw->pdev;
2416
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2417 2418 2419
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2420

S
Stephen Hemminger 已提交
2421
	if (status & Y2_IS_TIST_OV)
2422 2423 2424
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2425 2426
		u16 pci_err;

2427
		pci_read_config_word(pdev, PCI_STATUS, &pci_err);
2428
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2429
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2430
			        pci_err);
2431

2432 2433
		pci_write_config_word(pdev, PCI_STATUS,
				      pci_err | PCI_STATUS_ERROR_BITS);
2434 2435 2436
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2437
		/* PCI-Express uncorrectable Error occurred */
2438
		int aer = pci_find_aer_capability(hw->pdev);
S
Stephen Hemminger 已提交
2439
		u32 err;
2440

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (aer) {
			pci_read_config_dword(pdev, aer + PCI_ERR_UNCOR_STATUS,
					      &err);
			pci_cleanup_aer_uncorrect_error_status(pdev);
		} else {
			/* Either AER not configured, or not working
			 * because of bad MMCONFIG, so just do recover
			 * manually.
			 */
			err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
			sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
				     0xfffffffful);
		}

2455
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2456
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2457

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2477 2478 2479 2480 2481 2482
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2483
	if (status & GM_IS_RX_FF_OR) {
2484
		++dev->stats.rx_fifo_errors;
2485 2486 2487 2488
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2489
		++dev->stats.tx_fifo_errors;
2490 2491 2492 2493
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2494 2495 2496
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2497 2498 2499
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2500 2501 2502
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2503

2504 2505 2506 2507
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2508

2509
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2510
}
2511

S
Stephen Hemminger 已提交
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
		printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
		       dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
		       sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2544
static void sky2_watchdog(unsigned long arg)
2545
{
2546
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2547

S
Stephen Hemminger 已提交
2548
	/* Check for lost IRQ once a second */
2549
	if (sky2_read32(hw, B0_ISRC)) {
2550
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2551 2552 2553 2554
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2555
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2556 2557 2558 2559 2560
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2561
			if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
S
Stephen Hemminger 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
			     sky2_rx_hung(dev)) {
				pr_info(PFX "%s: receiver hang detected\n",
					dev->name);
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2572
	}
2573

S
Stephen Hemminger 已提交
2574
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2575 2576
}

2577 2578
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2579
{
2580 2581
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2582

S
Stephen Hemminger 已提交
2583 2584
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2585

S
Stephen Hemminger 已提交
2586 2587
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2588

S
Stephen Hemminger 已提交
2589 2590
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2591

S
Stephen Hemminger 已提交
2592
	if (status & Y2_IS_CHK_RX1)
2593
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2594

S
Stephen Hemminger 已提交
2595
	if (status & Y2_IS_CHK_RX2)
2596
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2597

S
Stephen Hemminger 已提交
2598
	if (status & Y2_IS_CHK_TXA1)
2599
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2600

S
Stephen Hemminger 已提交
2601
	if (status & Y2_IS_CHK_TXA2)
2602 2603 2604
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

2605
static int sky2_poll(struct napi_struct *napi, int work_limit)
2606
{
2607
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2608
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2609
	int work_done = 0;
2610
	u16 idx;
2611 2612 2613 2614 2615 2616 2617 2618 2619

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2620

2621 2622
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2623 2624

		if (work_done >= work_limit)
2625 2626
			goto done;
	}
2627

2628 2629 2630 2631 2632 2633
	/* Bug/Errata workaround?
	 * Need to kick the TX irq moderation timer.
	 */
	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2634
	}
2635 2636 2637
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2638

2639
	return work_done;
2640 2641
}

2642
static irqreturn_t sky2_intr(int irq, void *dev_id)
2643 2644 2645 2646 2647 2648 2649 2650
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2651

2652
	prefetch(&hw->st_le[hw->st_idx]);
2653 2654

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2655

2656 2657 2658 2659 2660 2661 2662 2663
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2664
	napi_schedule(&sky2->hw->napi);
2665 2666 2667 2668
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2669
static u32 sky2_mhz(const struct sky2_hw *hw)
2670
{
S
Stephen Hemminger 已提交
2671
	switch (hw->chip_id) {
2672
	case CHIP_ID_YUKON_EC:
2673
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2674
	case CHIP_ID_YUKON_EX:
S
Stephen Hemminger 已提交
2675 2676
		return 125;

2677
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2688 2689 2690
	}
}

2691
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2692
{
2693
	return sky2_mhz(hw) * us;
2694 2695
}

2696
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2697
{
2698
	return clk / sky2_mhz(hw);
2699 2700
}

2701

2702
static int __devinit sky2_init(struct sky2_hw *hw)
2703
{
2704
	int rc;
S
Stephen Hemminger 已提交
2705
	u8 t8;
2706

2707 2708 2709 2710
	/* Enable all clocks and check for bad PCI access */
	rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
	if (rc)
		return rc;
2711

2712
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2713

2714
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2715 2716 2717 2718 2719
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		hw->flags = SKY2_HW_GIGABIT
2720 2721 2722 2723
			| SKY2_HW_NEWER_PHY;
		if (hw->chip_rev < 3)
			hw->flags |= SKY2_HW_FIFO_HANG_CHECK;

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
2749
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
2750 2751 2752 2753 2754
		break;

	case CHIP_ID_YUKON_FE:
		break;

S
Stephen Hemminger 已提交
2755 2756 2757 2758 2759 2760
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
2761
	default:
2762 2763
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2764 2765 2766
		return -EOPNOTSUPP;
	}

2767 2768 2769
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
2770 2771


2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2784
	struct pci_dev *pdev = hw->pdev;
2785
	u16 status;
S
Stephen Hemminger 已提交
2786 2787
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
2788

2789
	/* disable ASF */
2790 2791 2792 2793 2794 2795 2796 2797
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2798 2799 2800 2801 2802

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
2803 2804 2805
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

2806
	/* clear PCI errors, if any */
2807 2808 2809
	pci_read_config_word(pdev, PCI_STATUS, &status);
	status |= PCI_STATUS_ERROR_BITS;
	pci_write_config_word(pdev, PCI_STATUS, status);
2810 2811 2812

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
2813 2814
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
		if (pci_find_aer_capability(pdev)) {
			/* Check for advanced error reporting */
			pci_cleanup_aer_uncorrect_error_status(pdev);
			pci_cleanup_aer_correct_error_status(pdev);
		} else {
			dev_warn(&pdev->dev,
				"PCI Express Advanced Error Reporting"
				" not configured or MMCONFIG problem?\n");

			sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
				     0xfffffffful);
		}
S
Stephen Hemminger 已提交
2827 2828 2829 2830

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2831

S
Stephen Hemminger 已提交
2832 2833 2834
		else if (pci_enable_pcie_error_reporting(pdev))
			hwe_mask |= Y2_IS_PCI_EXP;
	}
2835

2836
	sky2_power_on(hw);
2837 2838 2839 2840

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2841 2842 2843 2844 2845

		if (hw->chip_id == CHIP_ID_YUKON_EX)
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
2846 2847
	}

S
Stephen Hemminger 已提交
2848 2849
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2850 2851 2852 2853

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2854

2855 2856
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2857 2858
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2859 2860 2861

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2862
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2863 2864 2865 2866 2867 2868 2869

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2870
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
2886
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
2887 2888

	for (i = 0; i < hw->ports; i++)
2889
		sky2_gmac_reset(hw, i);
2890 2891 2892 2893 2894 2895 2896 2897

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2898
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2899 2900

	/* Set the list last index */
S
Stephen Hemminger 已提交
2901
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2902

2903 2904
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2905

2906 2907 2908 2909 2910
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2911

2912
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2913 2914
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2915

S
Stephen Hemminger 已提交
2916
	/* enable status unit */
2917 2918 2919 2920 2921
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2922 2923
}

S
Stephen Hemminger 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
2933
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
2934 2935 2936 2937 2938 2939 2940 2941 2942

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
2943
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	rtnl_unlock();
}

2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2977

2978 2979 2980 2981 2982
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

S
Stephen Hemminger 已提交
2983 2984 2985
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
2986 2987 2988 2989 2990
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2991 2992 2993
	return 0;
}

2994
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2995
{
S
Stephen Hemminger 已提交
2996 2997 2998 2999 3000 3001
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3002

3003
		if (hw->flags & SKY2_HW_GIGABIT)
3004
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3005 3006
				| SUPPORTED_1000baseT_Full;
		return modes;
3007
	} else
S
Stephen Hemminger 已提交
3008 3009 3010 3011
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3012 3013
}

S
Stephen Hemminger 已提交
3014
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3015 3016 3017 3018 3019 3020 3021
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3022
	if (sky2_is_copper(hw)) {
3023
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3024 3025 3026
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3027
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3028
	}
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3049
		switch (ecmd->speed) {
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

3089
	if (netif_running(dev)) {
3090
		sky2_phy_reinit(sky2);
3091 3092
		sky2_set_multicast(dev);
	}
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3109 3110
	char name[ETH_GSTRING_LEN];
	u16 offset;
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3122
	{ "collisions",    GM_TXF_COL },
3123 3124
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3125
	{ "single_collisions", GM_TXF_SNG_COL },
3126
	{ "multi_collisions", GM_TXF_MUL_COL },
3127

3128
	{ "rx_short",      GM_RXF_SHT },
3129
	{ "rx_runt", 	   GM_RXE_FRAG },
3130 3131 3132 3133 3134 3135 3136
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3137
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3138 3139
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3140
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3141 3142 3143 3144 3145 3146 3147 3148 3149

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
3164

3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3177 3178 3179 3180
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3181
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
3182 3183
		return -EINVAL;

3184
	sky2_phy_reinit(sky2);
3185
	sky2_set_multicast(dev);
3186 3187 3188 3189

	return 0;
}

S
Stephen Hemminger 已提交
3190
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3191 3192 3193 3194 3195 3196
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3197
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3198
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3199
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3200

S
Stephen Hemminger 已提交
3201
	for (i = 2; i < count; i++)
3202 3203 3204 3205 3206 3207 3208 3209 3210
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3211
static int sky2_get_sset_count(struct net_device *dev, int sset)
3212
{
3213 3214 3215 3216 3217 3218
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3219 3220 3221
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3222
				   struct ethtool_stats *stats, u64 * data)
3223 3224 3225
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3226
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3227 3228
}

S
Stephen Hemminger 已提交
3229
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3245 3246 3247
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3248 3249 3250 3251 3252

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3253
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3254
		    dev->dev_addr, ETH_ALEN);
3255
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3256
		    dev->dev_addr, ETH_ALEN);
3257

3258 3259 3260 3261 3262
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3263 3264

	return 0;
3265 3266
}

3267 3268 3269 3270 3271 3272 3273 3274
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3275 3276 3277 3278 3279 3280 3281 3282
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3283 3284
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3285

3286
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3287 3288 3289 3290 3291
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3292
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3293
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3294
	else if (dev->flags & IFF_ALLMULTI)
3295
		memset(filter, 0xff, sizeof(filter));
3296
	else if (dev->mc_count == 0 && !rx_pause)
3297 3298 3299 3300 3301
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3302 3303 3304 3305 3306
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3307 3308 3309
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3310
		    (u16) filter[0] | ((u16) filter[1] << 8));
3311
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3312
		    (u16) filter[2] | ((u16) filter[3] << 8));
3313
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3314
		    (u16) filter[4] | ((u16) filter[5] << 8));
3315
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3316
		    (u16) filter[6] | ((u16) filter[7] << 8));
3317 3318 3319 3320 3321 3322 3323

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3324
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3325
{
S
Stephen Hemminger 已提交
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3344 3345
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3346
	}
3347 3348 3349 3350 3351 3352 3353 3354
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3355
	u16 ledctrl, ledover = 0;
3356
	long ms;
3357
	int interrupted;
3358 3359
	int onoff = 1;

S
Stephen Hemminger 已提交
3360
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3361 3362 3363 3364 3365
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3366
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3367 3368 3369 3370 3371 3372 3373 3374 3375
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3376

3377 3378
	interrupted = 0;
	while (!interrupted && ms > 0) {
3379 3380 3381
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3382
		spin_unlock_bh(&sky2->phy_lock);
3383
		interrupted = msleep_interruptible(250);
3384
		spin_lock_bh(&sky2->phy_lock);
3385

3386 3387 3388 3389
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3390 3391 3392 3393 3394 3395 3396 3397 3398
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3399
	spin_unlock_bh(&sky2->phy_lock);
3400 3401 3402 3403 3404 3405 3406 3407 3408

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3423 3424 3425 3426 3427 3428 3429 3430 3431
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3432
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3433

3434 3435
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3436

3437
	return 0;
3438 3439
}

3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3480
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3481

3482 3483 3484
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3485 3486
		return -EINVAL;

3487
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3488
		return -EINVAL;
3489
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3490
		return -EINVAL;
3491
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3515
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3516 3517 3518 3519 3520 3521 3522
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3557
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3558
		err = sky2_up(dev);
3559 3560
		if (err)
			dev_close(dev);
3561 3562
		else
			sky2_set_multicast(dev);
3563
	}
S
Stephen Hemminger 已提交
3564 3565 3566 3567 3568 3569

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3570
	return 0x4000;
S
Stephen Hemminger 已提交
3571 3572 3573 3574
}

/*
 * Returns copy of control register region
3575
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3576 3577 3578 3579 3580 3581
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
3582
	unsigned int b;
S
Stephen Hemminger 已提交
3583 3584 3585

	regs->version = 1;

3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
	for (b = 0; b < 128; b++) {
		/* This complicated switch statement is to make sure and
		 * only access regions that are unreserved.
		 * Some blocks are only valid on dual port cards.
		 * and block 3 has some special diagnostic registers that
		 * are poison.
		 */
		switch (b) {
		case 3:
			/* skip diagnostic ram region */
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
			break;
3598

3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
		/* dual port cards only */
		case 5:		/* Tx Arbiter 2 */
		case 9: 	/* RX2 */
		case 14 ... 15:	/* TX2 */
		case 17: case 19: /* Ram Buffer 2 */
		case 22 ... 23: /* Tx Ram Buffer 2 */
		case 25: 	/* Rx MAC Fifo 1 */
		case 27: 	/* Tx MAC Fifo 2 */
		case 31:	/* GPHY 2 */
		case 40 ... 47: /* Pattern Ram 2 */
		case 52: case 54: /* TCP Segmentation 2 */
		case 112 ... 116: /* GMAC 2 */
			if (sky2->hw->ports == 1)
				goto reserved;
			/* fall through */
		case 0:		/* Control */
		case 2:		/* Mac address */
		case 4:		/* Tx Arbiter 1 */
		case 7:		/* PCI express reg */
		case 8:		/* RX1 */
		case 12 ... 13: /* TX1 */
		case 16: case 18:/* Rx Ram Buffer 1 */
		case 20 ... 21: /* Tx Ram Buffer 1 */
		case 24: 	/* Rx MAC Fifo 1 */
		case 26: 	/* Tx MAC Fifo 1 */
		case 28 ... 29: /* Descriptor and status unit */
		case 30:	/* GPHY 1*/
		case 32 ... 39: /* Pattern Ram 1 */
		case 48: case 50: /* TCP Segmentation 1 */
		case 56 ... 60:	/* PCI space */
		case 80 ... 84:	/* GMAC 1 */
			memcpy_fromio(p, io, 128);
			break;
		default:
reserved:
			memset(p, 0, 128);
		}
3636

3637 3638 3639
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
3640
}
3641

3642 3643 3644 3645 3646 3647 3648 3649
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3650
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3670 3671 3672 3673 3674
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	u16 reg2;

3675
	pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
3676 3677 3678
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

3679
static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
3680
{
3681
	u32 val;
3682

3683 3684 3685 3686 3687 3688 3689 3690
	pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);

	do {
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (!(offset & PCI_VPD_ADDR_F));

	pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
	return val;
3691 3692
}

3693
static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
3694
{
3695 3696
	pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
	pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3697
	do {
3698 3699
		pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
	} while (offset & PCI_VPD_ADDR_F);
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

	while (length > 0) {
3716
		u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745
		int n = min_t(int, length, sizeof(val));

		memcpy(data, &val, n);
		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

	while (length > 0) {
		u32 val;
		int n = min_t(int, length, sizeof(val));

		if (n < sizeof(val))
3746
			val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
3747 3748
		memcpy(&val, data, n);

3749
		sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
3750 3751 3752 3753 3754 3755 3756 3757 3758

		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}


3759
static const struct ethtool_ops sky2_ethtool_ops = {
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
3784 3785
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
3786
	.phys_id	= sky2_phys_id,
3787
	.get_sset_count = sky2_get_sset_count,
3788 3789 3790
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
3791 3792 3793 3794 3795 3796 3797 3798
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
3799
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

	if (!netif_running(dev))
		return -ENETDOWN;

	seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

3812
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
		   last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

3882
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
3907
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3908

S
Stephen Hemminger 已提交
3909 3910
	if (dev->open != sky2_up || !sky2_debug)
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
3911

S
Stephen Hemminger 已提交
3912 3913 3914 3915 3916 3917 3918
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
3919

S
Stephen Hemminger 已提交
3920 3921 3922 3923 3924 3925
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
			printk(KERN_DEBUG PFX "%s: remove debugfs\n",
			       dev->name);
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
3926
		}
S
Stephen Hemminger 已提交
3927 3928 3929 3930 3931 3932 3933 3934
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif


3972 3973
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3974 3975
						     unsigned port,
						     int highmem, int wol)
3976 3977 3978 3979 3980
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3981
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
3982 3983 3984 3985
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3986
	dev->irq = hw->pdev->irq;
3987 3988
	dev->open = sky2_up;
	dev->stop = sky2_down;
3989
	dev->do_ioctl = sky2_ioctl;
3990 3991 3992 3993 3994 3995 3996 3997
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
#ifdef CONFIG_NET_POLL_CONTROLLER
S
Stephen Hemminger 已提交
3998 3999
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
4000 4001 4002 4003 4004 4005 4006 4007 4008
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
4009 4010
	sky2->flow_mode = FC_BOTH;

4011 4012 4013
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4014
	sky2->rx_csum = 1;
4015
	sky2->wol = wol;
4016

4017
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
4018
	sky2->tx_pending = TX_DEF_PENDING;
4019
	sky2->rx_pending = RX_DEF_PENDING;
4020 4021 4022 4023 4024

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4025
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4026 4027 4028
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4029
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4030 4031 4032 4033 4034 4035
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
		dev->vlan_rx_register = sky2_vlan_rx_register;
	}
4036 4037
#endif

4038
	/* read the mac address */
S
Stephen Hemminger 已提交
4039
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4040
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4041 4042 4043 4044

	return dev;
}

4045
static void __devinit sky2_show_addr(struct net_device *dev)
4046 4047
{
	const struct sky2_port *sky2 = netdev_priv(dev);
4048
	DECLARE_MAC_BUF(mac);
4049 4050

	if (netif_msg_probe(sky2))
4051 4052
		printk(KERN_INFO PFX "%s: addr %s\n",
		       dev->name, print_mac(mac, dev->dev_addr));
4053 4054
}

4055
/* Handle software interrupt used during MSI test */
4056
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4057 4058 4059 4060 4061 4062 4063 4064
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4065
		hw->flags |= SKY2_HW_USE_MSI;
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4080 4081
	init_waitqueue_head (&hw->msi_wait);

4082 4083
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4084
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4085
	if (err) {
4086
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4087 4088 4089 4090
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4091
	sky2_read8(hw, B0_CTST);
4092

4093
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4094

4095
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4096
		/* MSI test failed, go back to INTx mode */
4097 4098
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4099 4100 4101 4102 4103 4104

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4105
	sky2_read32(hw, B0_IMSK);
4106 4107 4108 4109 4110 4111

	free_irq(pdev->irq, hw);

	return err;
}

4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

4124 4125 4126
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4127
	struct net_device *dev;
4128
	struct sky2_hw *hw;
4129
	int err, using_dac = 0, wol_default;
4130

S
Stephen Hemminger 已提交
4131 4132
	err = pci_enable_device(pdev);
	if (err) {
4133
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4134 4135 4136
		goto err_out;
	}

S
Stephen Hemminger 已提交
4137 4138
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4139
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4140
		goto err_out_disable;
4141 4142 4143 4144
	}

	pci_set_master(pdev);

4145 4146 4147 4148 4149
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
4150 4151
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4152 4153 4154
			goto err_out_free_regions;
		}
	} else {
4155 4156
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
4157
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4158 4159 4160
			goto err_out_free_regions;
		}
	}
4161

4162 4163
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

4164
	err = -ENOMEM;
S
Stephen Hemminger 已提交
4165
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
4166
	if (!hw) {
4167
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4168 4169 4170 4171 4172 4173 4174
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4175
		dev_err(&pdev->dev, "cannot map device registers\n");
4176 4177 4178
		goto err_out_free_hw;
	}

4179
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
4180 4181 4182
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
4183 4184
	{
		u32 reg;
4185
		pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
S
Stephen Hemminger 已提交
4186
		reg &= ~PCI_REV_DESC;
4187
		pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
4188 4189 4190
	}
#endif

4191
	/* ring for status responses */
4192
	hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4193 4194 4195
	if (!hw->st_le)
		goto err_out_iounmap;

4196
	err = sky2_init(hw);
4197
	if (err)
S
Stephen Hemminger 已提交
4198
		goto err_out_iounmap;
4199

4200
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
4201 4202
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
4203
	       hw->chip_id, hw->chip_rev);
4204

4205 4206 4207
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4208 4209
	if (!dev) {
		err = -ENOMEM;
4210
		goto err_out_free_pci;
4211
	}
4212

4213 4214 4215 4216 4217 4218 4219 4220
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4221 4222
	err = register_netdev(dev);
	if (err) {
4223
		dev_err(&pdev->dev, "cannot register net device\n");
4224 4225 4226
		goto err_out_free_netdev;
	}

S
Stephen Hemminger 已提交
4227 4228
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4229 4230
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4231
			  dev->name, hw);
4232
	if (err) {
4233
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4234 4235 4236
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4237
	napi_enable(&hw->napi);
4238

4239 4240
	sky2_show_addr(dev);

4241 4242 4243
	if (hw->ports > 1) {
		struct net_device *dev1;

4244
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4245 4246 4247 4248 4249
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4250 4251
			hw->dev[1] = NULL;
			free_netdev(dev1);
4252 4253
		} else
			sky2_show_addr(dev1);
4254 4255
	}

4256
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4257 4258
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4259 4260
	pci_set_drvdata(pdev, hw);

4261 4262
	return 0;

S
Stephen Hemminger 已提交
4263
err_out_unregister:
4264
	if (hw->flags & SKY2_HW_USE_MSI)
4265
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4266
	unregister_netdev(dev);
4267 4268 4269
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4270
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4271
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4272 4273 4274 4275 4276 4277
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4278
err_out_disable:
4279 4280
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4281
	pci_set_drvdata(pdev, NULL);
4282 4283 4284 4285 4286
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4287
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4288
	int i;
4289

S
Stephen Hemminger 已提交
4290
	if (!hw)
4291 4292
		return;

4293
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4294
	cancel_work_sync(&hw->restart_work);
4295

S
Stephen Hemminger 已提交
4296
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4297
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4298

4299
	sky2_write32(hw, B0_IMSK, 0);
4300

4301 4302
	sky2_power_aux(hw);

4303
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
4304
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4305
	sky2_read8(hw, B0_CTST);
4306 4307

	free_irq(pdev->irq, hw);
4308
	if (hw->flags & SKY2_HW_USE_MSI)
4309
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4310
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4311 4312
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4313

S
Stephen Hemminger 已提交
4314
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4315 4316
		free_netdev(hw->dev[i]);

4317 4318
	iounmap(hw->regs);
	kfree(hw);
4319

4320 4321 4322 4323 4324 4325
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4326
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4327
	int i, wol = 0;
4328

S
Stephen Hemminger 已提交
4329 4330 4331
	if (!hw)
		return 0;

4332
	for (i = 0; i < hw->ports; i++) {
4333
		struct net_device *dev = hw->dev[i];
4334
		struct sky2_port *sky2 = netdev_priv(dev);
4335

4336
		if (netif_running(dev))
4337
			sky2_down(dev);
4338 4339 4340 4341 4342

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4343 4344
	}

4345
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4346
	napi_disable(&hw->napi);
4347
	sky2_power_aux(hw);
4348

4349
	pci_save_state(pdev);
4350
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4351 4352
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

4353
	return 0;
4354 4355 4356 4357
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4358
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4359
	int i, err;
4360

S
Stephen Hemminger 已提交
4361 4362 4363
	if (!hw)
		return 0;

4364 4365 4366 4367 4368 4369 4370 4371
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4372
	pci_enable_wake(pdev, PCI_D0, 0);
4373 4374

	/* Re-enable all clocks */
S
Stephen Hemminger 已提交
4375 4376 4377
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
4378
		pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4379

4380
	sky2_reset(hw);
4381
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4382
	napi_enable(&hw->napi);
4383

4384
	for (i = 0; i < hw->ports; i++) {
4385
		struct net_device *dev = hw->dev[i];
4386
		if (netif_running(dev)) {
4387 4388 4389 4390 4391
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
4392
				goto out;
4393
			}
4394 4395

			sky2_set_multicast(dev);
4396 4397
		}
	}
4398

4399
	return 0;
4400
out:
4401
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4402
	pci_disable_device(pdev);
4403
	return err;
4404 4405 4406
}
#endif

4407 4408 4409 4410 4411
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
4412 4413 4414
	if (!hw)
		return;

S
Stephen Hemminger 已提交
4415
	del_timer_sync(&hw->watchdog_timer);
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

4438
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4439 4440 4441 4442
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4443
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4444 4445
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4446
#endif
4447
	.shutdown = sky2_shutdown,
4448 4449 4450 4451
};

static int __init sky2_init_module(void)
{
S
Stephen Hemminger 已提交
4452
	sky2_debug_init();
4453
	return pci_register_driver(&sky2_driver);
4454 4455 4456 4457 4458
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4459
	sky2_debug_cleanup();
4460 4461 4462 4463 4464 4465
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4466
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4467
MODULE_LICENSE("GPL");
4468
MODULE_VERSION(DRV_VERSION);