sky2.c 95.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34 35 36 37
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
38
#include <linux/workqueue.h>
39
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
40
#include <linux/prefetch.h>
41
#include <linux/mii.h>
42 43 44

#include <asm/irq.h>

45 46 47 48
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

49 50 51
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
52
#define DRV_VERSION		"1.10"
53 54 55 56 57
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
58
 * similar to Tigon3.
59 60
 */

61
#define RX_LE_SIZE	    	1024
62
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
63
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
64
#define RX_DEF_PENDING		RX_MAX_PENDING
65
#define RX_SKB_ALIGN		8
66
#define RX_BUF_WRITE		16
S
Stephen Hemminger 已提交
67 68 69 70

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
71
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
72

S
Stephen Hemminger 已提交
73
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
74 75 76 77 78
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

79 80
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

81
static const u32 default_msg =
S
Stephen Hemminger 已提交
82 83
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
84
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
85

S
Stephen Hemminger 已提交
86
static int debug = -1;		/* defaults above */
87 88 89
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

90
static int copybreak __read_mostly = 128;
91 92 93
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

94 95 96 97
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

S
Stephen Hemminger 已提交
98
static int idle_timeout = 0;
99
module_param(idle_timeout, int, 0);
S
Stephen Hemminger 已提交
100
MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
101

102
static const struct pci_device_id sky2_id_table[] = {
S
Stephen Hemminger 已提交
103
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
108 109 110 111 112 113 114 115 116 117
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
118
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
119
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
120
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) },
121 122 123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
126 127 128 129
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
131 132
	{ 0 }
};
S
Stephen Hemminger 已提交
133

134 135 136 137 138
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
139
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
140

141 142 143 144 145 146 147
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
	"UNKNOWN",	/* 0xb5 */
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
148 149 150
};

/* Access to external PHY */
151
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
152 153 154 155 156 157 158 159 160
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
161
			return 0;
S
Stephen Hemminger 已提交
162
		udelay(1);
163
	}
164

S
Stephen Hemminger 已提交
165
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
166
	return -ETIMEDOUT;
167 168
}

169
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
170 171 172
{
	int i;

S
Stephen Hemminger 已提交
173
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
174 175 176
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
177 178 179 180 181
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
182
		udelay(1);
183 184
	}

185 186 187 188 189 190 191 192 193 194
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
195 196
}

197
static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
198 199 200 201 202 203 204
{
	u16 power_control;
	int vaux;

	pr_debug("sky2_set_power_state %d\n", state);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

205
	power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
206
	vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
207 208
		(power_control & PCI_PM_CAP_PME_D3cold);

209
	power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231

	power_control |= PCI_PM_CTRL_PME_STATUS;
	power_control &= ~(PCI_PM_CTRL_STATE_MASK);

	switch (state) {
	case PCI_D0:
		/* switch power to VCC (WA for VAUX problem) */
		sky2_write8(hw, B0_POWER_CTRL,
			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);

		/* disable Core Clock Division, */
		sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);

		if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
			/* enable bits are inverted */
			sky2_write8(hw, B2_Y2_CLK_GATE,
				    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
				    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
				    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
		else
			sky2_write8(hw, B2_Y2_CLK_GATE, 0);

232
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
233 234
			u32 reg1;

235 236
			sky2_pci_write32(hw, PCI_DEV_REG3, 0);
			reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
237
			reg1 &= P_ASPM_CONTROL_MSK;
238 239
			sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
			sky2_pci_write32(hw, PCI_DEV_REG5, 0);
240 241
		}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
		break;

	case PCI_D3hot:
	case PCI_D3cold:
		if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
			sky2_write8(hw, B2_Y2_CLK_GATE, 0);
		else
			/* enable bits are inverted */
			sky2_write8(hw, B2_Y2_CLK_GATE,
				    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
				    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
				    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

		/* switch power to VAUX */
		if (vaux && state != PCI_D3cold)
			sky2_write8(hw, B0_POWER_CTRL,
				    (PC_VAUX_ENA | PC_VCC_ENA |
				     PC_VAUX_ON | PC_VCC_OFF));
		break;
	default:
		printk(KERN_ERR PFX "Unknown power state %d\n", state);
	}

265
	sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
266 267 268
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
}

269
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
270 271 272 273 274 275 276
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
277

278 279 280 281 282 283 284 285 286 287
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


313 314 315
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
316
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
317

318
	if (sky2->autoneg == AUTONEG_ENABLE &&
319
	    !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
320 321 322
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
323
			   PHY_M_EC_MAC_S_MSK);
324 325 326 327 328 329 330 331 332 333 334
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

		if (hw->chip_id == CHIP_ID_YUKON_EC)
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
			ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
335
	if (sky2_is_copper(hw)) {
336 337 338 339 340 341 342 343 344 345 346
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

			if (sky2->autoneg == AUTONEG_ENABLE &&
347
			    (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
348 349 350 351 352 353 354 355 356
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
357
	}
358

S
Stephen Hemminger 已提交
359 360 361 362 363
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
364

S
Stephen Hemminger 已提交
365 366 367 368 369 370 371 372
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
373 374
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
375 376 377 378 379

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
			gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
380
		}
S
Stephen Hemminger 已提交
381 382

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
383 384
	}

S
Stephen Hemminger 已提交
385
	ctrl = PHY_CT_RESET;
386 387
	ct1000 = 0;
	adv = PHY_AN_CSMA;
388
	reg = 0;
389 390

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
391
		if (sky2_is_copper(hw)) {
392 393 394 395 396 397 398 399 400 401 402 403
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
404

405
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
406 407 408 409 410
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
411

412
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
413
		}
414 415 416 417 418 419 420

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

421 422
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
423 424 425 426

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
427
			reg |= GM_GPCR_SPEED_1000;
428 429 430
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
431
			reg |= GM_GPCR_SPEED_100;
432 433 434
			break;
		}

435 436 437
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
438 439
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
440 441


442
 		reg |= gm_fc_disable[sky2->flow_mode];
443 444

		/* Forward pause packets to GMAC? */
445
		if (sky2->flow_mode & FC_RX)
446 447 448
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
449 450
	}

451 452
	gma_write16(hw, port, GM_GP_CTRL, reg);

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
478
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
479 480 481 482 483

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
484 485 486 487 488
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
489 490 491

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
492 493 494 495 496 497
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
498 499

		/* restore page register */
S
Stephen Hemminger 已提交
500
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
501
		break;
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
	case CHIP_ID_YUKON_EC_U:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
521 522 523 524 525 526 527 528

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
	}

529
	if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
530
		/* apply fixes in PHY AFE */
531 532 533
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

534
		/* increase differential signal amplitude in 10BASE-T */
535 536
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
537

538
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
539 540
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
541 542

		/* set page register to 0 */
543
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
544 545
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
546

547 548 549 550
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
		}
551

552 553 554 555
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
556

S
shemminger@osdl.org 已提交
557
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
558 559 560 561 562 563
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);

	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
583
	sky2_pci_read32(hw, PCI_DEV_REG1);
584 585 586
	udelay(100);
}

587 588 589
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
590
	spin_lock_bh(&sky2->phy_lock);
591
	sky2_phy_init(sky2->hw, sky2->port);
592
	spin_unlock_bh(&sky2->phy_lock);
593 594
}

595 596 597 598 599 600 601
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

602 603
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
604 605 606

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
607
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
608 609 610 611 612 613 614 615 616 617 618
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
619
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
620

621 622 623
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

624
	spin_lock_bh(&sky2->phy_lock);
625
	sky2_phy_init(hw, port);
626
	spin_unlock_bh(&sky2->phy_lock);
627 628 629 630 631

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

632 633
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
634 635 636 637 638 639 640
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
641
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
642 643 644 645 646 647 648 649 650 651 652 653 654

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
655
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
656

657
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
658 659 660 661 662 663 664
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
665 666 667 668
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
669 670 671 672 673 674
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
675 676
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
		     GMF_OPER_ON | GMF_RX_F_FL_ON);
677

S
shemminger@osdl.org 已提交
678
	/* Flush Rx MAC FIFO on any flow control or error */
679
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
680

681 682
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
683 684 685 686

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
687 688

	if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
689
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
690 691 692 693 694 695 696 697 698
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
		if (hw->dev[port]->mtu > ETH_DATA_LEN) {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
			/* Disable Store & Forward mode for TX */
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
		}
	}

699 700
}

701 702
/* Assign Ram Buffer allocation in units of 64bit (8 bytes) */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 end)
703
{
704
	pr_debug(PFX "q %d %#x %#x\n", q, start, end);
S
Stephen Hemminger 已提交
705

706 707 708 709 710 711 712
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
713
		u32 space = end - start + 1;
714
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
715

716 717 718 719 720 721
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
722

723 724 725
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
726 727 728 729 730 731 732 733
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
734
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
735 736 737
}

/* Setup Bus Memory Interface */
738
static void sky2_qset(struct sky2_hw *hw, u16 q)
739 740 741 742
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
743
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
744 745 746 747 748
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
749
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
750 751 752 753 754 755 756 757
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
758 759

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
760 761
}

S
Stephen Hemminger 已提交
762 763 764 765
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

766
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
767
	le->ctrl = 0;
S
Stephen Hemminger 已提交
768 769
	return le;
}
770

771 772 773 774 775 776
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

777 778
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
779
{
S
shemminger@osdl.org 已提交
780
	q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
781
	wmb();
S
shemminger@osdl.org 已提交
782 783
	sky2_write16(hw, q, idx);
	sky2_read16(hw, q);
784 785
}

S
Stephen Hemminger 已提交
786

787 788 789
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
790
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
791
	le->ctrl = 0;
792 793 794
	return le;
}

795 796 797
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
798
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
799 800
}

801 802 803
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
804 805
{
	struct sky2_rx_le *le;
806
	u32 hi = high32(map);
807

S
Stephen Hemminger 已提交
808
	if (sky2->rx_addr64 != hi) {
809
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
810
		le->addr = cpu_to_le32(hi);
811
		le->opcode = OP_ADDR64 | HW_OWNER;
812
		sky2->rx_addr64 = high32(map + len);
813
	}
S
Stephen Hemminger 已提交
814

815
	le = sky2_next_rx(sky2);
816 817
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
818
	le->opcode = op | HW_OWNER;
819 820
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
864

865 866 867 868
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
869
static void rx_set_checksum(struct sky2_port *sky2)
870 871 872 873
{
	struct sky2_rx_le *le;

	le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
874
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
875 876
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
877 878 879 880

	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
881 882 883

}

884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
}
S
Stephen Hemminger 已提交
916

S
shemminger@osdl.org 已提交
917
/* Clean out receive buffer area, assumes receiver hardware stopped */
918 919 920 921 922
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
923
	for (i = 0; i < sky2->rx_pending; i++) {
924
		struct rx_ring_info *re = sky2->rx_ring + i;
925 926

		if (re->skb) {
927
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
928 929 930 931 932 933
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

934 935 936 937 938 939 940 941 942 943 944
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

945
	switch (cmd) {
946 947 948 949 950 951
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
952

953
		spin_lock_bh(&sky2->phy_lock);
954
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
955
		spin_unlock_bh(&sky2->phy_lock);
956

957 958 959 960 961 962 963 964
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

965
		spin_lock_bh(&sky2->phy_lock);
966 967
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
968
		spin_unlock_bh(&sky2->phy_lock);
969 970 971 972 973
		break;
	}
	return err;
}

974 975 976 977 978 979 980
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

981
	netif_tx_lock_bh(dev);
982 983 984 985 986

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
	sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
	sky2->vlgrp = grp;

987
	netif_tx_unlock_bh(dev);
988 989 990 991 992 993 994 995
}

static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

996
	netif_tx_lock_bh(dev);
997 998 999 1000 1001 1002

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
	sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
	if (sky2->vlgrp)
		sky2->vlgrp->vlan_devices[vid] = NULL;

1003
	netif_tx_unlock_bh(dev);
1004 1005 1006
}
#endif

1007
/*
1008 1009 1010
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1011 1012
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1013 1014
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1015
 */
1016
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1017 1018
{
	struct sk_buff *skb;
1019 1020
	unsigned long p;
	int i;
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1035 1036 1037
	}

	return skb;
1038 1039 1040 1041
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1042 1043
}

1044 1045
/*
 * Allocate and setup receiver buffer pool.
1046 1047 1048 1049 1050 1051
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1052
 */
1053
static int sky2_rx_start(struct sky2_port *sky2)
1054
{
1055
	struct sky2_hw *hw = sky2->hw;
1056
	struct rx_ring_info *re;
1057
	unsigned rxq = rxqaddr[sky2->port];
1058
	unsigned i, size, space, thresh;
1059

1060
	sky2->rx_put = sky2->rx_next = 0;
1061
	sky2_qset(hw, rxq);
1062

1063 1064
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0)) {
1065 1066 1067 1068
		/* MAC Rx RAM Read is controlled by hardware */
		sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
	}

1069 1070 1071
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

	/* Space needed for frame data + headers rounded up */
	size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
		+ 8;

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1105
	for (i = 0; i < sky2->rx_pending; i++) {
1106
		re = sky2->rx_ring + i;
1107

1108
		re->skb = sky2_rx_alloc(sky2);
1109 1110 1111
		if (!re->skb)
			goto nomem;

1112 1113
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1114 1115
	}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1129 1130
	/* Tell chip about available buffers */
	sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1143
	u32 ramsize, rxspace, imask;
1144
	int cap, err = -ENOMEM;
1145
	struct net_device *otherdev = hw->dev[sky2->port^1];
1146

1147 1148 1149
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1150
	 */
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1163

1164 1165 1166 1167 1168
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1169 1170
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1171 1172 1173 1174
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1175
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1187
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1188 1189 1190 1191
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1192 1193
	sky2_phy_power(hw, port, 1);

1194 1195
	sky2_mac_init(hw, port);

1196 1197
	/* Determine available ram buffer space in qwords.  */
	ramsize = sky2_read8(hw, B2_E_0) * 4096/8;
1198

1199 1200 1201 1202
	if (ramsize > 6*1024/8)
		rxspace = ramsize - (ramsize + 2) / 3;
	else
		rxspace = ramsize / 2;
1203

1204 1205
	sky2_ramset(hw, rxqaddr[port], 0, rxspace-1);
	sky2_ramset(hw, txqaddr[port], rxspace, ramsize-1);
1206

S
Stephen Hemminger 已提交
1207 1208 1209 1210
	/* Make sure SyncQ is disabled */
	sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
		    RB_RST_SET);

1211
	sky2_qset(hw, txqaddr[port]);
1212

1213
	/* Set almost empty threshold */
1214 1215
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1216
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1217

1218 1219
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1220

1221
	err = sky2_rx_start(sky2);
1222 1223 1224 1225
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1226
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1227
	imask |= portirq_msk[port];
1228 1229
	sky2_write32(hw, B0_IMSK, imask);

1230 1231 1232
	return 0;

err_out:
1233
	if (sky2->rx_le) {
1234 1235
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1236 1237 1238
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1239 1240 1241
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1242 1243 1244 1245
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1246

1247 1248
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1249 1250 1251
	return err;
}

S
Stephen Hemminger 已提交
1252 1253 1254
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1255
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1256
}
1257

S
Stephen Hemminger 已提交
1258 1259
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1260
{
S
Stephen Hemminger 已提交
1261
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1262 1263
}

S
Stephen Hemminger 已提交
1264
/* Estimate of number of transmit list elements required */
1265
static unsigned tx_le_req(const struct sk_buff *skb)
1266
{
S
Stephen Hemminger 已提交
1267 1268 1269 1270 1271
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1272
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1273 1274
		++count;

1275
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1276 1277 1278
		++count;

	return count;
1279 1280
}

S
Stephen Hemminger 已提交
1281 1282 1283 1284 1285 1286
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1287 1288 1289 1290
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1291
	struct sky2_tx_le *le = NULL;
1292
	struct tx_ring_info *re;
1293 1294 1295 1296 1297 1298
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1299 1300
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1301

S
Stephen Hemminger 已提交
1302
	if (unlikely(netif_msg_tx_queued(sky2)))
1303 1304 1305 1306 1307
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1308
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1309

1310 1311
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1312
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1313
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1314
		le->opcode = OP_ADDR64 | HW_OWNER;
1315
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1316
	}
1317 1318

	/* Check for TCP Segmentation Offload */
1319
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1320
	if (mss != 0) {
1321 1322 1323 1324
		mss += ((skb->h.th->doff - 5) * 4);	/* TCP options */
		mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
		mss += ETH_HLEN;

1325 1326
		if (mss != sky2->tx_last_mss) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1327
			le->addr = cpu_to_le32(mss);
1328 1329 1330
			le->opcode = OP_LRGLEN | HW_OWNER;
			sky2->tx_last_mss = mss;
		}
1331 1332 1333
	}

	ctrl = 0;
1334 1335 1336 1337 1338
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1339
			le->addr = 0;
1340 1341 1342 1343 1344 1345 1346 1347 1348
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1349
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
S
Stephen Hemminger 已提交
1350 1351 1352 1353
		unsigned offset = skb->h.raw - skb->data;
		u32 tcpsum;

		tcpsum = offset << 16;		/* sum start */
A
Al Viro 已提交
1354
		tcpsum |= offset + skb->csum_offset;	/* sum write */
1355 1356 1357 1358 1359

		ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
		if (skb->nh.iph->protocol == IPPROTO_UDP)
			ctrl |= UDPTCP;

S
Stephen Hemminger 已提交
1360 1361
		if (tcpsum != sky2->tx_tcpsum) {
			sky2->tx_tcpsum = tcpsum;
1362 1363

			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1364
			le->addr = cpu_to_le32(tcpsum);
1365 1366 1367 1368
			le->length = 0;	/* initial checksum value */
			le->ctrl = 1;	/* one packet */
			le->opcode = OP_TCPLISW | HW_OWNER;
		}
1369 1370 1371
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1372
	le->addr = cpu_to_le32((u32) mapping);
1373 1374
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1375
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1376

1377
	re = tx_le_re(sky2, le);
1378
	re->skb = skb;
1379
	pci_unmap_addr_set(re, mapaddr, mapping);
1380
	pci_unmap_len_set(re, maplen, len);
1381 1382

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1383
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1384 1385 1386

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1387
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1388 1389
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1390
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1391 1392 1393
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1394 1395 1396
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1397
		le->addr = cpu_to_le32((u32) mapping);
1398 1399
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1400
		le->opcode = OP_BUFFER | HW_OWNER;
1401

1402 1403 1404 1405
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1406
	}
1407

1408 1409
	le->ctrl |= EOP;

1410 1411
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1412

1413
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1414 1415 1416 1417 1418 1419

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1420 1421 1422
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1423
 *     buffers so make sure not to free skb to early.
1424
 */
1425
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1426
{
1427
	struct net_device *dev = sky2->netdev;
1428
	struct pci_dev *pdev = sky2->hw->pdev;
1429
	unsigned idx;
1430

1431
	BUG_ON(done >= TX_RING_SIZE);
1432

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1445
			break;
1446 1447 1448
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1449
				       PCI_DMA_TODEVICE);
1450 1451 1452 1453 1454 1455 1456
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
1457
			dev_kfree_skb_any(re->skb);
1458 1459
		}

1460
		le->opcode = 0;	/* paranoia */
S
Stephen Hemminger 已提交
1461 1462
	}

1463
	sky2->tx_cons = idx;
1464
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1465 1466 1467 1468
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1469
static void sky2_tx_clean(struct net_device *dev)
1470
{
1471 1472 1473
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1474
	sky2_tx_complete(sky2, sky2->tx_prod);
1475
	netif_tx_unlock_bh(dev);
1476 1477 1478 1479 1480 1481 1482 1483 1484
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1485
	u32 imask;
1486

1487 1488 1489 1490
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1491 1492 1493
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1494
	/* Stop more packets from being queued */
1495 1496
	netif_stop_queue(dev);

S
Stephen Hemminger 已提交
1497 1498 1499 1500 1501
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1502
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1503

1504 1505 1506 1507 1508
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1509
		     RB_RST_SET | RB_DIS_OP_MD);
1510

1511 1512
	/* WA for dev. #4.209 */
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
1513
	    && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1514 1515 1516 1517
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     sky2->speed != SPEED_1000 ?
			     TX_STFW_ENA : TX_STFW_DIS);

1518
	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1519
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1520 1521 1522 1523 1524
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1525 1526
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1538 1539
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1540 1541 1542 1543 1544 1545 1546

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1547
	sky2_rx_stop(sky2);
1548 1549 1550 1551

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1552 1553
	sky2_phy_power(hw, port, 0);

S
shemminger@osdl.org 已提交
1554
	/* turn off LED's */
1555 1556
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1557 1558
	synchronize_irq(hw->pdev->irq);

1559
	sky2_tx_clean(dev);
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1571 1572 1573 1574 1575 1576
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1577 1578 1579 1580 1581
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1582
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1583 1584
		return SPEED_1000;

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1603 1604 1605 1606 1607 1608
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1609 1610

	/* enable Rx/Tx */
1611
	reg = gma_read16(hw, port, GM_GP_CTRL);
1612 1613 1614 1615 1616 1617 1618 1619 1620
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);
	netif_wake_queue(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1621
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1622 1623
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

1624
	if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
S
Stephen Hemminger 已提交
1625
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1641 1642

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1643
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1644 1645 1646
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1647 1648
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1649
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1650 1651
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1652
		       fc_name[sky2->flow_status]);
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

1667
	if (sky2->flow_status == FC_RX) {
1668 1669
		/* restore Asymmetric Pause bit */
		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
S
Stephen Hemminger 已提交
1670 1671
			     gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
			     | PHY_M_AN_ASP);
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
	}

	netif_carrier_off(sky2->netdev);
	netif_stop_queue(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1682

1683 1684 1685
	sky2_phy_init(hw, port);
}

1686 1687 1688 1689 1690 1691 1692 1693
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 lpa;

	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);

	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1714
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1715 1716

	/* Pause bits are offset (9..8) */
1717
	if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
S
Stephen Hemminger 已提交
1718 1719
		aux >>= 6;

1720 1721
	sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
				      aux & PHY_M_PS_TX_P_EN);
S
Stephen Hemminger 已提交
1722

1723
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
1724
	    && hw->chip_id != CHIP_ID_YUKON_EC_U)
1725
		sky2->flow_status = FC_NONE;
1726

1727
	if (aux & PHY_M_PS_RX_P_EN)
S
Stephen Hemminger 已提交
1728 1729 1730 1731 1732 1733
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1734

1735 1736
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1737
{
1738 1739
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1740 1741
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1742 1743 1744
	if (!netif_running(dev))
		return;

1745 1746 1747 1748
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1749 1750 1751 1752
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1753
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1754 1755 1756 1757
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1758

S
Stephen Hemminger 已提交
1759 1760
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1761

S
Stephen Hemminger 已提交
1762 1763 1764
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1765

S
Stephen Hemminger 已提交
1766 1767
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1768
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1769 1770
		else
			sky2_link_down(sky2);
1771
	}
S
Stephen Hemminger 已提交
1772
out:
1773
	spin_unlock(&sky2->phy_lock);
1774 1775
}

1776 1777 1778 1779

/* Transmit timeout is only called if we are running, carries is up
 * and tx queue is full (stopped).
 */
1780 1781 1782
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1783 1784
	struct sky2_hw *hw = sky2->hw;
	unsigned txq = txqaddr[sky2->port];
1785
	u16 report, done;
1786 1787 1788 1789

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1790 1791
	report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
	done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
1792

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
	       dev->name,
	       sky2->tx_cons, sky2->tx_prod, report, done);

	if (report != done) {
		printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");

		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	} else if (report != sky2->tx_cons) {
		printk(KERN_INFO PFX "status report lost?\n");

1805
		netif_tx_lock_bh(dev);
1806
		sky2_tx_complete(sky2, report);
1807
		netif_tx_unlock_bh(dev);
1808 1809
	} else {
		printk(KERN_INFO PFX "hardware hung? flushing\n");
1810

1811 1812 1813
		sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
		sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);

1814
		sky2_tx_clean(dev);
1815 1816 1817 1818

		sky2_qset(hw, txq);
		sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
	}
1819 1820 1821 1822
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1823 1824 1825 1826
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err;
	u16 ctl, mode;
1827
	u32 imask;
1828 1829 1830 1831

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

1832 1833 1834
	if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
		return -EINVAL;

1835 1836 1837 1838 1839
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1840
	imask = sky2_read32(hw, B0_IMSK);
1841 1842
	sky2_write32(hw, B0_IMSK, 0);

1843 1844 1845 1846
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1847 1848
	synchronize_irq(hw->pdev->irq);

1849 1850 1851 1852
	ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
	gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1853 1854

	dev->mtu = new_mtu;
1855

1856 1857 1858 1859 1860 1861 1862
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1863

1864
	sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1865

1866
	err = sky2_rx_start(sky2);
1867
	sky2_write32(hw, B0_IMSK, imask);
1868

1869 1870 1871 1872 1873 1874 1875 1876 1877
	if (err)
		dev_close(dev);
	else {
		gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1878 1879 1880
	return err;
}

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
		memcpy(skb->data, re->skb->data, length);
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
1899
		skb_put(skb, length);
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	pr_debug(PFX "receive new length=%d\n", length);

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
1962
		skb_put(skb, length);
1963 1964 1965
	return skb;
}

1966 1967
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
1968
 * For larger packets, get new buffer.
1969
 */
1970
static struct sk_buff *sky2_receive(struct net_device *dev,
1971 1972
				    u16 length, u32 status)
{
1973
 	struct sky2_port *sky2 = netdev_priv(dev);
1974
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
1975
	struct sk_buff *skb = NULL;
1976 1977 1978

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
1979
		       dev->name, sky2->rx_next, status, length);
1980

S
Stephen Hemminger 已提交
1981
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
1982
	prefetch(sky2->rx_ring + sky2->rx_next);
1983

1984
	if (status & GMR_FS_ANY_ERR)
1985 1986
		goto error;

1987 1988 1989
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

1990
	if (length > dev->mtu + ETH_HLEN)
1991 1992
		goto oversize;

1993 1994 1995 1996
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
1997
resubmit:
1998
	sky2_rx_submit(sky2, re);
1999

2000 2001
	return skb;

2002 2003 2004 2005
oversize:
	++sky2->net_stats.rx_over_errors;
	goto resubmit;

2006
error:
2007
	++sky2->net_stats.rx_errors;
2008 2009 2010 2011
	if (status & GMR_FS_RX_FF_OV) {
		sky2->net_stats.rx_fifo_errors++;
		goto resubmit;
	}
2012

2013
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2014
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2015
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2016 2017

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2018 2019 2020 2021 2022
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2023

S
Stephen Hemminger 已提交
2024
	goto resubmit;
2025 2026
}

2027 2028
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2029
{
2030
	struct sky2_port *sky2 = netdev_priv(dev);
2031

2032
	if (netif_running(dev)) {
2033
		netif_tx_lock(dev);
2034
		sky2_tx_complete(sky2, last);
2035
		netif_tx_unlock(dev);
2036
	}
2037 2038
}

2039 2040
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2041
{
2042
	struct sky2_port *sky2;
2043
	int work_done = 0;
2044
	unsigned buf_write[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2045
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2046

2047
	rmb();
2048

S
Stephen Hemminger 已提交
2049
	while (hw->st_idx != hwidx) {
2050 2051
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
		struct net_device *dev;
2052 2053 2054 2055
		struct sk_buff *skb;
		u32 status;
		u16 length;

2056
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2057

S
Stephen Hemminger 已提交
2058 2059
		BUG_ON(le->link >= 2);
		dev = hw->dev[le->link];
2060 2061

		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2062 2063
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2064

S
Stephen Hemminger 已提交
2065
		switch (le->opcode & ~HW_OWNER) {
2066
		case OP_RXSTAT:
2067
			skb = sky2_receive(dev, length, status);
2068
			if (!skb)
2069
				goto force_update;
2070 2071 2072 2073

			skb->protocol = eth_type_trans(skb, dev);
			dev->last_rx = jiffies;

2074 2075 2076 2077 2078 2079 2080
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2081
				netif_receive_skb(skb);
2082

2083 2084
			/* Update receiver after 16 frames */
			if (++buf_write[le->link] == RX_BUF_WRITE) {
2085 2086
force_update:
				sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
2087 2088 2089 2090
				buf_write[le->link] = 0;
			}

			/* Stop after net poll weight */
2091 2092
			if (++work_done >= to_do)
				goto exit_loop;
2093 2094
			break;

2095 2096 2097 2098 2099 2100 2101 2102 2103
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2104
		case OP_RXCHKS:
2105
			skb = sky2->rx_ring[sky2->rx_next].skb;
2106
			skb->ip_summed = CHECKSUM_COMPLETE;
S
Stephen Hemminger 已提交
2107
			skb->csum = status & 0xffff;
2108 2109 2110
			break;

		case OP_TXINDEXLE:
2111
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2112 2113
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2114 2115 2116 2117
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2118 2119 2120 2121
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2122
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2123 2124
				       "unknown status opcode 0x%x\n", le->opcode);
			goto exit_loop;
2125
		}
2126
	}
2127

2128 2129 2130
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2131
exit_loop:
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	if (buf_write[0]) {
		sky2 = netdev_priv(hw->dev[0]);
		sky2_put_idx(hw, Q_R1, sky2->rx_put);
	}

	if (buf_write[1]) {
		sky2 = netdev_priv(hw->dev[1]);
		sky2_put_idx(hw, Q_R2, sky2->rx_put);
	}

2142
	return work_done;
2143 2144 2145 2146 2147 2148
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2149 2150 2151
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2152 2153

	if (status & Y2_IS_PAR_RD1) {
2154 2155 2156
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2157 2158 2159 2160 2161
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2162 2163 2164
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2165 2166 2167 2168 2169

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2170 2171
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2172 2173 2174 2175
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2176 2177
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2178 2179 2180 2181
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2182 2183 2184
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2185 2186 2187 2188 2189 2190 2191 2192
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2193
	if (status & Y2_IS_TIST_OV)
2194 2195 2196
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2197 2198
		u16 pci_err;

2199
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2200 2201 2202
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
			       pci_name(hw->pdev), pci_err);
2203 2204

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2205
		sky2_pci_write16(hw, PCI_STATUS,
2206
				 pci_err | PCI_STATUS_ERROR_BITS);
2207 2208 2209 2210
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2211
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2212 2213
		u32 pex_err;

2214
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2215

2216 2217 2218
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
			       pci_name(hw->pdev), pex_err);
2219 2220 2221

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2222 2223
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2224 2225
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2226
		if (pex_err & PEX_FATAL_ERRORS) {
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
/* This should never happen it is a fatal situation */
static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
				  const char *rxtx, u32 mask)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u32 imask;

	printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
	       dev ? dev->name : "<not registered>", rxtx);

	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~mask;
	sky2_write32(hw, B0_IMSK, imask);

	if (dev) {
		spin_lock(&sky2->phy_lock);
		sky2_link_down(sky2);
		spin_unlock(&sky2->phy_lock);
	}
}
2282

2283 2284 2285
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2286 2287 2288 2289 2290 2291 2292
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2293 2294
static void sky2_idle(unsigned long arg)
{
2295 2296
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2297 2298 2299

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2300 2301

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2302 2303 2304
}


2305
static int sky2_poll(struct net_device *dev0, int *budget)
2306
{
2307 2308 2309
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
	int work_limit = min(dev0->quota, *budget);
	int work_done = 0;
2310
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2311

S
Stephen Hemminger 已提交
2312 2313
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2314

S
Stephen Hemminger 已提交
2315 2316
	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);
2317

S
Stephen Hemminger 已提交
2318 2319
	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2320

S
Stephen Hemminger 已提交
2321 2322
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2323

S
Stephen Hemminger 已提交
2324 2325
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2326

S
Stephen Hemminger 已提交
2327 2328
	if (status & Y2_IS_CHK_RX1)
		sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
2329

S
Stephen Hemminger 已提交
2330 2331
	if (status & Y2_IS_CHK_RX2)
		sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
2332

S
Stephen Hemminger 已提交
2333 2334
	if (status & Y2_IS_CHK_TXA1)
		sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
2335

S
Stephen Hemminger 已提交
2336 2337
	if (status & Y2_IS_CHK_TXA2)
		sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
2338

S
Stephen Hemminger 已提交
2339
	work_done = sky2_status_intr(hw, work_limit);
2340 2341
	if (work_done < work_limit) {
		netif_rx_complete(dev0);
2342

2343 2344 2345 2346 2347
		sky2_read32(hw, B0_Y2_SP_LISR);
		return 0;
	} else {
		*budget -= work_done;
		dev0->quota -= work_done;
S
Stephen Hemminger 已提交
2348
		return 1;
2349
	}
2350 2351
}

2352
static irqreturn_t sky2_intr(int irq, void *dev_id)
2353 2354 2355 2356 2357 2358 2359 2360 2361
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2362

2363 2364 2365
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2366

2367 2368 2369 2370 2371 2372 2373
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2374
	struct net_device *dev0 = sky2->hw->dev[0];
2375

2376 2377
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2378 2379 2380 2381
}
#endif

/* Chip internal frequency for clock calculations */
2382
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2383
{
S
Stephen Hemminger 已提交
2384
	switch (hw->chip_id) {
2385
	case CHIP_ID_YUKON_EC:
2386
	case CHIP_ID_YUKON_EC_U:
2387
		return 125;	/* 125 Mhz */
2388
	case CHIP_ID_YUKON_FE:
2389
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2390
	default:		/* YUKON_XL */
2391
		return 156;	/* 156 Mhz */
2392 2393 2394
	}
}

2395
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2396
{
2397
	return sky2_mhz(hw) * us;
2398 2399
}

2400
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2401
{
2402
	return clk / sky2_mhz(hw);
2403 2404
}

2405

2406
static int sky2_reset(struct sky2_hw *hw)
2407 2408
{
	u16 status;
S
Stephen Hemminger 已提交
2409
	u8 t8;
2410
	int i;
2411 2412

	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2413

2414 2415 2416 2417 2418 2419 2420
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
		printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
		       pci_name(hw->pdev), hw->chip_id);
		return -EOPNOTSUPP;
	}

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
		printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
		       pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
		       hw->chip_id, hw->chip_rev);
		return -EOPNOTSUPP;
	}

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
	/* disable ASF */
	if (hw->chip_id <= CHIP_ID_YUKON_EC) {
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
		sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
	}

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2442
	status = sky2_pci_read16(hw, PCI_STATUS);
2443

2444
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2445 2446
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2447 2448 2449 2450

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2451 2452 2453
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2454

S
Stephen Hemminger 已提交
2455
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2456 2457 2458 2459 2460 2461 2462
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

2463
	sky2_set_power_state(hw, PCI_D0);
2464 2465 2466 2467 2468 2469 2470 2471

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2472 2473
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2474 2475 2476 2477

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2478

2479 2480
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2481 2482
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2483 2484 2485

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2486
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2487 2488 2489 2490 2491 2492 2493

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2494
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2510
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2511 2512

	for (i = 0; i < hw->ports; i++)
2513
		sky2_gmac_reset(hw, i);
2514 2515 2516 2517 2518 2519 2520 2521

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2522
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2523 2524

	/* Set the list last index */
S
Stephen Hemminger 已提交
2525
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2526

2527 2528
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2529

2530 2531 2532 2533 2534
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2535

2536
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2537 2538
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2539

S
Stephen Hemminger 已提交
2540
	/* enable status unit */
2541 2542 2543 2544 2545 2546 2547 2548 2549
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);

	return 0;
}

2550
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2551
{
S
Stephen Hemminger 已提交
2552 2553 2554 2555 2556 2557
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2558 2559 2560

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2561 2562
				| SUPPORTED_1000baseT_Full;
		return modes;
2563
	} else
S
Stephen Hemminger 已提交
2564 2565 2566 2567
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2568 2569
}

S
Stephen Hemminger 已提交
2570
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2571 2572 2573 2574 2575 2576 2577
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2578
	if (sky2_is_copper(hw)) {
2579
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2580 2581 2582 2583 2584 2585
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2586
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2587 2588 2589
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2590
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2591
	}
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2612
		switch (ecmd->speed) {
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2652 2653
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2670 2671
	char name[ETH_GSTRING_LEN];
	u16 offset;
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2683
	{ "collisions",    GM_TXF_COL },
2684 2685
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2686
	{ "single_collisions", GM_TXF_SNG_COL },
2687
	{ "multi_collisions", GM_TXF_MUL_COL },
2688

2689
	{ "rx_short",      GM_RXF_SHT },
2690
	{ "rx_runt", 	   GM_RXE_FRAG },
2691 2692 2693 2694 2695 2696 2697
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2698
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2699 2700
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2701
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2702 2703 2704 2705 2706 2707 2708 2709 2710

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2725

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2738 2739 2740 2741
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2742
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2743 2744
		return -EINVAL;

2745
	sky2_phy_reinit(sky2);
2746 2747 2748 2749

	return 0;
}

S
Stephen Hemminger 已提交
2750
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
2751 2752 2753 2754 2755 2756
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2757
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
2758
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2759
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
2760

S
Stephen Hemminger 已提交
2761
	for (i = 2; i < count; i++)
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
2777
				   struct ethtool_stats *stats, u64 * data)
2778 2779 2780
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
2781
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
2782 2783
}

S
Stephen Hemminger 已提交
2784
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

/* Use hardware MIB variables for critical path statistics and
 * transmit feedback not reported at interrupt.
 * Other errors are accounted for in interrupt handler.
 */
static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2804
	u64 data[13];
2805

S
Stephen Hemminger 已提交
2806
	sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
2807 2808 2809 2810 2811

	sky2->net_stats.tx_bytes = data[0];
	sky2->net_stats.rx_bytes = data[1];
	sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
	sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
S
Stephen Hemminger 已提交
2812
	sky2->net_stats.multicast = data[3] + data[5];
2813 2814 2815 2816 2817 2818 2819 2820 2821
	sky2->net_stats.collisions = data[10];
	sky2->net_stats.tx_aborted_errors = data[12];

	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2822 2823 2824
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
2825 2826 2827 2828 2829

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
2830
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
2831
		    dev->dev_addr, ETH_ALEN);
2832
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
2833
		    dev->dev_addr, ETH_ALEN);
2834

2835 2836 2837 2838 2839
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
2840 2841

	return 0;
2842 2843
}

2844 2845 2846 2847 2848 2849 2850 2851
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

2852 2853 2854 2855 2856 2857 2858 2859
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
2860 2861
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2862

2863
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
2864 2865 2866 2867 2868
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
2869
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
2870
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2871
	else if (dev->flags & IFF_ALLMULTI)
2872
		memset(filter, 0xff, sizeof(filter));
2873
	else if (dev->mc_count == 0 && !rx_pause)
2874 2875 2876 2877 2878
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

2879 2880 2881 2882 2883
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
2884 2885 2886
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
2887
		    (u16) filter[0] | ((u16) filter[1] << 8));
2888
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
2889
		    (u16) filter[2] | ((u16) filter[3] << 8));
2890
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
2891
		    (u16) filter[4] | ((u16) filter[5] << 8));
2892
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
2893
		    (u16) filter[6] | ((u16) filter[7] << 8));
2894 2895 2896 2897 2898 2899 2900

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
2901
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2902
{
S
Stephen Hemminger 已提交
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2921
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
2922 2923 2924
			     on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
			     PHY_M_LED_MO_10(MO_LED_ON) |
			     PHY_M_LED_MO_100(MO_LED_ON) |
2925
			     PHY_M_LED_MO_1000(MO_LED_ON) |
S
Stephen Hemminger 已提交
2926 2927 2928 2929
			     PHY_M_LED_MO_RX(MO_LED_ON)
			     : PHY_M_LED_MO_DUP(MO_LED_OFF) |
			     PHY_M_LED_MO_10(MO_LED_OFF) |
			     PHY_M_LED_MO_100(MO_LED_OFF) |
2930 2931 2932
			     PHY_M_LED_MO_1000(MO_LED_OFF) |
			     PHY_M_LED_MO_RX(MO_LED_OFF));

S
Stephen Hemminger 已提交
2933
	}
2934 2935 2936 2937 2938 2939 2940 2941
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
2942
	u16 ledctrl, ledover = 0;
2943
	long ms;
2944
	int interrupted;
2945 2946
	int onoff = 1;

S
Stephen Hemminger 已提交
2947
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
2948 2949 2950 2951 2952
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
2953
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
2954 2955 2956 2957 2958 2959 2960 2961 2962
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
2963

2964 2965
	interrupted = 0;
	while (!interrupted && ms > 0) {
2966 2967 2968
		sky2_led(hw, port, onoff);
		onoff = !onoff;

2969
		spin_unlock_bh(&sky2->phy_lock);
2970
		interrupted = msleep_interruptible(250);
2971
		spin_lock_bh(&sky2->phy_lock);
2972

2973 2974 2975 2976
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
2977 2978 2979 2980 2981 2982 2983 2984 2985
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
2986
	spin_unlock_bh(&sky2->phy_lock);
2987 2988 2989 2990 2991 2992 2993 2994 2995

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3010 3011 3012 3013 3014 3015 3016 3017 3018
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3019
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3020

3021 3022
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3023

3024
	return 0;
3025 3026
}

3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3067
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3068

3069 3070 3071
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3072 3073
		return -EINVAL;

3074
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3075
		return -EINVAL;
3076
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3077
		return -EINVAL;
3078
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3102
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3103 3104 3105 3106 3107 3108 3109
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3144
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3145
		err = sky2_up(dev);
3146 3147
		if (err)
			dev_close(dev);
3148 3149
		else
			sky2_set_multicast(dev);
3150
	}
S
Stephen Hemminger 已提交
3151 3152 3153 3154 3155 3156

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3157
	return 0x4000;
S
Stephen Hemminger 已提交
3158 3159 3160 3161
}

/*
 * Returns copy of control register region
3162
 * Note: access to the RAM address register set will cause timeouts.
S
Stephen Hemminger 已提交
3163 3164 3165 3166 3167 3168 3169
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

3170
	BUG_ON(regs->len < B3_RI_WTO_R1);
S
Stephen Hemminger 已提交
3171
	regs->version = 1;
3172
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3173

3174 3175 3176 3177 3178
	memcpy_fromio(p, io, B3_RAM_ADDR);

	memcpy_fromio(p + B3_RI_WTO_R1,
		      io + B3_RI_WTO_R1,
		      regs->len - B3_RI_WTO_R1);
S
Stephen Hemminger 已提交
3179
}
3180

3181
static const struct ethtool_ops sky2_ethtool_ops = {
S
Stephen Hemminger 已提交
3182 3183 3184 3185 3186
	.get_settings = sky2_get_settings,
	.set_settings = sky2_set_settings,
	.get_drvinfo = sky2_get_drvinfo,
	.get_msglevel = sky2_get_msglevel,
	.set_msglevel = sky2_set_msglevel,
3187
	.nway_reset   = sky2_nway_reset,
S
Stephen Hemminger 已提交
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
	.get_regs_len = sky2_get_regs_len,
	.get_regs = sky2_get_regs,
	.get_link = ethtool_op_get_link,
	.get_sg = ethtool_op_get_sg,
	.set_sg = ethtool_op_set_sg,
	.get_tx_csum = ethtool_op_get_tx_csum,
	.set_tx_csum = ethtool_op_set_tx_csum,
	.get_tso = ethtool_op_get_tso,
	.set_tso = ethtool_op_set_tso,
	.get_rx_csum = sky2_get_rx_csum,
	.set_rx_csum = sky2_set_rx_csum,
	.get_strings = sky2_get_strings,
3200 3201
	.get_coalesce = sky2_get_coalesce,
	.set_coalesce = sky2_set_coalesce,
S
Stephen Hemminger 已提交
3202 3203
	.get_ringparam = sky2_get_ringparam,
	.set_ringparam = sky2_set_ringparam,
3204 3205
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
S
Stephen Hemminger 已提交
3206
	.phys_id = sky2_phys_id,
3207 3208
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3209
	.get_perm_addr	= ethtool_op_get_perm_addr,
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
};

/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
						     unsigned port, int highmem)
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
		printk(KERN_ERR "sky2 etherdev alloc failed");
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3226
	dev->irq = hw->pdev->irq;
3227 3228
	dev->open = sky2_up;
	dev->stop = sky2_down;
3229
	dev->do_ioctl = sky2_ioctl;
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3242 3243 3244 3245 3246
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3247 3248 3249 3250 3251 3252 3253 3254 3255
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3256 3257
	sky2->flow_mode = FC_BOTH;

3258 3259 3260
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3261
	sky2->rx_csum = 1;
3262

3263
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3264
	sky2->tx_pending = TX_DEF_PENDING;
3265
	sky2->rx_pending = RX_DEF_PENDING;
3266 3267 3268 3269 3270

	hw->dev[port] = dev;

	sky2->port = port;

3271 3272
	if (hw->chip_id != CHIP_ID_YUKON_EC_U)
		dev->features |= NETIF_F_TSO;
3273 3274
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;
S
Stephen Hemminger 已提交
3275
	dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3276

3277 3278 3279 3280 3281 3282
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
	dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
#endif

3283
	/* read the mac address */
S
Stephen Hemminger 已提交
3284
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3285
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3286 3287 3288 3289 3290 3291 3292 3293

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

3294
static void __devinit sky2_show_addr(struct net_device *dev)
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3305
/* Handle software interrupt used during MSI test */
3306
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3307 3308 3309 3310 3311 3312 3313 3314
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3315
		hw->msi = 1;
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3330 3331
	init_waitqueue_head (&hw->msi_wait);

3332 3333
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3334
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3335 3336 3337 3338 3339 3340 3341
	if (err) {
		printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
		       pci_name(pdev), pdev->irq);
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3342
	sky2_read8(hw, B0_CTST);
3343

3344
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3345

3346
	if (!hw->msi) {
3347
		/* MSI test failed, go back to INTx mode */
3348 3349
		printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
		       "switching to INTx mode.\n",
3350 3351 3352 3353 3354 3355 3356
		       pci_name(pdev));

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3357
	sky2_read32(hw, B0_IMSK);
3358 3359 3360 3361 3362 3363

	free_irq(pdev->irq, hw);

	return err;
}

3364 3365 3366
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
S
Stephen Hemminger 已提交
3367
	struct net_device *dev, *dev1 = NULL;
3368
	struct sky2_hw *hw;
3369
	int err, pm_cap, using_dac = 0;
3370

S
Stephen Hemminger 已提交
3371 3372
	err = pci_enable_device(pdev);
	if (err) {
3373 3374 3375 3376 3377
		printk(KERN_ERR PFX "%s cannot enable PCI device\n",
		       pci_name(pdev));
		goto err_out;
	}

S
Stephen Hemminger 已提交
3378 3379
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3380 3381
		printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
		       pci_name(pdev));
S
Stephen Hemminger 已提交
3382
		goto err_out;
3383 3384 3385 3386
	}

	pci_set_master(pdev);

3387 3388 3389 3390 3391 3392 3393 3394 3395
	/* Find power-management capability. */
	pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
	if (pm_cap == 0) {
		printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
		       "aborting.\n");
		err = -EIO;
		goto err_out_free_regions;
	}

3396 3397 3398 3399 3400 3401 3402 3403 3404
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
			printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
			       "for consistent allocations\n", pci_name(pdev));
			goto err_out_free_regions;
		}
3405

3406
	} else {
3407 3408 3409 3410 3411 3412 3413
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
			printk(KERN_ERR PFX "%s no usable DMA configuration\n",
			       pci_name(pdev));
			goto err_out_free_regions;
		}
	}
3414

3415
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3416
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
	if (!hw) {
		printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
		       pci_name(pdev));
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
		printk(KERN_ERR PFX "%s: cannot map device registers\n",
		       pci_name(pdev));
		goto err_out_free_hw;
	}
3431
	hw->pm_cap = pm_cap;
3432

3433
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3434 3435 3436
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3437 3438 3439
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3440
		reg &= ~PCI_REV_DESC;
3441 3442 3443 3444
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3445 3446 3447 3448 3449 3450
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3451 3452
	err = sky2_reset(hw);
	if (err)
S
Stephen Hemminger 已提交
3453
		goto err_out_iounmap;
3454

3455 3456 3457
	printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3458
	       hw->chip_id, hw->chip_rev);
3459

S
Stephen Hemminger 已提交
3460 3461
	dev = sky2_init_netdev(hw, 0, using_dac);
	if (!dev)
3462 3463
		goto err_out_free_pci;

3464 3465 3466 3467 3468 3469 3470 3471
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
3472 3473
	err = register_netdev(dev);
	if (err) {
3474 3475 3476 3477 3478
		printk(KERN_ERR PFX "%s: cannot register net device\n",
		       pci_name(pdev));
		goto err_out_free_netdev;
	}

3479 3480
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
3481 3482 3483 3484 3485 3486 3487
	if (err) {
		printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
		       pci_name(pdev), pdev->irq);
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3488 3489 3490 3491 3492 3493 3494
	sky2_show_addr(dev);

	if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
		if (register_netdev(dev1) == 0)
			sky2_show_addr(dev1);
		else {
			/* Failure to register second port need not be fatal */
S
Stephen Hemminger 已提交
3495 3496
			printk(KERN_WARNING PFX
			       "register of second port failed\n");
3497 3498 3499 3500 3501
			hw->dev[1] = NULL;
			free_netdev(dev1);
		}
	}

3502
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
3503
	sky2_idle_start(hw);
3504

S
Stephen Hemminger 已提交
3505 3506
	pci_set_drvdata(pdev, hw);

3507 3508
	return 0;

S
Stephen Hemminger 已提交
3509
err_out_unregister:
3510 3511
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3512
	unregister_netdev(dev);
3513 3514 3515
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
3516
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
	pci_disable_device(pdev);
err_out:
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3531
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3532 3533
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
3534
	if (!hw)
3535 3536
		return;

3537 3538 3539
	del_timer_sync(&hw->idle_timer);

	sky2_write32(hw, B0_IMSK, 0);
3540 3541
	synchronize_irq(hw->pdev->irq);

3542
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
3543 3544 3545
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
3546 3547
	unregister_netdev(dev0);

3548
	sky2_set_power_state(hw, PCI_D3hot);
3549
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
3550
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3551
	sky2_read8(hw, B0_CTST);
3552 3553

	free_irq(pdev->irq, hw);
3554 3555
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3556
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3557 3558
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
3559

3560 3561 3562 3563 3564
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
3565

3566 3567 3568 3569 3570 3571
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
3572
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3573
	int i;
3574 3575 3576 3577
	pci_power_t pstate = pci_choose_state(pdev, state);

	if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
		return -EINVAL;
3578

3579
	del_timer_sync(&hw->idle_timer);
3580
	netif_poll_disable(hw->dev[0]);
3581

3582
	for (i = 0; i < hw->ports; i++) {
3583 3584
		struct net_device *dev = hw->dev[i];

3585
		if (netif_running(dev)) {
3586
			sky2_down(dev);
3587 3588 3589 3590
			netif_device_detach(dev);
		}
	}

3591
	sky2_write32(hw, B0_IMSK, 0);
3592
	pci_save_state(pdev);
3593 3594
	sky2_set_power_state(hw, pstate);
	return 0;
3595 3596 3597 3598
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3599
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3600
	int i, err;
3601 3602 3603

	pci_restore_state(pdev);
	pci_enable_wake(pdev, PCI_D0, 0);
3604
	sky2_set_power_state(hw, PCI_D0);
3605

3606 3607 3608
	err = sky2_reset(hw);
	if (err)
		goto out;
3609

3610 3611
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3612
	for (i = 0; i < hw->ports; i++) {
3613
		struct net_device *dev = hw->dev[i];
3614
		if (netif_running(dev)) {
3615
			netif_device_attach(dev);
3616

3617 3618 3619 3620 3621
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
3622
				goto out;
3623
			}
3624 3625
		}
	}
3626

3627
	netif_poll_enable(hw->dev[0]);
3628
	sky2_idle_start(hw);
3629 3630
out:
	return err;
3631 3632 3633 3634
}
#endif

static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
3635 3636 3637 3638
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
3639
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
3640 3641
	.suspend = sky2_suspend,
	.resume = sky2_resume,
3642 3643 3644 3645 3646
#endif
};

static int __init sky2_init_module(void)
{
3647
	return pci_register_driver(&sky2_driver);
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
MODULE_LICENSE("GPL");
3661
MODULE_VERSION(DRV_VERSION);