radeon_asic.h 40.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

45
void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
46
u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
47
void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
48
u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
49

50
/*
51
 * r100,rv100,rs100,rv200,rs200
52
 */
53 54 55 56 57 58 59 60 61 62 63 64
struct r100_mc_save {
	u32	GENMO_WT;
	u32	CRTC_EXT_CNTL;
	u32	CRTC_GEN_CNTL;
	u32	CRTC2_GEN_CNTL;
	u32	CUR_OFFSET;
	u32	CUR2_OFFSET;
};
int r100_init(struct radeon_device *rdev);
void r100_fini(struct radeon_device *rdev);
int r100_suspend(struct radeon_device *rdev);
int r100_resume(struct radeon_device *rdev);
65
void r100_vga_set_state(struct radeon_device *rdev, bool state);
66
bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
67
int r100_asic_reset(struct radeon_device *rdev);
68
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
69 70
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
71
void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
72 73 74 75
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
76
bool r100_semaphore_ring_emit(struct radeon_device *rdev,
77
			      struct radeon_ring *cp,
78
			      struct radeon_semaphore *semaphore,
79
			      bool emit_wait);
80 81 82 83 84 85
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
86
		   unsigned num_gpu_pages,
87
		   struct radeon_fence **fence);
88 89 90
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
91
void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
92
void r100_bandwidth_update(struct radeon_device *rdev);
93
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
94
int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
95 96 97 98 99
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
100 101 102 103 104 105 106 107 108 109 110
int r100_debugfs_rbbm_init(struct radeon_device *rdev);
int r100_debugfs_cp_init(struct radeon_device *rdev);
void r100_cp_disable(struct radeon_device *rdev);
int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
void r100_cp_fini(struct radeon_device *rdev);
int r100_pci_gart_init(struct radeon_device *rdev);
void r100_pci_gart_fini(struct radeon_device *rdev);
int r100_pci_gart_enable(struct radeon_device *rdev);
void r100_pci_gart_disable(struct radeon_device *rdev);
int r100_debugfs_mc_info_init(struct radeon_device *rdev);
int r100_gui_wait_for_idle(struct radeon_device *rdev);
111
int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
112 113 114 115 116 117
void r100_irq_disable(struct radeon_device *rdev);
void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_vram_init_sizes(struct radeon_device *rdev);
int r100_cp_reset(struct radeon_device *rdev);
void r100_vga_render_disable(struct radeon_device *rdev);
118
void r100_restore_sanity(struct radeon_device *rdev);
119 120 121 122 123 124 125 126 127 128 129 130
int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
					 struct radeon_cs_packet *pkt,
					 struct radeon_bo *robj);
int r100_cs_parse_packet0(struct radeon_cs_parser *p,
			  struct radeon_cs_packet *pkt,
			  const unsigned *auth, unsigned n,
			  radeon_packet0_check_t check);
int r100_cs_packet_parse(struct radeon_cs_parser *p,
			 struct radeon_cs_packet *pkt,
			 unsigned idx);
void r100_enable_bm(struct radeon_device *rdev);
void r100_set_common_regs(struct radeon_device *rdev);
131
void r100_bm_disable(struct radeon_device *rdev);
132
extern bool r100_gui_idle(struct radeon_device *rdev);
133 134 135
extern void r100_pm_misc(struct radeon_device *rdev);
extern void r100_pm_prepare(struct radeon_device *rdev);
extern void r100_pm_finish(struct radeon_device *rdev);
136 137
extern void r100_pm_init_profile(struct radeon_device *rdev);
extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
138 139 140
extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
141
extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
142
extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
143

144 145 146 147 148 149 150
u32 r100_gfx_get_rptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
u32 r100_gfx_get_wptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
void r100_gfx_set_wptr(struct radeon_device *rdev,
		       struct radeon_ring *ring);

151 152 153 154
/*
 * r200,rv250,rs300,rv280
 */
extern int r200_copy_dma(struct radeon_device *rdev,
155 156
			 uint64_t src_offset,
			 uint64_t dst_offset,
157
			 unsigned num_gpu_pages,
158
			 struct radeon_fence **fence);
159
void r200_set_safe_registers(struct radeon_device *rdev);
160 161 162 163

/*
 * r300,r350,rv350,rv380
 */
164 165 166 167
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
168
extern int r300_asic_reset(struct radeon_device *rdev);
169
extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
170 171 172 173 174 175
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
176
extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
177 178 179 180 181 182 183 184 185
extern void r300_set_reg_safe(struct radeon_device *rdev);
extern void r300_mc_program(struct radeon_device *rdev);
extern void r300_mc_init(struct radeon_device *rdev);
extern void r300_clock_startup(struct radeon_device *rdev);
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
extern int rv370_pcie_gart_init(struct radeon_device *rdev);
extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
186
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
187

188 189 190
/*
 * r420,r423,rv410
 */
191 192 193 194
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
195
extern void r420_pm_init_profile(struct radeon_device *rdev);
196 197 198 199
extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
extern void r420_pipes_init(struct radeon_device *rdev);
200 201 202 203

/*
 * rs400,rs480
 */
204 205 206 207
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
208 209 210 211
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
212 213 214 215 216
int rs400_gart_init(struct radeon_device *rdev);
int rs400_gart_enable(struct radeon_device *rdev);
void rs400_gart_adjust_size(struct radeon_device *rdev);
void rs400_gart_disable(struct radeon_device *rdev);
void rs400_gart_fini(struct radeon_device *rdev);
217
extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
218

219 220 221
/*
 * rs600.
 */
222
extern int rs600_asic_reset(struct radeon_device *rdev);
223 224 225 226
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
227
int rs600_irq_set(struct radeon_device *rdev);
228
int rs600_irq_process(struct radeon_device *rdev);
229
void rs600_irq_disable(struct radeon_device *rdev);
230
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
231 232 233 234
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
235
void rs600_bandwidth_update(struct radeon_device *rdev);
236 237 238 239 240
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);
241 242 243
extern void rs600_pm_misc(struct radeon_device *rdev);
extern void rs600_pm_prepare(struct radeon_device *rdev);
extern void rs600_pm_finish(struct radeon_device *rdev);
244 245 246
extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
247
void rs600_set_safe_registers(struct radeon_device *rdev);
248
extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
249
extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
250

251 252 253
/*
 * rs690,rs740
 */
254 255 256 257
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
258 259
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
260
void rs690_bandwidth_update(struct radeon_device *rdev);
261 262 263
void rs690_line_buffer_adjust(struct radeon_device *rdev,
					struct drm_display_mode *mode1,
					struct drm_display_mode *mode2);
264
extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
265 266 267 268

/*
 * rv515
 */
269 270 271
struct rv515_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
272
	bool crtc_enabled[2];
273
};
274

275
int rv515_init(struct radeon_device *rdev);
276
void rv515_fini(struct radeon_device *rdev);
277 278
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
279
void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
280
void rv515_bandwidth_update(struct radeon_device *rdev);
281 282
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
283 284 285 286 287 288 289
void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
void rv515_vga_render_disable(struct radeon_device *rdev);
void rv515_set_safe_registers(struct radeon_device *rdev);
void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_clock_startup(struct radeon_device *rdev);
void rv515_debugfs(struct radeon_device *rdev);
290
int rv515_mc_wait_for_idle(struct radeon_device *rdev);
291 292 293 294

/*
 * r520,rv530,rv560,rv570,r580
 */
295
int r520_init(struct radeon_device *rdev);
296
int r520_resume(struct radeon_device *rdev);
297
int r520_mc_wait_for_idle(struct radeon_device *rdev);
298 299

/*
300
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
301
 */
302 303 304 305
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
306
void r600_vga_set_state(struct radeon_device *rdev, bool state);
307 308 309
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
310 311
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
312
int r600_cs_parse(struct radeon_cs_parser *p);
313
int r600_dma_cs_parse(struct radeon_cs_parser *p);
314 315
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
316
bool r600_semaphore_ring_emit(struct radeon_device *rdev,
317
			      struct radeon_ring *cp,
318
			      struct radeon_semaphore *semaphore,
319
			      bool emit_wait);
320 321
void r600_dma_fence_ring_emit(struct radeon_device *rdev,
			      struct radeon_fence *fence);
322
bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
323 324 325 326 327
				  struct radeon_ring *ring,
				  struct radeon_semaphore *semaphore,
				  bool emit_wait);
void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
328
bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
329
int r600_asic_reset(struct radeon_device *rdev);
330 331 332
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
333
void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
334
int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
335
int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
336
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
337
int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
338
int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
339 340 341
int r600_copy_cpdma(struct radeon_device *rdev,
		    uint64_t src_offset, uint64_t dst_offset,
		    unsigned num_gpu_pages, struct radeon_fence **fence);
342 343 344
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset, uint64_t dst_offset,
		  unsigned num_gpu_pages, struct radeon_fence **fence);
345 346 347 348 349
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
350
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
351
extern bool r600_gui_idle(struct radeon_device *rdev);
352
extern void r600_pm_misc(struct radeon_device *rdev);
353 354
extern void r600_pm_init_profile(struct radeon_device *rdev);
extern void rs780_pm_init_profile(struct radeon_device *rdev);
355 356
extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
357
extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
358 359
extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r600_get_pcie_lanes(struct radeon_device *rdev);
360 361 362
bool r600_card_posted(struct radeon_device *rdev);
void r600_cp_stop(struct radeon_device *rdev);
int r600_cp_start(struct radeon_device *rdev);
363
void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
364 365 366 367 368 369 370
int r600_cp_resume(struct radeon_device *rdev);
void r600_cp_fini(struct radeon_device *rdev);
int r600_count_pipe_bits(uint32_t val);
int r600_mc_wait_for_idle(struct radeon_device *rdev);
int r600_pcie_gart_init(struct radeon_device *rdev);
void r600_scratch_init(struct radeon_device *rdev);
int r600_init_microcode(struct radeon_device *rdev);
371 372 373 374 375 376
u32 r600_gfx_get_rptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
u32 r600_gfx_get_wptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
void r600_gfx_set_wptr(struct radeon_device *rdev,
		       struct radeon_ring *ring);
377 378 379 380 381 382 383 384 385 386 387
/* r600 irq */
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_init(struct radeon_device *rdev);
void r600_irq_fini(struct radeon_device *rdev);
void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
int r600_irq_set(struct radeon_device *rdev);
void r600_irq_suspend(struct radeon_device *rdev);
void r600_disable_interrupts(struct radeon_device *rdev);
void r600_rlc_stop(struct radeon_device *rdev);
/* r600 audio */
int r600_audio_init(struct radeon_device *rdev);
388
struct r600_audio_pin r600_audio_status(struct radeon_device *rdev);
389 390 391
void r600_audio_fini(struct radeon_device *rdev);
int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
392 393
void r600_hdmi_enable(struct drm_encoder *encoder, bool enable);
void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
394
int r600_mc_wait_for_idle(struct radeon_device *rdev);
395
u32 r600_get_xclk(struct radeon_device *rdev);
396
uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
397
int rv6xx_get_temp(struct radeon_device *rdev);
398
int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
399 400
int r600_dpm_pre_set_power_state(struct radeon_device *rdev);
void r600_dpm_post_set_power_state(struct radeon_device *rdev);
401
int r600_dpm_late_enable(struct radeon_device *rdev);
402 403 404 405 406 407 408
/* r600 dma */
uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
			   struct radeon_ring *ring);
uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
			   struct radeon_ring *ring);
void r600_dma_set_wptr(struct radeon_device *rdev,
		       struct radeon_ring *ring);
409 410 411 412 413 414 415 416 417 418 419 420
/* rv6xx dpm */
int rv6xx_dpm_init(struct radeon_device *rdev);
int rv6xx_dpm_enable(struct radeon_device *rdev);
void rv6xx_dpm_disable(struct radeon_device *rdev);
int rv6xx_dpm_set_power_state(struct radeon_device *rdev);
void rv6xx_setup_asic(struct radeon_device *rdev);
void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev);
void rv6xx_dpm_fini(struct radeon_device *rdev);
u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low);
void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
				 struct radeon_ps *ps);
421 422
void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						       struct seq_file *m);
423 424
int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
				      enum radeon_dpm_forced_level level);
425 426 427 428 429 430 431 432 433 434 435 436
/* rs780 dpm */
int rs780_dpm_init(struct radeon_device *rdev);
int rs780_dpm_enable(struct radeon_device *rdev);
void rs780_dpm_disable(struct radeon_device *rdev);
int rs780_dpm_set_power_state(struct radeon_device *rdev);
void rs780_dpm_setup_asic(struct radeon_device *rdev);
void rs780_dpm_display_configuration_changed(struct radeon_device *rdev);
void rs780_dpm_fini(struct radeon_device *rdev);
u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low);
void rs780_dpm_print_power_state(struct radeon_device *rdev,
				 struct radeon_ps *ps);
437 438
void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						       struct seq_file *m);
439 440
int rs780_dpm_force_performance_level(struct radeon_device *rdev,
				      enum radeon_dpm_forced_level level);
441 442 443 444 445 446 447 448

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
449 450 451 452 453
void rv770_pm_misc(struct radeon_device *rdev);
u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
void r700_cp_stop(struct radeon_device *rdev);
void r700_cp_fini(struct radeon_device *rdev);
454 455 456 457
int rv770_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset, uint64_t dst_offset,
		  unsigned num_gpu_pages,
		   struct radeon_fence **fence);
458
u32 rv770_get_xclk(struct radeon_device *rdev);
459
int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
460
int rv770_get_temp(struct radeon_device *rdev);
461 462 463
/* rv7xx pm */
int rv770_dpm_init(struct radeon_device *rdev);
int rv770_dpm_enable(struct radeon_device *rdev);
464
int rv770_dpm_late_enable(struct radeon_device *rdev);
465 466 467 468 469 470 471 472 473
void rv770_dpm_disable(struct radeon_device *rdev);
int rv770_dpm_set_power_state(struct radeon_device *rdev);
void rv770_dpm_setup_asic(struct radeon_device *rdev);
void rv770_dpm_display_configuration_changed(struct radeon_device *rdev);
void rv770_dpm_fini(struct radeon_device *rdev);
u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low);
void rv770_dpm_print_power_state(struct radeon_device *rdev,
				 struct radeon_ps *ps);
474 475
void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						       struct seq_file *m);
476 477
int rv770_dpm_force_performance_level(struct radeon_device *rdev,
				      enum radeon_dpm_forced_level level);
478
bool rv770_dpm_vblank_too_short(struct radeon_device *rdev);
479

480 481 482
/*
 * evergreen
 */
483 484 485
struct evergreen_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
486
	bool crtc_enabled[RADEON_MAX_CRTCS];
487
};
488

489
void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
490 491 492 493
int evergreen_init(struct radeon_device *rdev);
void evergreen_fini(struct radeon_device *rdev);
int evergreen_suspend(struct radeon_device *rdev);
int evergreen_resume(struct radeon_device *rdev);
494 495
bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
496
int evergreen_asic_reset(struct radeon_device *rdev);
497
void evergreen_bandwidth_update(struct radeon_device *rdev);
498
void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
499 500 501 502 503
void evergreen_hpd_init(struct radeon_device *rdev);
void evergreen_hpd_fini(struct radeon_device *rdev);
bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void evergreen_hpd_set_polarity(struct radeon_device *rdev,
				enum radeon_hpd_id hpd);
504 505 506
u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
int evergreen_irq_set(struct radeon_device *rdev);
int evergreen_irq_process(struct radeon_device *rdev);
507
extern int evergreen_cs_parse(struct radeon_cs_parser *p);
508
extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
509 510 511
extern void evergreen_pm_misc(struct radeon_device *rdev);
extern void evergreen_pm_prepare(struct radeon_device *rdev);
extern void evergreen_pm_finish(struct radeon_device *rdev);
512
extern void sumo_pm_init_profile(struct radeon_device *rdev);
513
extern void btc_pm_init_profile(struct radeon_device *rdev);
514
int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
515
int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
516 517 518
extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
519
extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
520
void evergreen_disable_interrupt_state(struct radeon_device *rdev);
521
int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
522 523 524 525 526 527 528 529
void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
				   struct radeon_fence *fence);
void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
				   struct radeon_ib *ib);
int evergreen_copy_dma(struct radeon_device *rdev,
		       uint64_t src_offset, uint64_t dst_offset,
		       unsigned num_gpu_pages,
		       struct radeon_fence **fence);
530 531
void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable);
void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
532 533
int evergreen_get_temp(struct radeon_device *rdev);
int sumo_get_temp(struct radeon_device *rdev);
534
int tn_get_temp(struct radeon_device *rdev);
535 536 537 538 539 540 541
int cypress_dpm_init(struct radeon_device *rdev);
void cypress_dpm_setup_asic(struct radeon_device *rdev);
int cypress_dpm_enable(struct radeon_device *rdev);
void cypress_dpm_disable(struct radeon_device *rdev);
int cypress_dpm_set_power_state(struct radeon_device *rdev);
void cypress_dpm_display_configuration_changed(struct radeon_device *rdev);
void cypress_dpm_fini(struct radeon_device *rdev);
542
bool cypress_dpm_vblank_too_short(struct radeon_device *rdev);
543 544 545 546
int btc_dpm_init(struct radeon_device *rdev);
void btc_dpm_setup_asic(struct radeon_device *rdev);
int btc_dpm_enable(struct radeon_device *rdev);
void btc_dpm_disable(struct radeon_device *rdev);
547
int btc_dpm_pre_set_power_state(struct radeon_device *rdev);
548
int btc_dpm_set_power_state(struct radeon_device *rdev);
549
void btc_dpm_post_set_power_state(struct radeon_device *rdev);
550
void btc_dpm_fini(struct radeon_device *rdev);
551 552
u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low);
553
bool btc_dpm_vblank_too_short(struct radeon_device *rdev);
554 555
int sumo_dpm_init(struct radeon_device *rdev);
int sumo_dpm_enable(struct radeon_device *rdev);
556
int sumo_dpm_late_enable(struct radeon_device *rdev);
557
void sumo_dpm_disable(struct radeon_device *rdev);
558
int sumo_dpm_pre_set_power_state(struct radeon_device *rdev);
559
int sumo_dpm_set_power_state(struct radeon_device *rdev);
560
void sumo_dpm_post_set_power_state(struct radeon_device *rdev);
561 562 563 564 565 566 567
void sumo_dpm_setup_asic(struct radeon_device *rdev);
void sumo_dpm_display_configuration_changed(struct radeon_device *rdev);
void sumo_dpm_fini(struct radeon_device *rdev);
u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low);
void sumo_dpm_print_power_state(struct radeon_device *rdev,
				struct radeon_ps *ps);
568 569
void sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						      struct seq_file *m);
570 571
int sumo_dpm_force_performance_level(struct radeon_device *rdev,
				     enum radeon_dpm_forced_level level);
572

573 574 575
/*
 * cayman
 */
576 577
void cayman_fence_ring_emit(struct radeon_device *rdev,
			    struct radeon_fence *fence);
578 579 580 581 582 583
void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
int cayman_init(struct radeon_device *rdev);
void cayman_fini(struct radeon_device *rdev);
int cayman_suspend(struct radeon_device *rdev);
int cayman_resume(struct radeon_device *rdev);
int cayman_asic_reset(struct radeon_device *rdev);
584 585 586
void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int cayman_vm_init(struct radeon_device *rdev);
void cayman_vm_fini(struct radeon_device *rdev);
587
void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
588
uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
589
int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
590
int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
591 592
void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
				struct radeon_ib *ib);
593
bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
594
bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
595 596 597 598 599 600
void cayman_dma_vm_set_page(struct radeon_device *rdev,
			    struct radeon_ib *ib,
			    uint64_t pe,
			    uint64_t addr, unsigned count,
			    uint32_t incr, uint32_t flags);

601
void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
602

603 604 605 606 607 608 609 610 611 612 613 614 615
u32 cayman_gfx_get_rptr(struct radeon_device *rdev,
			struct radeon_ring *ring);
u32 cayman_gfx_get_wptr(struct radeon_device *rdev,
			struct radeon_ring *ring);
void cayman_gfx_set_wptr(struct radeon_device *rdev,
			 struct radeon_ring *ring);
uint32_t cayman_dma_get_rptr(struct radeon_device *rdev,
			     struct radeon_ring *ring);
uint32_t cayman_dma_get_wptr(struct radeon_device *rdev,
			     struct radeon_ring *ring);
void cayman_dma_set_wptr(struct radeon_device *rdev,
			 struct radeon_ring *ring);

616 617 618 619
int ni_dpm_init(struct radeon_device *rdev);
void ni_dpm_setup_asic(struct radeon_device *rdev);
int ni_dpm_enable(struct radeon_device *rdev);
void ni_dpm_disable(struct radeon_device *rdev);
620
int ni_dpm_pre_set_power_state(struct radeon_device *rdev);
621
int ni_dpm_set_power_state(struct radeon_device *rdev);
622
void ni_dpm_post_set_power_state(struct radeon_device *rdev);
623 624 625 626 627
void ni_dpm_fini(struct radeon_device *rdev);
u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low);
void ni_dpm_print_power_state(struct radeon_device *rdev,
			      struct radeon_ps *ps);
628 629
void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						    struct seq_file *m);
630 631
int ni_dpm_force_performance_level(struct radeon_device *rdev,
				   enum radeon_dpm_forced_level level);
632
bool ni_dpm_vblank_too_short(struct radeon_device *rdev);
633 634
int trinity_dpm_init(struct radeon_device *rdev);
int trinity_dpm_enable(struct radeon_device *rdev);
635
int trinity_dpm_late_enable(struct radeon_device *rdev);
636
void trinity_dpm_disable(struct radeon_device *rdev);
637
int trinity_dpm_pre_set_power_state(struct radeon_device *rdev);
638
int trinity_dpm_set_power_state(struct radeon_device *rdev);
639
void trinity_dpm_post_set_power_state(struct radeon_device *rdev);
640 641 642 643 644 645 646
void trinity_dpm_setup_asic(struct radeon_device *rdev);
void trinity_dpm_display_configuration_changed(struct radeon_device *rdev);
void trinity_dpm_fini(struct radeon_device *rdev);
u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low);
void trinity_dpm_print_power_state(struct radeon_device *rdev,
				   struct radeon_ps *ps);
647 648
void trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
							 struct seq_file *m);
649 650
int trinity_dpm_force_performance_level(struct radeon_device *rdev,
					enum radeon_dpm_forced_level level);
651
void trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
652

653 654
/* DCE6 - SI */
void dce6_bandwidth_update(struct radeon_device *rdev);
655 656
int dce6_audio_init(struct radeon_device *rdev);
void dce6_audio_fini(struct radeon_device *rdev);
657

658 659 660 661 662 663 664 665 666 667
/*
 * si
 */
void si_fence_ring_emit(struct radeon_device *rdev,
			struct radeon_fence *fence);
void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
int si_init(struct radeon_device *rdev);
void si_fini(struct radeon_device *rdev);
int si_suspend(struct radeon_device *rdev);
int si_resume(struct radeon_device *rdev);
668 669
bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
670 671 672 673 674 675
int si_asic_reset(struct radeon_device *rdev);
void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int si_irq_set(struct radeon_device *rdev);
int si_irq_process(struct radeon_device *rdev);
int si_vm_init(struct radeon_device *rdev);
void si_vm_fini(struct radeon_device *rdev);
676
void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
677
int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
678 679 680 681
int si_copy_dma(struct radeon_device *rdev,
		uint64_t src_offset, uint64_t dst_offset,
		unsigned num_gpu_pages,
		struct radeon_fence **fence);
682 683 684 685 686
void si_dma_vm_set_page(struct radeon_device *rdev,
			struct radeon_ib *ib,
			uint64_t pe,
			uint64_t addr, unsigned count,
			uint32_t incr, uint32_t flags);
687
void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
688
u32 si_get_xclk(struct radeon_device *rdev);
689
uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
690
int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
691
int si_get_temp(struct radeon_device *rdev);
692 693 694
int si_dpm_init(struct radeon_device *rdev);
void si_dpm_setup_asic(struct radeon_device *rdev);
int si_dpm_enable(struct radeon_device *rdev);
695
int si_dpm_late_enable(struct radeon_device *rdev);
696 697 698 699 700 701
void si_dpm_disable(struct radeon_device *rdev);
int si_dpm_pre_set_power_state(struct radeon_device *rdev);
int si_dpm_set_power_state(struct radeon_device *rdev);
void si_dpm_post_set_power_state(struct radeon_device *rdev);
void si_dpm_fini(struct radeon_device *rdev);
void si_dpm_display_configuration_changed(struct radeon_device *rdev);
702 703
void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						    struct seq_file *m);
704 705
int si_dpm_force_performance_level(struct radeon_device *rdev,
				   enum radeon_dpm_forced_level level);
706

707 708 709
/* DCE8 - CIK */
void dce8_bandwidth_update(struct radeon_device *rdev);

710 711 712 713
/*
 * cik
 */
uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);
714
u32 cik_get_xclk(struct radeon_device *rdev);
715 716
uint32_t cik_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void cik_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
717
int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
718 719
void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
			      struct radeon_fence *fence);
720
bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
721 722 723 724 725 726 727 728
				  struct radeon_ring *ring,
				  struct radeon_semaphore *semaphore,
				  bool emit_wait);
void cik_sdma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int cik_copy_dma(struct radeon_device *rdev,
		 uint64_t src_offset, uint64_t dst_offset,
		 unsigned num_gpu_pages,
		 struct radeon_fence **fence);
729 730 731 732
int cik_copy_cpdma(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_gpu_pages,
		   struct radeon_fence **fence);
733 734 735 736 737 738 739
int cik_sdma_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
			     struct radeon_fence *fence);
void cik_fence_compute_ring_emit(struct radeon_device *rdev,
				 struct radeon_fence *fence);
740
bool cik_semaphore_ring_emit(struct radeon_device *rdev,
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
			     struct radeon_ring *cp,
			     struct radeon_semaphore *semaphore,
			     bool emit_wait);
void cik_pcie_gart_tlb_flush(struct radeon_device *rdev);
int cik_init(struct radeon_device *rdev);
void cik_fini(struct radeon_device *rdev);
int cik_suspend(struct radeon_device *rdev);
int cik_resume(struct radeon_device *rdev);
bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
int cik_asic_reset(struct radeon_device *rdev);
void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
int cik_irq_set(struct radeon_device *rdev);
int cik_irq_process(struct radeon_device *rdev);
int cik_vm_init(struct radeon_device *rdev);
void cik_vm_fini(struct radeon_device *rdev);
void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
759 760 761 762 763
void cik_sdma_vm_set_page(struct radeon_device *rdev,
			  struct radeon_ib *ib,
			  uint64_t pe,
			  uint64_t addr, unsigned count,
			  uint32_t incr, uint32_t flags);
764 765
void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
u32 cik_gfx_get_rptr(struct radeon_device *rdev,
		     struct radeon_ring *ring);
u32 cik_gfx_get_wptr(struct radeon_device *rdev,
		     struct radeon_ring *ring);
void cik_gfx_set_wptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
u32 cik_compute_get_rptr(struct radeon_device *rdev,
			 struct radeon_ring *ring);
u32 cik_compute_get_wptr(struct radeon_device *rdev,
			 struct radeon_ring *ring);
void cik_compute_set_wptr(struct radeon_device *rdev,
			  struct radeon_ring *ring);
u32 cik_sdma_get_rptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
u32 cik_sdma_get_wptr(struct radeon_device *rdev,
		      struct radeon_ring *ring);
void cik_sdma_set_wptr(struct radeon_device *rdev,
		       struct radeon_ring *ring);
784 785
int ci_get_temp(struct radeon_device *rdev);
int kv_get_temp(struct radeon_device *rdev);
786

787 788
int ci_dpm_init(struct radeon_device *rdev);
int ci_dpm_enable(struct radeon_device *rdev);
789
int ci_dpm_late_enable(struct radeon_device *rdev);
790 791 792 793 794 795 796 797 798 799 800
void ci_dpm_disable(struct radeon_device *rdev);
int ci_dpm_pre_set_power_state(struct radeon_device *rdev);
int ci_dpm_set_power_state(struct radeon_device *rdev);
void ci_dpm_post_set_power_state(struct radeon_device *rdev);
void ci_dpm_setup_asic(struct radeon_device *rdev);
void ci_dpm_display_configuration_changed(struct radeon_device *rdev);
void ci_dpm_fini(struct radeon_device *rdev);
u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low);
void ci_dpm_print_power_state(struct radeon_device *rdev,
			      struct radeon_ps *ps);
801 802
void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						    struct seq_file *m);
803 804
int ci_dpm_force_performance_level(struct radeon_device *rdev,
				   enum radeon_dpm_forced_level level);
805
bool ci_dpm_vblank_too_short(struct radeon_device *rdev);
806
void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
807

808 809
int kv_dpm_init(struct radeon_device *rdev);
int kv_dpm_enable(struct radeon_device *rdev);
810
int kv_dpm_late_enable(struct radeon_device *rdev);
811 812 813 814 815 816 817 818 819 820 821
void kv_dpm_disable(struct radeon_device *rdev);
int kv_dpm_pre_set_power_state(struct radeon_device *rdev);
int kv_dpm_set_power_state(struct radeon_device *rdev);
void kv_dpm_post_set_power_state(struct radeon_device *rdev);
void kv_dpm_setup_asic(struct radeon_device *rdev);
void kv_dpm_display_configuration_changed(struct radeon_device *rdev);
void kv_dpm_fini(struct radeon_device *rdev);
u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low);
u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low);
void kv_dpm_print_power_state(struct radeon_device *rdev,
			      struct radeon_ps *ps);
822 823
void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
						    struct seq_file *m);
824 825
int kv_dpm_force_performance_level(struct radeon_device *rdev,
				   enum radeon_dpm_forced_level level);
826
void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
827
void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
828

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
/* uvd v1.0 */
uint32_t uvd_v1_0_get_rptr(struct radeon_device *rdev,
                           struct radeon_ring *ring);
uint32_t uvd_v1_0_get_wptr(struct radeon_device *rdev,
                           struct radeon_ring *ring);
void uvd_v1_0_set_wptr(struct radeon_device *rdev,
                       struct radeon_ring *ring);

int uvd_v1_0_init(struct radeon_device *rdev);
void uvd_v1_0_fini(struct radeon_device *rdev);
int uvd_v1_0_start(struct radeon_device *rdev);
void uvd_v1_0_stop(struct radeon_device *rdev);

int uvd_v1_0_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int uvd_v1_0_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
844
bool uvd_v1_0_semaphore_emit(struct radeon_device *rdev,
845 846 847 848 849 850 851 852 853 854 855
			     struct radeon_ring *ring,
			     struct radeon_semaphore *semaphore,
			     bool emit_wait);
void uvd_v1_0_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);

/* uvd v2.2 */
int uvd_v2_2_resume(struct radeon_device *rdev);
void uvd_v2_2_fence_emit(struct radeon_device *rdev,
			 struct radeon_fence *fence);

/* uvd v3.1 */
856
bool uvd_v3_1_semaphore_emit(struct radeon_device *rdev,
857 858 859 860 861 862 863
			     struct radeon_ring *ring,
			     struct radeon_semaphore *semaphore,
			     bool emit_wait);

/* uvd v4.2 */
int uvd_v4_2_resume(struct radeon_device *rdev);

864
#endif