radeon_asic.h 22.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44 45 46 47
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
48 49 50 51
extern int r100_init(struct radeon_device *rdev);
extern void r100_fini(struct radeon_device *rdev);
extern int r100_suspend(struct radeon_device *rdev);
extern int r100_resume(struct radeon_device *rdev);
52 53
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
54
void r100_vga_set_state(struct radeon_device *rdev, bool state);
55
int r100_gpu_reset(struct radeon_device *rdev);
56
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
57 58
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
59
void r100_cp_commit(struct radeon_device *rdev);
60 61 62 63 64 65 66 67 68 69 70 71 72
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
73 74 75 76
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
77
void r100_bandwidth_update(struct radeon_device *rdev);
78 79
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ring_test(struct radeon_device *rdev);
80 81 82 83 84
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
85 86

static struct radeon_asic r100_asic = {
87
	.init = &r100_init,
88 89 90
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
91
	.vga_set_state = &r100_vga_set_state,
92 93 94
	.gpu_reset = &r100_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
95
	.cp_commit = &r100_cp_commit,
96
	.ring_start = &r100_ring_start,
97 98
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
99 100
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
101
	.get_vblank_counter = &r100_get_vblank_counter,
102 103 104 105 106
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
107
	.get_engine_clock = &radeon_legacy_get_engine_clock,
108
	.set_engine_clock = &radeon_legacy_set_engine_clock,
109
	.get_memory_clock = &radeon_legacy_get_memory_clock,
110
	.set_memory_clock = NULL,
111
	.get_pcie_lanes = NULL,
112 113
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
114 115
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
116
	.bandwidth_update = &r100_bandwidth_update,
117 118 119 120
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
121
	.ioctl_wait_idle = NULL,
122 123 124 125 126 127
};


/*
 * r300,r350,rv350,rv380
 */
128 129 130 131 132 133 134 135 136 137 138 139 140 141
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
extern int r300_gpu_reset(struct radeon_device *rdev);
extern void r300_ring_start(struct radeon_device *rdev);
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
142
extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
143 144 145 146 147
extern int r300_copy_dma(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
			unsigned num_pages,
			struct radeon_fence *fence);
148
static struct radeon_asic r300_asic = {
149
	.init = &r300_init,
150 151 152
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
153
	.vga_set_state = &r100_vga_set_state,
154 155 156
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
157
	.cp_commit = &r100_cp_commit,
158
	.ring_start = &r300_ring_start,
159 160
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
161 162
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
163
	.get_vblank_counter = &r100_get_vblank_counter,
164 165 166 167 168
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
169
	.get_engine_clock = &radeon_legacy_get_engine_clock,
170
	.set_engine_clock = &radeon_legacy_set_engine_clock,
171
	.get_memory_clock = &radeon_legacy_get_memory_clock,
172
	.set_memory_clock = NULL,
173
	.get_pcie_lanes = &rv370_get_pcie_lanes,
174 175
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
176 177
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
178
	.bandwidth_update = &r100_bandwidth_update,
179 180 181 182
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
183
	.ioctl_wait_idle = NULL,
184 185 186 187 188
};

/*
 * r420,r423,rv410
 */
189 190 191 192
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
193
static struct radeon_asic r420_asic = {
194 195 196 197
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
198
	.vga_set_state = &r100_vga_set_state,
199 200 201
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
202
	.cp_commit = &r100_cp_commit,
203
	.ring_start = &r300_ring_start,
204 205
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
206 207
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
208
	.get_vblank_counter = &r100_get_vblank_counter,
209 210 211 212 213
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
214
	.get_engine_clock = &radeon_atom_get_engine_clock,
215
	.set_engine_clock = &radeon_atom_set_engine_clock,
216
	.get_memory_clock = &radeon_atom_get_memory_clock,
217
	.set_memory_clock = &radeon_atom_set_memory_clock,
218
	.get_pcie_lanes = &rv370_get_pcie_lanes,
219 220
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
221 222
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
223
	.bandwidth_update = &r100_bandwidth_update,
224 225 226 227
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
228
	.ioctl_wait_idle = NULL,
229 230 231 232 233 234
};


/*
 * rs400,rs480
 */
235 236 237 238
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
239 240 241 242 243
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
244 245 246 247
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
248
	.vga_set_state = &r100_vga_set_state,
249 250 251
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
252
	.cp_commit = &r100_cp_commit,
253
	.ring_start = &r300_ring_start,
254 255
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
256 257
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
258
	.get_vblank_counter = &r100_get_vblank_counter,
259 260 261 262 263
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
264
	.get_engine_clock = &radeon_legacy_get_engine_clock,
265
	.set_engine_clock = &radeon_legacy_set_engine_clock,
266
	.get_memory_clock = &radeon_legacy_get_memory_clock,
267
	.set_memory_clock = NULL,
268
	.get_pcie_lanes = NULL,
269 270
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
271 272
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
273
	.bandwidth_update = &r100_bandwidth_update,
274 275 276 277
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
278
	.ioctl_wait_idle = NULL,
279 280 281 282 283 284
};


/*
 * rs600.
 */
285 286 287 288
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
289
int rs600_irq_set(struct radeon_device *rdev);
290 291
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
292 293 294 295
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
296
void rs600_bandwidth_update(struct radeon_device *rdev);
297 298 299 300 301 302
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);

303
static struct radeon_asic rs600_asic = {
304
	.init = &rs600_init,
305 306 307
	.fini = &rs600_fini,
	.suspend = &rs600_suspend,
	.resume = &rs600_resume,
308
	.vga_set_state = &r100_vga_set_state,
309 310 311
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
312
	.cp_commit = &r100_cp_commit,
313
	.ring_start = &r300_ring_start,
314 315
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
316
	.irq_set = &rs600_irq_set,
317 318
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
319 320 321 322 323
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
324
	.get_engine_clock = &radeon_atom_get_engine_clock,
325
	.set_engine_clock = &radeon_atom_set_engine_clock,
326
	.get_memory_clock = &radeon_atom_get_memory_clock,
327
	.set_memory_clock = &radeon_atom_set_memory_clock,
328
	.get_pcie_lanes = NULL,
329 330
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
331
	.bandwidth_update = &rs600_bandwidth_update,
332 333 334 335
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
336
	.ioctl_wait_idle = NULL,
337 338 339 340 341 342
};


/*
 * rs690,rs740
 */
343 344 345 346
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
347 348
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
349
void rs690_bandwidth_update(struct radeon_device *rdev);
350
static struct radeon_asic rs690_asic = {
351 352 353 354
	.init = &rs690_init,
	.fini = &rs690_fini,
	.suspend = &rs690_suspend,
	.resume = &rs690_resume,
355
	.vga_set_state = &r100_vga_set_state,
356 357 358
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
359
	.cp_commit = &r100_cp_commit,
360
	.ring_start = &r300_ring_start,
361 362
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
363
	.irq_set = &rs600_irq_set,
364 365
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
366 367 368 369 370
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
371
	.get_engine_clock = &radeon_atom_get_engine_clock,
372
	.set_engine_clock = &radeon_atom_set_engine_clock,
373
	.get_memory_clock = &radeon_atom_get_memory_clock,
374
	.set_memory_clock = &radeon_atom_set_memory_clock,
375
	.get_pcie_lanes = NULL,
376 377
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
378 379
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
380
	.bandwidth_update = &rs690_bandwidth_update,
381 382 383 384
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
385
	.ioctl_wait_idle = NULL,
386 387 388 389 390 391
};


/*
 * rv515
 */
392
int rv515_init(struct radeon_device *rdev);
393
void rv515_fini(struct radeon_device *rdev);
394 395 396 397 398 399
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
400
void rv515_bandwidth_update(struct radeon_device *rdev);
401 402
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
403
static struct radeon_asic rv515_asic = {
404
	.init = &rv515_init,
405 406 407
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
408
	.vga_set_state = &r100_vga_set_state,
409 410 411
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
412
	.cp_commit = &r100_cp_commit,
413
	.ring_start = &rv515_ring_start,
414 415
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
416 417 418
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
419
	.fence_ring_emit = &r300_fence_ring_emit,
420
	.cs_parse = &r300_cs_parse,
421 422 423
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
424
	.get_engine_clock = &radeon_atom_get_engine_clock,
425
	.set_engine_clock = &radeon_atom_set_engine_clock,
426
	.get_memory_clock = &radeon_atom_get_memory_clock,
427
	.set_memory_clock = &radeon_atom_set_memory_clock,
428
	.get_pcie_lanes = &rv370_get_pcie_lanes,
429 430
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
431 432
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
433
	.bandwidth_update = &rv515_bandwidth_update,
434 435 436 437
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
438
	.ioctl_wait_idle = NULL,
439 440 441 442 443 444
};


/*
 * r520,rv530,rv560,rv570,r580
 */
445
int r520_init(struct radeon_device *rdev);
446
int r520_resume(struct radeon_device *rdev);
447
static struct radeon_asic r520_asic = {
448
	.init = &r520_init,
449 450 451
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
452
	.vga_set_state = &r100_vga_set_state,
453 454 455
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
456
	.cp_commit = &r100_cp_commit,
457
	.ring_start = &rv515_ring_start,
458 459
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
460 461 462
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
463
	.fence_ring_emit = &r300_fence_ring_emit,
464
	.cs_parse = &r300_cs_parse,
465 466 467
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
468
	.get_engine_clock = &radeon_atom_get_engine_clock,
469
	.set_engine_clock = &radeon_atom_set_engine_clock,
470
	.get_memory_clock = &radeon_atom_get_memory_clock,
471
	.set_memory_clock = &radeon_atom_set_memory_clock,
472
	.get_pcie_lanes = &rv370_get_pcie_lanes,
473 474
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
475 476
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
477
	.bandwidth_update = &rv515_bandwidth_update,
478 479 480 481
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
482
	.ioctl_wait_idle = NULL,
483 484 485
};

/*
486
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
487
 */
488 489 490 491
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
492
void r600_vga_set_state(struct radeon_device *rdev, bool state);
493 494 495 496
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
497 498
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);
519 520 521 522 523
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
524
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
525 526 527 528 529 530 531

static struct radeon_asic r600_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
532
	.vga_set_state = &r600_vga_set_state,
533 534 535 536 537 538 539
	.gpu_reset = &r600_gpu_reset,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
540
	.get_vblank_counter = &rs600_get_vblank_counter,
541 542 543 544
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
545
	.copy = &r600_copy_blit,
546
	.get_engine_clock = &radeon_atom_get_engine_clock,
547
	.set_engine_clock = &radeon_atom_set_engine_clock,
548
	.get_memory_clock = &radeon_atom_get_memory_clock,
549
	.set_memory_clock = &radeon_atom_set_memory_clock,
550
	.get_pcie_lanes = NULL,
551
	.set_pcie_lanes = NULL,
A
Alex Deucher 已提交
552
	.set_clock_gating = NULL,
553 554
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
555
	.bandwidth_update = &rv515_bandwidth_update,
556 557 558 559
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
560
	.ioctl_wait_idle = r600_ioctl_wait_idle,
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.gpu_reset = &rv770_gpu_reset,
579
	.vga_set_state = &r600_vga_set_state,
580 581 582 583 584 585
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
586
	.get_vblank_counter = &rs600_get_vblank_counter,
587 588 589 590
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
591
	.copy = &r600_copy_blit,
592
	.get_engine_clock = &radeon_atom_get_engine_clock,
593
	.set_engine_clock = &radeon_atom_set_engine_clock,
594
	.get_memory_clock = &radeon_atom_get_memory_clock,
595
	.set_memory_clock = &radeon_atom_set_memory_clock,
596
	.get_pcie_lanes = NULL,
597 598 599 600
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
601
	.bandwidth_update = &rv515_bandwidth_update,
602 603 604 605
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
606
	.ioctl_wait_idle = r600_ioctl_wait_idle,
607
};
608 609

#endif