radeon_asic.h 25.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

45
void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
46
u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
47
void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
48
u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
49 50


51
/*
52
 * r100,rv100,rs100,rv200,rs200
53
 */
54 55 56 57 58 59 60 61 62 63 64 65
struct r100_mc_save {
	u32	GENMO_WT;
	u32	CRTC_EXT_CNTL;
	u32	CRTC_GEN_CNTL;
	u32	CRTC2_GEN_CNTL;
	u32	CUR_OFFSET;
	u32	CUR2_OFFSET;
};
int r100_init(struct radeon_device *rdev);
void r100_fini(struct radeon_device *rdev);
int r100_suspend(struct radeon_device *rdev);
int r100_resume(struct radeon_device *rdev);
66
void r100_vga_set_state(struct radeon_device *rdev, bool state);
67
bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
68
int r100_asic_reset(struct radeon_device *rdev);
69
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
70 71
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
72
void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
73 74 75 76
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
77
void r100_semaphore_ring_emit(struct radeon_device *rdev,
78
			      struct radeon_ring *cp,
79
			      struct radeon_semaphore *semaphore,
80
			      bool emit_wait);
81 82 83 84 85 86
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
87
		   unsigned num_gpu_pages,
88
		   struct radeon_fence **fence);
89 90 91
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
92
void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
93
void r100_bandwidth_update(struct radeon_device *rdev);
94
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
95
int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
96 97 98 99 100
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
101 102 103 104 105 106 107 108 109 110 111
int r100_debugfs_rbbm_init(struct radeon_device *rdev);
int r100_debugfs_cp_init(struct radeon_device *rdev);
void r100_cp_disable(struct radeon_device *rdev);
int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
void r100_cp_fini(struct radeon_device *rdev);
int r100_pci_gart_init(struct radeon_device *rdev);
void r100_pci_gart_fini(struct radeon_device *rdev);
int r100_pci_gart_enable(struct radeon_device *rdev);
void r100_pci_gart_disable(struct radeon_device *rdev);
int r100_debugfs_mc_info_init(struct radeon_device *rdev);
int r100_gui_wait_for_idle(struct radeon_device *rdev);
112
int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
113 114 115 116 117 118
void r100_irq_disable(struct radeon_device *rdev);
void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_vram_init_sizes(struct radeon_device *rdev);
int r100_cp_reset(struct radeon_device *rdev);
void r100_vga_render_disable(struct radeon_device *rdev);
119
void r100_restore_sanity(struct radeon_device *rdev);
120 121 122 123 124 125 126 127 128 129 130 131
int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
					 struct radeon_cs_packet *pkt,
					 struct radeon_bo *robj);
int r100_cs_parse_packet0(struct radeon_cs_parser *p,
			  struct radeon_cs_packet *pkt,
			  const unsigned *auth, unsigned n,
			  radeon_packet0_check_t check);
int r100_cs_packet_parse(struct radeon_cs_parser *p,
			 struct radeon_cs_packet *pkt,
			 unsigned idx);
void r100_enable_bm(struct radeon_device *rdev);
void r100_set_common_regs(struct radeon_device *rdev);
132
void r100_bm_disable(struct radeon_device *rdev);
133
extern bool r100_gui_idle(struct radeon_device *rdev);
134 135 136
extern void r100_pm_misc(struct radeon_device *rdev);
extern void r100_pm_prepare(struct radeon_device *rdev);
extern void r100_pm_finish(struct radeon_device *rdev);
137 138
extern void r100_pm_init_profile(struct radeon_device *rdev);
extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
139 140 141
extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
142
extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
143
extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
144

145 146 147 148
/*
 * r200,rv250,rs300,rv280
 */
extern int r200_copy_dma(struct radeon_device *rdev,
149 150
			 uint64_t src_offset,
			 uint64_t dst_offset,
151
			 unsigned num_gpu_pages,
152
			 struct radeon_fence **fence);
153
void r200_set_safe_registers(struct radeon_device *rdev);
154 155 156 157

/*
 * r300,r350,rv350,rv380
 */
158 159 160 161
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
162
extern int r300_asic_reset(struct radeon_device *rdev);
163
extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
164 165 166 167 168 169
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
170
extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
171 172 173 174 175 176 177 178 179
extern void r300_set_reg_safe(struct radeon_device *rdev);
extern void r300_mc_program(struct radeon_device *rdev);
extern void r300_mc_init(struct radeon_device *rdev);
extern void r300_clock_startup(struct radeon_device *rdev);
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
extern int rv370_pcie_gart_init(struct radeon_device *rdev);
extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
180
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
181

182 183 184
/*
 * r420,r423,rv410
 */
185 186 187 188
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
189
extern void r420_pm_init_profile(struct radeon_device *rdev);
190 191 192 193
extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
extern void r420_pipes_init(struct radeon_device *rdev);
194 195 196 197

/*
 * rs400,rs480
 */
198 199 200 201
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
202 203 204 205
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
206 207 208 209 210
int rs400_gart_init(struct radeon_device *rdev);
int rs400_gart_enable(struct radeon_device *rdev);
void rs400_gart_adjust_size(struct radeon_device *rdev);
void rs400_gart_disable(struct radeon_device *rdev);
void rs400_gart_fini(struct radeon_device *rdev);
211
extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
212

213 214 215
/*
 * rs600.
 */
216
extern int rs600_asic_reset(struct radeon_device *rdev);
217 218 219 220
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
221
int rs600_irq_set(struct radeon_device *rdev);
222
int rs600_irq_process(struct radeon_device *rdev);
223
void rs600_irq_disable(struct radeon_device *rdev);
224
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
225 226 227 228
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
229
void rs600_bandwidth_update(struct radeon_device *rdev);
230 231 232 233 234
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);
235 236 237
extern void rs600_pm_misc(struct radeon_device *rdev);
extern void rs600_pm_prepare(struct radeon_device *rdev);
extern void rs600_pm_finish(struct radeon_device *rdev);
238 239 240
extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
241
void rs600_set_safe_registers(struct radeon_device *rdev);
242
extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
243
extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
244

245 246 247
/*
 * rs690,rs740
 */
248 249 250 251
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
252 253
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
254
void rs690_bandwidth_update(struct radeon_device *rdev);
255 256 257
void rs690_line_buffer_adjust(struct radeon_device *rdev,
					struct drm_display_mode *mode1,
					struct drm_display_mode *mode2);
258
extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
259 260 261 262

/*
 * rv515
 */
263 264 265
struct rv515_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
266
	bool crtc_enabled[2];
267
};
268

269
int rv515_init(struct radeon_device *rdev);
270
void rv515_fini(struct radeon_device *rdev);
271 272
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
273
void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
274
void rv515_bandwidth_update(struct radeon_device *rdev);
275 276
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
277 278 279 280 281 282 283
void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
void rv515_vga_render_disable(struct radeon_device *rdev);
void rv515_set_safe_registers(struct radeon_device *rdev);
void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_clock_startup(struct radeon_device *rdev);
void rv515_debugfs(struct radeon_device *rdev);
284
int rv515_mc_wait_for_idle(struct radeon_device *rdev);
285 286 287 288

/*
 * r520,rv530,rv560,rv570,r580
 */
289
int r520_init(struct radeon_device *rdev);
290
int r520_resume(struct radeon_device *rdev);
291
int r520_mc_wait_for_idle(struct radeon_device *rdev);
292 293

/*
294
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
295
 */
296 297 298 299
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
300
void r600_vga_set_state(struct radeon_device *rdev, bool state);
301 302 303
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
304 305
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
306
int r600_cs_parse(struct radeon_cs_parser *p);
307
int r600_dma_cs_parse(struct radeon_cs_parser *p);
308 309
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
310
void r600_semaphore_ring_emit(struct radeon_device *rdev,
311
			      struct radeon_ring *cp,
312
			      struct radeon_semaphore *semaphore,
313
			      bool emit_wait);
314 315 316 317 318 319 320 321
void r600_dma_fence_ring_emit(struct radeon_device *rdev,
			      struct radeon_fence *fence);
void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
				  struct radeon_ring *ring,
				  struct radeon_semaphore *semaphore,
				  bool emit_wait);
void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
322
bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
323
int r600_asic_reset(struct radeon_device *rdev);
324 325 326
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
327
void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
328
int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
329
int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
330
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
331
int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
332
int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
C
Christian König 已提交
333
int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
334 335
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
336
		   unsigned num_gpu_pages, struct radeon_fence **fence);
337 338 339
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset, uint64_t dst_offset,
		  unsigned num_gpu_pages, struct radeon_fence **fence);
340 341 342 343 344
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
345
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
346
extern bool r600_gui_idle(struct radeon_device *rdev);
347
extern void r600_pm_misc(struct radeon_device *rdev);
348 349
extern void r600_pm_init_profile(struct radeon_device *rdev);
extern void rs780_pm_init_profile(struct radeon_device *rdev);
350 351
extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
352
extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
353 354
extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r600_get_pcie_lanes(struct radeon_device *rdev);
355 356 357
bool r600_card_posted(struct radeon_device *rdev);
void r600_cp_stop(struct radeon_device *rdev);
int r600_cp_start(struct radeon_device *rdev);
358
void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
int r600_cp_resume(struct radeon_device *rdev);
void r600_cp_fini(struct radeon_device *rdev);
int r600_count_pipe_bits(uint32_t val);
int r600_mc_wait_for_idle(struct radeon_device *rdev);
int r600_pcie_gart_init(struct radeon_device *rdev);
void r600_scratch_init(struct radeon_device *rdev);
int r600_blit_init(struct radeon_device *rdev);
void r600_blit_fini(struct radeon_device *rdev);
int r600_init_microcode(struct radeon_device *rdev);
/* r600 irq */
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_init(struct radeon_device *rdev);
void r600_irq_fini(struct radeon_device *rdev);
void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
int r600_irq_set(struct radeon_device *rdev);
void r600_irq_suspend(struct radeon_device *rdev);
void r600_disable_interrupts(struct radeon_device *rdev);
void r600_rlc_stop(struct radeon_device *rdev);
/* r600 audio */
int r600_audio_init(struct radeon_device *rdev);
379
struct r600_audio r600_audio_status(struct radeon_device *rdev);
380 381 382
void r600_audio_fini(struct radeon_device *rdev);
int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
383 384
void r600_hdmi_enable(struct drm_encoder *encoder, bool enable);
void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
385
/* r600 blit */
386
int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
387 388
			   struct radeon_fence **fence, struct radeon_sa_bo **vb,
			   struct radeon_semaphore **sem);
389
void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
390
			 struct radeon_sa_bo *vb, struct radeon_semaphore *sem);
391 392
void r600_kms_blit_copy(struct radeon_device *rdev,
			u64 src_gpu_addr, u64 dst_gpu_addr,
393 394
			unsigned num_gpu_pages,
			struct radeon_sa_bo *vb);
395
int r600_mc_wait_for_idle(struct radeon_device *rdev);
396
u32 r600_get_xclk(struct radeon_device *rdev);
397
uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
398

C
Christian König 已提交
399 400 401 402 403 404 405 406 407 408 409 410 411
/* uvd */
int r600_uvd_init(struct radeon_device *rdev);
int r600_uvd_rbc_start(struct radeon_device *rdev);
void r600_uvd_rbc_stop(struct radeon_device *rdev);
int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
void r600_uvd_fence_emit(struct radeon_device *rdev,
			 struct radeon_fence *fence);
void r600_uvd_semaphore_emit(struct radeon_device *rdev,
			     struct radeon_ring *ring,
			     struct radeon_semaphore *semaphore,
			     bool emit_wait);
void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);

412 413 414 415 416 417 418
/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
419 420 421 422 423
void rv770_pm_misc(struct radeon_device *rdev);
u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
void r700_cp_stop(struct radeon_device *rdev);
void r700_cp_fini(struct radeon_device *rdev);
424 425 426 427
int rv770_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset, uint64_t dst_offset,
		  unsigned num_gpu_pages,
		   struct radeon_fence **fence);
428
u32 rv770_get_xclk(struct radeon_device *rdev);
C
Christian König 已提交
429
int rv770_uvd_resume(struct radeon_device *rdev);
430
int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
431

432 433 434
/*
 * evergreen
 */
435 436 437
struct evergreen_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
438
	bool crtc_enabled[RADEON_MAX_CRTCS];
439
};
440

441
void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
442 443 444 445
int evergreen_init(struct radeon_device *rdev);
void evergreen_fini(struct radeon_device *rdev);
int evergreen_suspend(struct radeon_device *rdev);
int evergreen_resume(struct radeon_device *rdev);
446 447
bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
448
int evergreen_asic_reset(struct radeon_device *rdev);
449
void evergreen_bandwidth_update(struct radeon_device *rdev);
450
void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
451 452 453 454 455
void evergreen_hpd_init(struct radeon_device *rdev);
void evergreen_hpd_fini(struct radeon_device *rdev);
bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void evergreen_hpd_set_polarity(struct radeon_device *rdev,
				enum radeon_hpd_id hpd);
456 457 458
u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
int evergreen_irq_set(struct radeon_device *rdev);
int evergreen_irq_process(struct radeon_device *rdev);
459
extern int evergreen_cs_parse(struct radeon_cs_parser *p);
460
extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
461 462 463
extern void evergreen_pm_misc(struct radeon_device *rdev);
extern void evergreen_pm_prepare(struct radeon_device *rdev);
extern void evergreen_pm_finish(struct radeon_device *rdev);
464
extern void sumo_pm_init_profile(struct radeon_device *rdev);
465
extern void btc_pm_init_profile(struct radeon_device *rdev);
466
int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
467
int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
468 469 470
extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
471
extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
472 473
void evergreen_disable_interrupt_state(struct radeon_device *rdev);
int evergreen_blit_init(struct radeon_device *rdev);
474
int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
475 476 477 478 479 480 481 482
void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
				   struct radeon_fence *fence);
void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
				   struct radeon_ib *ib);
int evergreen_copy_dma(struct radeon_device *rdev,
		       uint64_t src_offset, uint64_t dst_offset,
		       unsigned num_gpu_pages,
		       struct radeon_fence **fence);
483 484
void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable);
void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
485

486 487 488
/*
 * cayman
 */
489 490
void cayman_fence_ring_emit(struct radeon_device *rdev,
			    struct radeon_fence *fence);
C
Christian König 已提交
491 492 493 494
void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
			       struct radeon_ring *ring,
			       struct radeon_semaphore *semaphore,
			       bool emit_wait);
495 496 497 498 499 500
void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
int cayman_init(struct radeon_device *rdev);
void cayman_fini(struct radeon_device *rdev);
int cayman_suspend(struct radeon_device *rdev);
int cayman_resume(struct radeon_device *rdev);
int cayman_asic_reset(struct radeon_device *rdev);
501 502 503
void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int cayman_vm_init(struct radeon_device *rdev);
void cayman_vm_fini(struct radeon_device *rdev);
504
void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
505
uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
506 507 508
void cayman_vm_set_page(struct radeon_device *rdev,
			struct radeon_ib *ib,
			uint64_t pe,
509 510
			uint64_t addr, unsigned count,
			uint32_t incr, uint32_t flags);
511
int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
512
int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
513 514
void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
				struct radeon_ib *ib);
515
bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
516 517
bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
518

519 520 521
/* DCE6 - SI */
void dce6_bandwidth_update(struct radeon_device *rdev);

522 523 524 525 526 527 528 529 530 531
/*
 * si
 */
void si_fence_ring_emit(struct radeon_device *rdev,
			struct radeon_fence *fence);
void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
int si_init(struct radeon_device *rdev);
void si_fini(struct radeon_device *rdev);
int si_suspend(struct radeon_device *rdev);
int si_resume(struct radeon_device *rdev);
532 533
bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
534 535 536 537 538 539
int si_asic_reset(struct radeon_device *rdev);
void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int si_irq_set(struct radeon_device *rdev);
int si_irq_process(struct radeon_device *rdev);
int si_vm_init(struct radeon_device *rdev);
void si_vm_fini(struct radeon_device *rdev);
540 541 542
void si_vm_set_page(struct radeon_device *rdev,
		    struct radeon_ib *ib,
		    uint64_t pe,
543 544
		    uint64_t addr, unsigned count,
		    uint32_t incr, uint32_t flags);
545
void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
546
int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
547 548 549 550 551
int si_copy_dma(struct radeon_device *rdev,
		uint64_t src_offset, uint64_t dst_offset,
		unsigned num_gpu_pages,
		struct radeon_fence **fence);
void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
552
u32 si_get_xclk(struct radeon_device *rdev);
553
uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
554
int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
555

556 557 558 559 560
/*
 * cik
 */
uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);

561
#endif