hw.c 113.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
S
Sujith 已提交
21
#include "ath9k.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28 29
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
30
			      enum ath9k_ht_macmode macmode);
31
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
32
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
33
			      u32 reg, u32 value);
34 35
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
36

S
Sujith 已提交
37 38 39
/********************/
/* Helper Functions */
/********************/
40

41
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
42
{
43
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
44

45
	if (!ah->curchan) /* should really check for CCK instead */
46 47 48
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
49

50
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
51
}
52

53
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
54
{
55
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
56

57
	if (conf_is_ht40(conf))
S
Sujith 已提交
58 59 60 61
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
62

63
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
64
{
65
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
66

67
	if (!ah->curchan) /* should really check for CCK instead */
68 69 70 71
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
72 73
}

74
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
75
{
76
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
77

78
	if (conf_is_ht40(conf))
S
Sujith 已提交
79 80 81 82
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
83

S
Sujith 已提交
84
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
85 86 87
{
	int i;

S
Sujith 已提交
88 89 90
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
91 92 93 94 95
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
96

97 98 99
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
100

S
Sujith 已提交
101
	return false;
102 103 104 105 106 107 108 109 110 111 112 113 114 115
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

116
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
117 118
			     u16 flags, u16 *low,
			     u16 *high)
119
{
120
	struct ath9k_hw_capabilities *pCap = &ah->caps;
121

S
Sujith 已提交
122 123 124 125
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
126
	}
S
Sujith 已提交
127 128 129 130 131 132
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
133 134
}

135
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
136
			   const struct ath_rate_table *rates,
S
Sujith 已提交
137 138
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
139
{
S
Sujith 已提交
140 141
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
142

S
Sujith 已提交
143
	kbps = rates->info[rateix].ratekbps;
144

S
Sujith 已提交
145 146
	if (kbps == 0)
		return 0;
147

S
Sujith 已提交
148
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
149
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
150
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
151
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
152 153 154 155
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
156
	case WLAN_RC_PHY_OFDM:
157
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
158 159 160 161 162 163
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
164 165
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
181 182 183
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Unknown phy %u (rate ix %u)\n",
			  rates->info[rateix].phy, rateix);
S
Sujith 已提交
184 185 186
		txTime = 0;
		break;
	}
187

S
Sujith 已提交
188 189
	return txTime;
}
190

191
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
192 193
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
194
{
S
Sujith 已提交
195
	int8_t extoff;
196

S
Sujith 已提交
197 198 199 200
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
201 202
	}

S
Sujith 已提交
203 204 205 206 207 208 209 210 211 212
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
213

S
Sujith 已提交
214 215 216 217
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
218
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
219
			  HT40_CHANNEL_CENTER_SHIFT : 15));
220 221
}

S
Sujith 已提交
222 223 224 225
/******************/
/* Chip Revisions */
/******************/

226
static void ath9k_hw_read_revisions(struct ath_hw *ah)
227
{
S
Sujith 已提交
228
	u32 val;
229

S
Sujith 已提交
230
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
231

S
Sujith 已提交
232 233
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
234 235 236
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
237
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
238 239
	} else {
		if (!AR_SREV_9100(ah))
240
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
241

242
		ah->hw_version.macRev = val & AR_SREV_REVISION;
243

244
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
245
			ah->is_pciexpress = true;
S
Sujith 已提交
246
	}
247 248
}

249
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
250
{
S
Sujith 已提交
251 252
	u32 val;
	int i;
253

S
Sujith 已提交
254
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
255

S
Sujith 已提交
256 257 258 259
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
260

S
Sujith 已提交
261
	return ath9k_hw_reverse_bits(val, 8);
262 263
}

S
Sujith 已提交
264 265 266 267
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

268
static void ath9k_hw_disablepcie(struct ath_hw *ah)
269
{
270
	if (AR_SREV_9100(ah))
S
Sujith 已提交
271
		return;
272

S
Sujith 已提交
273 274 275 276 277 278 279 280 281
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
282

S
Sujith 已提交
283
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
284 285
}

286
static bool ath9k_hw_chip_test(struct ath_hw *ah)
287
{
288
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
289 290 291 292 293 294 295
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
296

S
Sujith 已提交
297 298 299
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
300

S
Sujith 已提交
301 302 303 304 305 306
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
307 308 309 310 311
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
312 313 314 315 316 317 318 319
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
320 321 322 323 324
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
325 326
				return false;
			}
327
		}
S
Sujith 已提交
328
		REG_WRITE(ah, regAddr[i], regHold[i]);
329
	}
S
Sujith 已提交
330
	udelay(100);
331

332 333 334
	return true;
}

S
Sujith 已提交
335
static const char *ath9k_hw_devname(u16 devid)
336
{
S
Sujith 已提交
337 338 339
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
340 341
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
342 343
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
344 345
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
346 347 348
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
349 350
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
351 352 353
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
354 355
	}

S
Sujith 已提交
356 357
	return NULL;
}
358

359
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
360 361
{
	int i;
362

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
378
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
379
	ah->config.antenna_switch_swap = 0;
380

S
Sujith 已提交
381
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
382 383
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
384 385
	}

386
	ah->config.intr_mitigation = true;
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
405
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
406 407
}

408
static void ath9k_hw_init_defaults(struct ath_hw *ah)
409
{
410 411 412 413 414 415
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

416 417
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
418 419

	ah->ah_flags = 0;
420
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
421
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
422 423 424
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

425 426 427 428 429 430 431 432 433 434
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
435

436
	ah->power_mode = ATH9K_PM_UNDEFINED;
437 438
}

439
static int ath9k_hw_rfattach(struct ath_hw *ah)
440
{
S
Sujith 已提交
441 442
	bool rfStatus = false;
	int ecode = 0;
443

S
Sujith 已提交
444 445
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
446 447
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
448 449
		return ecode;
	}
450

S
Sujith 已提交
451
	return 0;
452 453
}

454
static int ath9k_hw_rf_claim(struct ath_hw *ah)
455
{
S
Sujith 已提交
456 457 458 459 460 461 462 463 464 465 466 467 468 469
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
470
	default:
471 472 473
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
474
		return -EOPNOTSUPP;
475 476
	}

477
	ah->hw_version.analog5GhzRev = val;
478

S
Sujith 已提交
479
	return 0;
480 481
}

482
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
483
{
484
	struct ath_common *common = ath9k_hw_common(ah);
485 486 487 488 489 490
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
491
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
492
		sum += eeval;
493 494
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
495
	}
S
Sujith 已提交
496
	if (sum == 0 || sum == 0xffff * 3)
497 498 499 500 501
		return -EADDRNOTAVAIL;

	return 0;
}

502
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
503 504 505
{
	u32 rxgain_type;

S
Sujith 已提交
506 507
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
508 509

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
510
			INIT_INI_ARRAY(&ah->iniModesRxGain,
511 512 513
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
514
			INIT_INI_ARRAY(&ah->iniModesRxGain,
515 516 517
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
518
			INIT_INI_ARRAY(&ah->iniModesRxGain,
519 520
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
521
	} else {
522
		INIT_INI_ARRAY(&ah->iniModesRxGain,
523 524
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
525
	}
526 527
}

528
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
529 530 531
{
	u32 txgain_type;

S
Sujith 已提交
532 533
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
534 535

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
536
			INIT_INI_ARRAY(&ah->iniModesTxGain,
537 538 539
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
540
			INIT_INI_ARRAY(&ah->iniModesTxGain,
541 542
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
543
	} else {
544
		INIT_INI_ARRAY(&ah->iniModesTxGain,
545 546
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
547
	}
548 549
}

550
static int ath9k_hw_post_init(struct ath_hw *ah)
551
{
S
Sujith 已提交
552
	int ecode;
553

S
Sujith 已提交
554
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
555
		return -ENODEV;
556

S
Sujith 已提交
557 558
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
559 560
		return ecode;

561
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
562 563
	if (ecode != 0)
		return ecode;
564

565 566 567 568
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
569

S
Sujith 已提交
570 571 572
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
573

S
Sujith 已提交
574 575
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
576
		ath9k_hw_ani_init(ah);
577 578 579 580 581
	}

	return 0;
}

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return true;
	default:
		break;
	}
	return false;
}

601 602 603 604 605 606 607 608 609 610 611
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
		return true;
612 613
	/* Not yet */
	case AR_SREV_VERSION_9271:
614 615 616 617 618 619
	default:
		break;
	}
	return false;
}

620
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
621
{
S
Sujith 已提交
622 623
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
624 625
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
626
				&adc_gain_cal_single_sample;
627
			ah->adcdc_caldata.calData =
S
Sujith 已提交
628
				&adc_dc_cal_single_sample;
629
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
630 631
				&adc_init_dc_cal;
		} else {
632 633
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
634
				&adc_gain_cal_multi_sample;
635
			ah->adcdc_caldata.calData =
S
Sujith 已提交
636
				&adc_dc_cal_multi_sample;
637
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
638 639
				&adc_init_dc_cal;
		}
640
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
641
	}
642
}
643

644 645
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
646 647 648 649 650 651 652 653
	if (AR_SREV_9271(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
			       ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
			       ARRAY_SIZE(ar9271Common_9271_1_0), 2);
		return;
	}

654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
684

685

686
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
687
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
688
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
689 690
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

691 692
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
693 694 695
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
696
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
697 698 699 700 701
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
702
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
703
			       ARRAY_SIZE(ar9285Modes_9285), 6);
704
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
705 706
			       ARRAY_SIZE(ar9285Common_9285), 2);

707 708
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
709 710 711
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
712
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
713 714 715 716
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
717
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
718
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
719
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
720
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
721

722 723
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
724 725 726
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
727
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
728 729 730
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
731
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
732 733 734
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
735
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar9280Modes_9280), 6);
737
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
738 739
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
740
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Modes_9160), 6);
742
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
743
			       ARRAY_SIZE(ar5416Common_9160), 2);
744
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
745
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
746
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
748
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
750
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
752
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
754
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
756
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
758
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
759 760
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
761
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
762 763 764
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
765
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
766 767 768
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
769
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Modes_9100), 6);
771
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Common_9100), 2);
773
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
775
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
777
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
779
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
781
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
783
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
785
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
787
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
789
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
790 791
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
792
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
793
			       ARRAY_SIZE(ar5416Modes), 6);
794
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
795
			       ARRAY_SIZE(ar5416Common), 2);
796
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
797
			       ARRAY_SIZE(ar5416Bank0), 2);
798
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
800
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Bank1), 2);
802
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Bank2), 2);
804
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416Bank3), 3);
806
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank6), 3);
808
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
810
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
811
			       ARRAY_SIZE(ar5416Bank7), 2);
812
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
813
			       ARRAY_SIZE(ar5416Addac), 2);
814
	}
815
}
816

817 818
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
819
	if (AR_SREV_9287_11_OR_LATER(ah))
820 821 822 823 824 825 826 827 828 829
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

830
	if (AR_SREV_9287_11_OR_LATER(ah)) {
831 832 833 834 835 836 837 838 839 840
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
841 842 843 844 845 846 847 848 849 850 851 852 853 854
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
855
}
856

857 858 859
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
860 861 862 863 864

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
865 866
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
867

868 869
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
870

871
				INI_RA(&ah->iniModes, i, j) =
872
					ath9k_hw_ini_fixup(ah,
873
							   &ah->eeprom.def,
S
Sujith 已提交
874 875
							   reg, val);
			}
876
		}
S
Sujith 已提交
877
	}
878 879
}

880
int ath9k_hw_init(struct ath_hw *ah)
881
{
882
	struct ath_common *common = ath9k_hw_common(ah);
883
	int r = 0;
884

885 886
	if (!ath9k_hw_devid_supported(ah->hw_version.devid))
		return -EOPNOTSUPP;
887 888 889 890 891

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
892 893
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
894
		return -EIO;
895 896
	}

897
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
898
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
899
		return -EIO;
900 901 902 903 904 905 906 907 908 909 910 911 912
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

913
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
914 915 916
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
917 918 919 920
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
921
		return -EOPNOTSUPP;
922 923 924 925 926 927 928
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
929 930 931 932

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

933 934 935 936 937 938 939 940 941 942 943
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
944
		ath9k_hw_configpcipowersave(ah, 0, 0);
945 946 947
	else
		ath9k_hw_disablepcie(ah);

948
	r = ath9k_hw_post_init(ah);
949
	if (r)
950
		return r;
951 952 953 954

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
955

956 957
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
958 959
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
960
		return r;
961 962
	}

963
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
964
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
965
	else
966
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
967

S
Sujith 已提交
968
	ath9k_init_nfcal_hist_buffer(ah);
969

970
	return 0;
971 972
}

973
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
974
			     struct ath9k_channel *chan)
975
{
S
Sujith 已提交
976
	u32 synthDelay;
977

S
Sujith 已提交
978
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
979
	if (IS_CHAN_B(chan))
S
Sujith 已提交
980 981 982
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
983

S
Sujith 已提交
984
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
985

S
Sujith 已提交
986
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
987 988
}

989
static void ath9k_hw_init_qos(struct ath_hw *ah)
990
{
S
Sujith 已提交
991 992
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
993

S
Sujith 已提交
994 995 996 997 998 999 1000 1001 1002 1003
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1004 1005
}

1006
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1007
			      struct ath9k_channel *chan)
1008
{
S
Sujith 已提交
1009
	u32 pll;
1010

S
Sujith 已提交
1011 1012 1013
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1014
		else
S
Sujith 已提交
1015 1016 1017 1018
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1019

S
Sujith 已提交
1020 1021 1022 1023
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1024

S
Sujith 已提交
1025 1026
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1027 1028


S
Sujith 已提交
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1039

S
Sujith 已提交
1040
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1041

S
Sujith 已提交
1042
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1043

S
Sujith 已提交
1044 1045 1046 1047
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1048

S
Sujith 已提交
1049 1050 1051 1052 1053 1054
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1055

S
Sujith 已提交
1056 1057 1058 1059
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1060

S
Sujith 已提交
1061 1062 1063 1064 1065 1066
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1067
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1068

S
Sujith 已提交
1069 1070 1071
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1072 1073
}

1074
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1075 1076 1077
{
	int rx_chainmask, tx_chainmask;

1078 1079
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1080 1081 1082 1083 1084 1085

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1086
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1111
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1112
					  enum nl80211_iftype opmode)
1113
{
1114
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1115 1116 1117 1118
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1119

1120
	if (ah->config.intr_mitigation)
1121
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1122
	else
1123
		ah->mask_reg |= AR_IMR_RXOK;
1124

1125
	ah->mask_reg |= AR_IMR_TXOK;
1126

1127
	if (opmode == NL80211_IFTYPE_AP)
1128
		ah->mask_reg |= AR_IMR_MIB;
1129

1130
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1131
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1132

S
Sujith 已提交
1133 1134 1135 1136 1137
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1138 1139
}

1140
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1141 1142
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1143 1144
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1145
		ah->acktimeout = (u32) -1;
1146 1147 1148 1149
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1150
		ah->acktimeout = us;
1151 1152 1153 1154
		return true;
	}
}

1155
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1156 1157
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1158 1159
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1160
		ah->ctstimeout = (u32) -1;
1161 1162 1163 1164
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1165
		ah->ctstimeout = us;
1166 1167 1168
		return true;
	}
}
S
Sujith 已提交
1169

1170
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1171 1172
{
	if (tu > 0xFFFF) {
1173 1174
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1175
		ah->globaltxtimeout = (u32) -1;
1176 1177 1178
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1179
		ah->globaltxtimeout = tu;
1180 1181 1182 1183
		return true;
	}
}

1184
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1185
{
1186 1187
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1188

1189
	if (ah->misc_mode != 0)
S
Sujith 已提交
1190
		REG_WRITE(ah, AR_PCU_MISC,
1191 1192 1193 1194 1195 1196 1197 1198 1199
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1200 1201 1202 1203 1204 1205 1206 1207
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1208
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1209 1210
{
	if (!AR_SREV_9100(ah))
1211
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1212

1213
	ath9k_hw_rf_free(ah);
1214
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1215
	kfree(ah);
1216
	ah = NULL;
S
Sujith 已提交
1217 1218 1219 1220 1221 1222
}

/*******/
/* INI */
/*******/

1223
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1224 1225
				  struct ath9k_channel *chan)
{
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1247 1248 1249 1250 1251 1252 1253
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1254 1255 1256 1257 1258 1259 1260 1261 1262
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1263

1264
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1265 1266
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1267 1268 1269 1270
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1271
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1272 1273
}

1274
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1275
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1276
			      u32 reg, u32 value)
1277
{
S
Sujith 已提交
1278
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1279
	struct ath_common *common = ath9k_hw_common(ah);
1280

1281
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1282 1283
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1284
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1285 1286 1287 1288
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1289 1290 1291
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1292 1293 1294 1295
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1296 1297
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1298 1299
			}

1300 1301
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1302 1303 1304 1305 1306
		}
		break;
	}

	return value;
1307 1308
}

1309
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1310 1311 1312
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1313
	if (ah->eep_map == EEP_MAP_4KBITS)
1314 1315 1316 1317 1318
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1319 1320 1321 1322
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1338 1339
}

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1355
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1356 1357
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1358
{
1359
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1360
	int i, regWrites = 0;
1361
	struct ieee80211_channel *channel = chan->chan;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1393
	ah->eep_ops->set_addac(ah, chan);
1394

1395
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1396
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1397 1398 1399
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1400 1401
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1402

1403 1404
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1405

1406
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1407

1408 1409 1410
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1411 1412
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1413

1414 1415
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1416 1417 1418
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1419 1420 1421 1422

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1423
		    && ah->config.analog_shiftreg) {
1424 1425 1426 1427 1428 1429
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1430
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1431
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1432

1433 1434
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1435
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1436

1437 1438 1439
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1440 1441 1442 1443

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1444
		    && ah->config.analog_shiftreg) {
1445 1446 1447 1448 1449 1450 1451 1452 1453
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1454
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1455 1456 1457 1458 1459 1460 1461
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

1462 1463 1464
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1465
	ah->eep_ops->set_txpower(ah, chan,
1466
				 ath9k_regd_get_ctl(regulatory, chan),
1467 1468 1469
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1470
				 (u32) regulatory->power_limit));
1471 1472

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1473 1474
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1475 1476 1477 1478 1479 1480
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1481 1482 1483 1484
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1485
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1486
{
S
Sujith 已提交
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1505
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1506 1507 1508 1509
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1510
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1511 1512 1513
{
	u32 regval;

1514 1515 1516
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1517 1518 1519
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1520 1521 1522
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1523 1524 1525
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1526 1527 1528 1529 1530
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1531
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1532

1533 1534 1535
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1536 1537 1538
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1539 1540 1541
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1542 1543
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1544 1545 1546 1547
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1548
	if (AR_SREV_9285(ah)) {
1549 1550 1551 1552
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1553 1554
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1555
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1556 1557 1558 1559 1560
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1561
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1562 1563 1564 1565 1566 1567
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1568
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1569 1570 1571
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1572
		break;
1573
	case NL80211_IFTYPE_ADHOC:
1574
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1575 1576 1577
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1578
		break;
1579 1580
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1581
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1582
		break;
S
Sujith 已提交
1583 1584 1585
	}
}

1586
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1605
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1639
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1640 1641 1642 1643
{
	u32 rst_flags;
	u32 tmpReg;

1644 1645 1646 1647 1648 1649 1650 1651
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1674
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1675 1676
	udelay(50);

1677
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1678
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1679 1680
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1695
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1696 1697 1698 1699
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1700 1701 1702
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1703
	REG_WRITE(ah, AR_RTC_RESET, 0);
1704
	udelay(2);
1705 1706 1707 1708

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1709
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1710 1711 1712 1713

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1714 1715
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1716 1717
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1718
		return false;
1719 1720
	}

S
Sujith 已提交
1721 1722 1723 1724 1725
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1726
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1740 1741
}

1742
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1743
			      enum ath9k_ht_macmode macmode)
1744
{
S
Sujith 已提交
1745
	u32 phymode;
1746
	u32 enableDacFifo = 0;
1747

1748 1749 1750 1751
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1752
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1753
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1754 1755 1756

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1757

S
Sujith 已提交
1758 1759 1760
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1761

1762
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1763
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1764
	}
S
Sujith 已提交
1765 1766 1767
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1768

S
Sujith 已提交
1769 1770
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1771 1772
}

1773
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1774
				struct ath9k_channel *chan)
1775
{
1776
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1777 1778 1779
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1780
		return false;
1781

1782
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1783
		return false;
1784

1785
	ah->chip_fullsleep = false;
S
Sujith 已提交
1786 1787
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1788

S
Sujith 已提交
1789
	return true;
1790 1791
}

1792
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1793 1794
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1795
{
1796
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1797
	struct ath_common *common = ath9k_hw_common(ah);
1798
	struct ieee80211_channel *channel = chan->chan;
1799 1800 1801 1802
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1803 1804 1805
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1806 1807 1808 1809 1810 1811
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1812
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1813 1814
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1815 1816 1817 1818 1819 1820
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1821
		ath9k_hw_ar9280_set_channel(ah, chan);
1822 1823
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
1824 1825
			ath_print(common, ATH_DBG_FATAL,
				  "Failed to set channel\n");
1826 1827 1828 1829
			return false;
		}
	}

1830
	ah->eep_ops->set_txpower(ah, chan,
1831
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1832 1833 1834
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1835
			     (u32) regulatory->power_limit));
1836 1837

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1838
	if (IS_CHAN_B(chan))
1839 1840 1841 1842 1843 1844 1845 1846
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1861
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1895
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1896
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1897
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2008
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
2009

L
Luis R. Rodriguez 已提交
2010
			if (tmp_v < 75)
S
Sujith 已提交
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2076

S
Sujith 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2087

S
Sujith 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2098

S
Sujith 已提交
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2109 2110
}

2111
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2112
{
S
Sujith 已提交
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2128

S
Sujith 已提交
2129 2130 2131 2132 2133 2134
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2135

S
Sujith 已提交
2136 2137
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2138

S
Sujith 已提交
2139
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2140
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2141 2142 2143 2144 2145 2146 2147 2148
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2149

S
Sujith 已提交
2150 2151
	if (AR_NO_SPUR == bb_spur)
		return;
2152

S
Sujith 已提交
2153
	bin = bb_spur * 32;
2154

S
Sujith 已提交
2155 2156 2157 2158 2159
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2160

S
Sujith 已提交
2161
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2162

S
Sujith 已提交
2163 2164 2165 2166 2167 2168
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2169

S
Sujith 已提交
2170 2171
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2172

S
Sujith 已提交
2173 2174
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2175

S
Sujith 已提交
2176 2177 2178 2179
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2180

S
Sujith 已提交
2181 2182 2183
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2184

S
Sujith 已提交
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2199 2200
	}

S
Sujith 已提交
2201 2202 2203
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2204

S
Sujith 已提交
2205 2206
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2207

S
Sujith 已提交
2208
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2209
			volatile int tmp_v = abs(cur_vit_mask - bin);
2210

L
Luis R. Rodriguez 已提交
2211
			if (tmp_v < 75)
S
Sujith 已提交
2212 2213 2214 2215 2216 2217 2218 2219 2220
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2221 2222
	}

S
Sujith 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2233

S
Sujith 已提交
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2244

S
Sujith 已提交
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2255

S
Sujith 已提交
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2266

S
Sujith 已提交
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2277

S
Sujith 已提交
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2288

S
Sujith 已提交
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2299

S
Sujith 已提交
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2310 2311
}

J
Johannes Berg 已提交
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2324
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2325
		    bool bChannelChange)
2326
{
2327
	struct ath_common *common = ath9k_hw_common(ah);
2328
	u32 saveLedState;
2329
	struct ath_softc *sc = ah->ah_sc;
2330
	struct ath9k_channel *curchan = ah->curchan;
2331 2332
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
2333
	u64 tsf = 0;
2334
	int i, rx_chainmask, r;
2335

2336 2337 2338
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2339

2340
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2341
		return -EIO;
2342

2343
	if (curchan && !ah->chip_fullsleep)
2344 2345 2346
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2347 2348 2349
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2350
	    ((chan->channelFlags & CHANNEL_ALL) ==
2351
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2352 2353
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
2354

2355
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2356
			ath9k_hw_loadnf(ah, ah->curchan);
2357
			ath9k_hw_start_nfcal(ah);
2358
			return 0;
2359 2360 2361 2362 2363 2364 2365 2366 2367
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
2368 2369 2370 2371
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

2372 2373 2374 2375 2376 2377
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2378 2379 2380 2381 2382 2383 2384
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2385
	if (!ath9k_hw_chip_reset(ah, chan)) {
2386
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2387
		return -EINVAL;
2388 2389
	}

2390 2391 2392 2393 2394 2395 2396 2397
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2398 2399 2400 2401
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2402 2403
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2404

2405
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2406 2407 2408 2409 2410 2411 2412 2413 2414
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
2415 2416 2417
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2418

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2436 2437 2438 2439 2440 2441 2442 2443
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2444
	ah->eep_ops->set_board_values(ah, chan);
2445 2446 2447

	ath9k_hw_decrease_chain_power(ah, chan);

2448 2449
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2450 2451
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2452
		  | (ah->config.
2453
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2454 2455
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2456

2457
	ath_hw_setbssidmask(common);
2458 2459 2460

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2461
	ath9k_hw_write_associd(ah);
2462 2463 2464 2465 2466

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2467 2468 2469
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2470 2471
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2472 2473 2474 2475

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2476 2477
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2478 2479
		ath9k_hw_resettxqueue(ah, i);

2480
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2481 2482
	ath9k_hw_init_qos(ah);

2483
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2484
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2485

2486 2487
	ath9k_hw_init_user_settings(ah);

2488
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2504
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2505 2506 2507 2508
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2509 2510 2511 2512 2513 2514 2515
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2516
	if (ah->config.intr_mitigation) {
2517 2518 2519 2520 2521 2522
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2523
	if (!ath9k_hw_init_cal(ah, chan))
2524
		return -EIO;
2525

2526
	rx_chainmask = ah->rxchainmask;
2527 2528 2529 2530 2531 2532 2533
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2534 2535 2536
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2537 2538 2539 2540
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2541
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2542
				"CFG Byte Swap Set 0x%x\n", mask);
2543 2544 2545 2546
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2547
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2548
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2549 2550
		}
	} else {
2551 2552 2553
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2554
#ifdef __BIG_ENDIAN
2555 2556
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2557 2558 2559
#endif
	}

2560
	if (ah->btcoex_hw.enabled)
2561 2562
		ath9k_hw_btcoex_enable(ah);

2563
	return 0;
2564 2565
}

S
Sujith 已提交
2566 2567 2568
/************************/
/* Key Cache Management */
/************************/
2569

2570
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2571
{
S
Sujith 已提交
2572
	u32 keyType;
2573

2574
	if (entry >= ah->caps.keycache_size) {
2575 2576
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2577 2578 2579
		return false;
	}

S
Sujith 已提交
2580
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2581

S
Sujith 已提交
2582 2583 2584 2585 2586 2587 2588 2589
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2590

S
Sujith 已提交
2591 2592
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2593

S
Sujith 已提交
2594 2595 2596 2597
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2598 2599 2600 2601 2602 2603

	}

	return true;
}

2604
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2605
{
S
Sujith 已提交
2606
	u32 macHi, macLo;
2607

2608
	if (entry >= ah->caps.keycache_size) {
2609 2610
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2611
		return false;
2612 2613
	}

S
Sujith 已提交
2614 2615 2616 2617 2618 2619 2620 2621 2622
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2623
	} else {
S
Sujith 已提交
2624
		macLo = macHi = 0;
2625
	}
S
Sujith 已提交
2626 2627
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2628

S
Sujith 已提交
2629
	return true;
2630 2631
}

2632
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2633
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2634
				 const u8 *mac)
2635
{
2636
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2637
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2638 2639
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2640

S
Sujith 已提交
2641
	if (entry >= pCap->keycache_size) {
2642 2643
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2644
		return false;
2645 2646
	}

S
Sujith 已提交
2647 2648 2649 2650 2651 2652
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2653 2654 2655
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2656 2657 2658 2659 2660 2661 2662 2663
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2664 2665
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2666 2667 2668 2669
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2670
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2671 2672
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2673 2674
			return false;
		}
2675
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2676
			keyType = AR_KEYTABLE_TYPE_40;
2677
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2678 2679 2680 2681 2682 2683 2684 2685
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2686 2687
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2688
		return false;
2689 2690
	}

J
Jouni Malinen 已提交
2691 2692 2693 2694 2695
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2696
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2697
		key4 &= 0xff;
2698

2699 2700 2701 2702 2703 2704 2705
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2706 2707
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2708

2709 2710 2711 2712 2713 2714
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2715 2716
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2717 2718

		/* Write key[95:48] */
S
Sujith 已提交
2719 2720
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2721 2722

		/* Write key[127:96] and key type */
S
Sujith 已提交
2723 2724
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2725 2726

		/* Write MAC address for the entry */
S
Sujith 已提交
2727
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2728

2729
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2742
			u32 mic0, mic1, mic2, mic3, mic4;
2743

S
Sujith 已提交
2744 2745 2746 2747 2748
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2749 2750

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2751 2752
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2753 2754

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2755 2756
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2757 2758

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2759 2760 2761
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2762

S
Sujith 已提交
2763
		} else {
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2780
			u32 mic0, mic2;
2781

S
Sujith 已提交
2782 2783
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2784 2785

			/* Write MIC key[31:0] */
S
Sujith 已提交
2786 2787
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2788 2789

			/* Write MIC key[63:32] */
S
Sujith 已提交
2790 2791
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2792 2793

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2794 2795 2796 2797
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2798 2799

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2800 2801
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2802 2803 2804 2805 2806 2807

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2808 2809 2810
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2811
		/* Write key[47:0] */
S
Sujith 已提交
2812 2813
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2814 2815

		/* Write key[95:48] */
S
Sujith 已提交
2816 2817
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2818 2819

		/* Write key[127:96] and key type */
S
Sujith 已提交
2820 2821
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2822

2823
		/* Write MAC address for the entry */
S
Sujith 已提交
2824 2825
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2826 2827 2828 2829

	return true;
}

2830
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2831
{
2832
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2833 2834 2835 2836 2837
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2838 2839
}

S
Sujith 已提交
2840 2841 2842 2843
/******************************/
/* Power Management (Chipset) */
/******************************/

2844
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2845
{
S
Sujith 已提交
2846 2847 2848 2849 2850 2851
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2852

2853
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2854 2855
			    AR_RTC_RESET_EN);
	}
2856 2857
}

2858
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2859
{
S
Sujith 已提交
2860 2861
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2862
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2863

S
Sujith 已提交
2864 2865 2866 2867 2868 2869
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2870 2871 2872 2873
		}
	}
}

2874
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2875
{
S
Sujith 已提交
2876 2877
	u32 val;
	int i;
2878

S
Sujith 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2890

S
Sujith 已提交
2891 2892 2893
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2894

S
Sujith 已提交
2895 2896 2897 2898 2899 2900 2901
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2902
		}
S
Sujith 已提交
2903
		if (i == 0) {
2904 2905 2906
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2907
			return false;
2908 2909 2910
		}
	}

S
Sujith 已提交
2911
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2912

S
Sujith 已提交
2913
	return true;
2914 2915
}

2916
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2917
{
2918
	struct ath_common *common = ath9k_hw_common(ah);
2919
	int status = true, setChip = true;
S
Sujith 已提交
2920 2921 2922 2923 2924 2925 2926
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2927 2928 2929
	if (ah->power_mode == mode)
		return status;

2930 2931
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2932 2933 2934 2935 2936 2937 2938

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2939
		ah->chip_fullsleep = true;
S
Sujith 已提交
2940 2941 2942 2943
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2944
	default:
2945 2946
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2947 2948
		return false;
	}
2949
	ah->power_mode = mode;
S
Sujith 已提交
2950 2951

	return status;
2952 2953
}

2954 2955 2956 2957 2958 2959 2960 2961 2962
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2963
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2964
{
S
Sujith 已提交
2965
	u8 i;
V
Vivek Natarajan 已提交
2966
	u32 val;
2967

2968
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2969
		return;
2970

2971
	/* Do not touch SerDes registers */
2972
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2973 2974
		return;

2975
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
3002

V
Vivek Natarajan 已提交
3003 3004 3005
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
3006

V
Vivek Natarajan 已提交
3007 3008
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
3009

V
Vivek Natarajan 已提交
3010 3011 3012
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
3013

V
Vivek Natarajan 已提交
3014 3015 3016 3017
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
3018

V
Vivek Natarajan 已提交
3019 3020 3021 3022 3023
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3024

V
Vivek Natarajan 已提交
3025 3026 3027
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3028

V
Vivek Natarajan 已提交
3029 3030 3031
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
3032

V
Vivek Natarajan 已提交
3033
		udelay(1000);
3034

V
Vivek Natarajan 已提交
3035 3036
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3037

V
Vivek Natarajan 已提交
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
3060

V
Vivek Natarajan 已提交
3061 3062
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
3063

V
Vivek Natarajan 已提交
3064
	if (power_off) {
3065
		/*
V
Vivek Natarajan 已提交
3066 3067 3068 3069
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
3070
		 */
V
Vivek Natarajan 已提交
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
3083
	}
3084 3085
}

S
Sujith 已提交
3086 3087 3088 3089
/**********************/
/* Interrupt Handling */
/**********************/

3090
bool ath9k_hw_intrpend(struct ath_hw *ah)
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

3109
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3110 3111 3112
{
	u32 isr = 0;
	u32 mask2 = 0;
3113
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3114 3115
	u32 sync_cause = 0;
	bool fatal_int = false;
3116
	struct ath_common *common = ath9k_hw_common(ah);
3117 3118 3119 3120 3121 3122 3123 3124 3125

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3126 3127
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3154 3155
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3166
		if (ah->config.intr_mitigation) {
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3181 3182
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3183 3184

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3185 3186
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3187 3188 3189
		}

		if (isr & AR_ISR_RXORN) {
3190 3191
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
3192 3193 3194
		}

		if (!AR_SREV_9100(ah)) {
3195
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3196 3197 3198 3199 3200 3201 3202 3203
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3204

3205 3206
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3207

3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3225 3226 3227 3228 3229 3230 3231 3232
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3233 3234
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
3235 3236
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3237 3238
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
3239
			}
3240
			*masked |= ATH9K_INT_FATAL;
3241 3242
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3243 3244
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3245 3246 3247 3248 3249
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3250 3251
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3252 3253 3254 3255 3256
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3257

3258 3259 3260
	return true;
}

3261
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3262
{
3263
	u32 omask = ah->mask_reg;
3264
	u32 mask, mask2;
3265
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3266
	struct ath_common *common = ath9k_hw_common(ah);
3267

3268
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3269 3270

	if (omask & ATH9K_INT_GLOBAL) {
3271
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3287
		if (ah->txok_interrupt_mask)
3288
			mask |= AR_IMR_TXOK;
3289
		if (ah->txdesc_interrupt_mask)
3290
			mask |= AR_IMR_TXDESC;
3291
		if (ah->txerr_interrupt_mask)
3292
			mask |= AR_IMR_TXERR;
3293
		if (ah->txeol_interrupt_mask)
3294 3295 3296 3297
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3298
		if (ah->config.intr_mitigation)
3299 3300 3301
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3302
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3315 3316 3317
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

3328
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3329 3330 3331 3332 3333 3334 3335 3336 3337
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3338
	ah->mask_reg = ints;
3339

3340
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3341 3342 3343 3344 3345 3346 3347
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
3348
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
3361 3362
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3363 3364 3365 3366 3367
	}

	return omask;
}

S
Sujith 已提交
3368 3369 3370 3371
/*******************/
/* Beacon Handling */
/*******************/

3372
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3373 3374 3375
{
	int flags = 0;

3376
	ah->beacon_interval = beacon_period;
3377

3378
	switch (ah->opmode) {
3379 3380
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3381 3382 3383 3384 3385
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3386
	case NL80211_IFTYPE_ADHOC:
3387
	case NL80211_IFTYPE_MESH_POINT:
3388 3389 3390 3391
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3392 3393
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3394
		flags |= AR_NDP_TIMER_EN;
3395
	case NL80211_IFTYPE_AP:
3396 3397 3398
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3399
				     ah->config.
3400
				     dma_beacon_response_time));
3401 3402
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3403
				     ah->config.
3404
				     sw_beacon_response_time));
3405 3406 3407
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3408
	default:
3409 3410 3411
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3412 3413
		return;
		break;
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3430
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3431
				    const struct ath9k_beacon_state *bs)
3432 3433
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3434
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3435
	struct ath_common *common = ath9k_hw_common(ah);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3461 3462 3463 3464
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3465

S
Sujith 已提交
3466 3467 3468
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3469

S
Sujith 已提交
3470 3471 3472
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3473

S
Sujith 已提交
3474 3475 3476 3477
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3478

S
Sujith 已提交
3479 3480
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3481

S
Sujith 已提交
3482 3483
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3484

S
Sujith 已提交
3485 3486 3487
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3488

3489 3490
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3491 3492
}

S
Sujith 已提交
3493 3494 3495 3496
/*******************/
/* HW Capabilities */
/*******************/

3497
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3498
{
3499
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3500
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3501
	struct ath_common *common = ath9k_hw_common(ah);
3502
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3503

S
Sujith 已提交
3504
	u16 capField = 0, eeval;
3505

S
Sujith 已提交
3506
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3507
	regulatory->current_rd = eeval;
3508

S
Sujith 已提交
3509
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3510 3511
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3512
	regulatory->current_rd_ext = eeval;
3513

S
Sujith 已提交
3514
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3515

3516
	if (ah->opmode != NL80211_IFTYPE_AP &&
3517
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3518 3519 3520 3521 3522
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3523 3524
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3525
	}
3526

S
Sujith 已提交
3527
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3528
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3529

S
Sujith 已提交
3530 3531
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3532
		if (ah->config.ht_enable) {
S
Sujith 已提交
3533 3534 3535 3536 3537 3538 3539 3540 3541
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3542 3543 3544
		}
	}

S
Sujith 已提交
3545 3546
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3547
		if (ah->config.ht_enable) {
S
Sujith 已提交
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3558
	}
S
Sujith 已提交
3559

S
Sujith 已提交
3560
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3561 3562 3563 3564
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3565
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3566 3567 3568
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3569 3570
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3571
		/* Use rx_chainmask from EEPROM. */
3572
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3573

3574
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3575
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3576

S
Sujith 已提交
3577 3578
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3579

S
Sujith 已提交
3580 3581
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3582

S
Sujith 已提交
3583 3584 3585
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3586

S
Sujith 已提交
3587 3588 3589
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3590

3591
	if (ah->config.ht_enable)
S
Sujith 已提交
3592 3593 3594
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3595

S
Sujith 已提交
3596 3597 3598 3599
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3600

S
Sujith 已提交
3601 3602 3603 3604 3605
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3606

S
Sujith 已提交
3607 3608 3609 3610 3611
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3612

S
Sujith 已提交
3613 3614
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3615

3616 3617 3618
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3619 3620 3621
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3622

S
Sujith 已提交
3623 3624 3625 3626 3627
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3628 3629
	}

S
Sujith 已提交
3630 3631
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3632
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3633 3634 3635 3636 3637 3638
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3639 3640

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3641
	}
S
Sujith 已提交
3642
#endif
3643

3644
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3645

3646
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3647 3648 3649
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3650

3651
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3652 3653 3654 3655 3656
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3657
	} else {
S
Sujith 已提交
3658 3659 3660
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3661 3662
	}

S
Sujith 已提交
3663 3664 3665
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3666
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3667
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3668
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3669

3670
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3671
	    ath9k_hw_btcoex_supported(ah)) {
3672 3673
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3674

3675
		if (AR_SREV_9285(ah)) {
3676 3677
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3678
		} else {
3679
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3680
		}
3681
	} else {
3682
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3683
	}
3684 3685
}

3686
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3687
			    u32 capability, u32 *result)
3688
{
3689
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3708
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3709 3710 3711 3712
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3713
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3727
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3738
			*result = regulatory->power_limit;
S
Sujith 已提交
3739 3740
			return 0;
		case 2:
3741
			*result = regulatory->max_power_level;
S
Sujith 已提交
3742 3743
			return 0;
		case 3:
3744
			*result = regulatory->tp_scale;
S
Sujith 已提交
3745 3746 3747
			return 0;
		}
		return false;
3748 3749 3750 3751
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3752 3753
	default:
		return false;
3754 3755 3756
	}
}

3757
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3758
			    u32 capability, u32 setting, int *status)
3759
{
S
Sujith 已提交
3760
	u32 v;
3761

S
Sujith 已提交
3762 3763 3764
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3765
			ah->sta_id1_defaults |=
S
Sujith 已提交
3766 3767
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3768
			ah->sta_id1_defaults &=
S
Sujith 已提交
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3781
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3782
		else
3783
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3784 3785 3786
		return true;
	default:
		return false;
3787 3788 3789
	}
}

S
Sujith 已提交
3790 3791 3792
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3793

3794
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3795 3796 3797 3798
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3799

S
Sujith 已提交
3800 3801 3802 3803 3804 3805
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3806

S
Sujith 已提交
3807
	gpio_shift = (gpio % 6) * 5;
3808

S
Sujith 已提交
3809 3810 3811 3812
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3813
	} else {
S
Sujith 已提交
3814 3815 3816 3817 3818
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3819 3820 3821
	}
}

3822
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3823
{
S
Sujith 已提交
3824
	u32 gpio_shift;
3825

3826
	ASSERT(gpio < ah->caps.num_gpio_pins);
3827

S
Sujith 已提交
3828
	gpio_shift = gpio << 1;
3829

S
Sujith 已提交
3830 3831 3832 3833
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3834 3835
}

3836
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3837
{
3838 3839 3840
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3841
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3842
		return 0xffffffff;
3843

3844 3845 3846
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3847 3848 3849 3850 3851
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3852 3853
}

3854
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3855
			 u32 ah_signal_type)
3856
{
S
Sujith 已提交
3857
	u32 gpio_shift;
3858

S
Sujith 已提交
3859
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3860

S
Sujith 已提交
3861
	gpio_shift = 2 * gpio;
3862

S
Sujith 已提交
3863 3864 3865 3866
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3867 3868
}

3869
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3870
{
S
Sujith 已提交
3871 3872
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3873 3874
}

3875
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3876
{
S
Sujith 已提交
3877
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3878 3879
}

3880
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3881
{
S
Sujith 已提交
3882
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3883 3884
}

3885
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3886 3887 3888 3889 3890
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3891
{
S
Sujith 已提交
3892
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3893

S
Sujith 已提交
3894 3895
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3896

S
Sujith 已提交
3897 3898 3899
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3900

S
Sujith 已提交
3901 3902 3903 3904 3905 3906 3907
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3908
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3924
		ah->config.diversity_control = settings;
3925 3926
	}

S
Sujith 已提交
3927
	return true;
3928 3929
}

S
Sujith 已提交
3930 3931 3932 3933
/*********************/
/* General Operation */
/*********************/

3934
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3935
{
S
Sujith 已提交
3936 3937
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3938

S
Sujith 已提交
3939 3940 3941 3942
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3943

S
Sujith 已提交
3944
	return bits;
3945 3946
}

3947
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3948
{
S
Sujith 已提交
3949
	u32 phybits;
3950

S
Sujith 已提交
3951 3952
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3953 3954 3955 3956 3957 3958
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3959

S
Sujith 已提交
3960 3961 3962 3963 3964 3965 3966
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3967

3968
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3969 3970 3971
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3972

3973
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3974
{
3975
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3976
		return false;
3977

S
Sujith 已提交
3978
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3979 3980
}

3981
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3982
{
3983
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3984
	struct ath9k_channel *chan = ah->curchan;
3985
	struct ieee80211_channel *channel = chan->chan;
3986

3987
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3988

3989
	ah->eep_ops->set_txpower(ah, chan,
3990
				 ath9k_regd_get_ctl(regulatory, chan),
3991 3992 3993
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3994
				 (u32) regulatory->power_limit));
3995 3996
}

3997
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3998
{
3999
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
4000 4001
}

4002
void ath9k_hw_setopmode(struct ath_hw *ah)
4003
{
4004
	ath9k_hw_set_operating_mode(ah, ah->opmode);
4005 4006
}

4007
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
4008
{
S
Sujith 已提交
4009 4010
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4011 4012
}

4013
void ath9k_hw_write_associd(struct ath_hw *ah)
4014
{
4015 4016 4017 4018 4019
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4020 4021
}

4022
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4023
{
S
Sujith 已提交
4024
	u64 tsf;
4025

S
Sujith 已提交
4026 4027
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4028

S
Sujith 已提交
4029 4030
	return tsf;
}
4031

4032
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4033 4034
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4035
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4036 4037
}

4038
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4039
{
4040 4041
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
4042 4043
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
4044

S
Sujith 已提交
4045 4046
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
4047

S
Sujith 已提交
4048
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4049 4050
{
	if (setting)
4051
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4052
	else
4053
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4054
}
4055

4056
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4057 4058
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
4059 4060
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
4061
		ah->slottime = (u32) -1;
S
Sujith 已提交
4062 4063 4064
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4065
		ah->slottime = us;
S
Sujith 已提交
4066
		return true;
4067
	}
S
Sujith 已提交
4068 4069
}

4070
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
4071 4072 4073 4074
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
4075
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4076 4077 4078
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4079

S
Sujith 已提交
4080
	REG_WRITE(ah, AR_2040_MODE, macmode);
4081
}
4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4128
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
4145 4146 4147
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}

4161 4162 4163 4164
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

4175 4176 4177
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}

4202
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
4239
	struct ath_common *common = ath9k_hw_common(ah);
4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4254 4255
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
4256 4257 4258 4259 4260 4261 4262
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4263 4264
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
4265 4266 4267
		timer->trigger(timer->arg);
	}
}