be_cmds.c 41.6 KB
Newer Older
S
Sathya Perla 已提交
1
/*
A
Ajit Khaparde 已提交
2
 * Copyright (C) 2005 - 2010 ServerEngines
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
static void be_mcc_notify(struct be_adapter *adapter)
22
{
23
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
24 25 26 27
	u32 val = 0;

	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
28 29

	wmb();
30
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
31 32 33 34 35
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
36
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
37 38 39 40 41 42 43 44 45 46 47
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
48
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
49 50 51 52
{
	compl->flags = 0;
}

53
static int be_mcc_compl_process(struct be_adapter *adapter,
54
	struct be_mcc_compl *compl)
55 56 57 58 59 60 61 62 63
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
64 65 66 67 68 69 70

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

71 72 73 74 75 76 77
	if (compl_status == MCC_STATUS_SUCCESS) {
		if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
			struct be_cmd_resp_get_stats *resp =
						adapter->stats.cmd.va;
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
78
			adapter->stats_ioctl_sent = false;
79
		}
80 81
	} else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
		   (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
82 83
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
84
		dev_warn(&adapter->pdev->dev,
85 86
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
87
	}
88
	return compl_status;
89 90
}

91
/* Link state evt is a string of bytes; no need for endian swapping */
92
static void be_async_link_state_process(struct be_adapter *adapter,
93 94
		struct be_async_event_link_state *evt)
{
95 96
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
97 98 99 100
}

static inline bool is_link_state_evt(u32 trailer)
{
101
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
102
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
103
				ASYNC_EVENT_CODE_LINK_STATE;
104
}
105

106
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
107
{
108
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
109
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
110 111 112 113 114 115 116 117

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
133
int be_process_mcc(struct be_adapter *adapter, int *status)
134
{
135
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
136
	int num = 0;
137
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
138

139 140
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
141 142
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
143 144
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
145
				(struct be_async_event_link_state *) compl);
146
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
147
				*status = be_mcc_compl_process(adapter, compl);
148
				atomic_dec(&mcc_obj->q.used);
149 150 151 152
		}
		be_mcc_compl_use(compl);
		num++;
	}
153

154
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
155
	return num;
156 157
}

158
/* Wait till no more pending mcc requests are present */
159
static int be_mcc_wait_compl(struct be_adapter *adapter)
160
{
161
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
162 163 164
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

165
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
166 167 168 169
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
170

S
Sathya Perla 已提交
171
		if (atomic_read(&mcc_obj->q.used) == 0)
172 173 174
			break;
		udelay(100);
	}
175
	if (i == mcc_timeout) {
176
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
177 178
		return -1;
	}
S
Sathya Perla 已提交
179
	return status;
180 181 182
}

/* Notify MCC requests and wait for completion */
183
static int be_mcc_notify_wait(struct be_adapter *adapter)
184
{
185
	be_mcc_notify(adapter);
186
	return be_mcc_wait_compl(adapter);
187 188
}

189
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
190
{
191
	int msecs = 0;
S
Sathya Perla 已提交
192 193 194
	u32 ready;

	do {
195 196 197 198 199 200 201 202
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
203 204 205
		if (ready)
			break;

206
		if (msecs > 4000) {
207
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
208
			be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
209 210 211
			return -1;
		}

212 213 214
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
215 216 217 218 219 220 221
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
222
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
223
 */
224
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
225 226 227
{
	int status;
	u32 val = 0;
228 229
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
230
	struct be_mcc_mailbox *mbox = mbox_mem->va;
231
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
232

233 234 235 236 237
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
238 239 240 241 242 243
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
244
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
245 246 247 248 249 250 251 252
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

253
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
254 255 256
	if (status != 0)
		return status;

257
	/* A cq entry has been made now */
258 259 260
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
261 262 263
		if (status)
			return status;
	} else {
264
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
265 266
		return -1;
	}
267
	return 0;
S
Sathya Perla 已提交
268 269
}

270
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
271
{
272
	u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
273 274 275 276 277 278 279 280

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

281
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
282
{
283 284
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
285

286 287 288 289 290 291 292 293 294 295 296 297 298
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
299
	} while (timeout < 40);
S
Sathya Perla 已提交
300

301 302
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
303 304 305 306 307 308 309 310 311 312 313 314 315 316
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
317
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
318 319 320 321 322 323 324
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
325
	wrb->tag0 = opcode;
326
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
327 328 329 330 331 332 333 334 335
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
336
	req_hdr->version = 0;
S
Sathya Perla 已提交
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

377
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
378
{
379 380 381 382 383
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
384 385
}

386
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
387
{
388 389 390
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

391 392 393 394 395
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

396 397 398 399
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
400 401 402
	return wrb;
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

437 438 439
	if (adapter->eeh_err)
		return -EIO;

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}
457
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
458 459
		struct be_queue_info *eq, int eq_delay)
{
460 461
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
462 463 464
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

465
	spin_lock(&adapter->mbox_lock);
466 467 468

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
469

470
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

488
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
489
	if (!status) {
490
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
491 492 493
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
494

495
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
496 497 498
	return status;
}

499
/* Uses mbox */
500
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
501 502
			u8 type, bool permanent, u32 if_handle)
{
503 504
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
505 506
	int status;

507
	spin_lock(&adapter->mbox_lock);
508 509 510

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
511

512 513
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
514 515 516 517 518 519 520 521

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
522
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
523 524 525
		req->permanent = 0;
	}

526 527 528
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
529
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
530
	}
S
Sathya Perla 已提交
531

532
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
533 534 535
	return status;
}

536
/* Uses synchronous MCCQ */
537
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
538 539
		u32 if_id, u32 *pmac_id)
{
540 541
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
542 543
	int status;

544 545 546
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
547 548 549 550
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
551
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
552

553 554
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
555 556 557 558 559 560 561

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

562
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
563 564 565 566 567
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

568
err:
569
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
570 571 572
	return status;
}

573
/* Uses synchronous MCCQ */
574
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
S
Sathya Perla 已提交
575
{
576 577
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
578 579
	int status;

580 581 582
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
583 584 585 586
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
587
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
588

589 590
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
591 592 593 594 595 596 597

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

598 599
	status = be_mcc_notify_wait(adapter);

600
err:
601
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
602 603 604
	return status;
}

605
/* Uses Mbox */
606
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
607 608 609
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
610 611
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
612
	struct be_dma_mem *q_mem = &cq->dma_mem;
613
	void *ctxt;
S
Sathya Perla 已提交
614 615
	int status;

616
	spin_lock(&adapter->mbox_lock);
617 618 619 620

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
621

622 623
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
624 625 626 627 628 629 630 631 632 633 634 635 636 637

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
	AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
	AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
			__ilog2_u32(cq->len/256));
	AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
	AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
638
	AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
S
Sathya Perla 已提交
639 640 641 642
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

643
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
644
	if (!status) {
645
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
646 647 648
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
649

650
	spin_unlock(&adapter->mbox_lock);
651 652 653 654 655 656 657 658 659 660 661 662

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

663
int be_cmd_mccq_create(struct be_adapter *adapter,
664 665 666
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
667 668
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
669
	struct be_dma_mem *q_mem = &mccq->dma_mem;
670
	void *ctxt;
671 672
	int status;

673
	spin_lock(&adapter->mbox_lock);
674 675 676 677

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
678

679 680
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MCC_CREATE);
681 682 683 684

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_MCC_CREATE, sizeof(*req));

685
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
686 687 688 689 690 691 692 693 694 695

	AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
		be_encoded_q_len(mccq->len));
	AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

696
	status = be_mbox_notify_wait(adapter);
697 698 699 700 701
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
702
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
703 704 705 706

	return status;
}

707
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
708 709 710
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
711 712
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
713
	struct be_dma_mem *q_mem = &txq->dma_mem;
714
	void *ctxt;
S
Sathya Perla 已提交
715 716
	int status;

717
	spin_lock(&adapter->mbox_lock);
718 719 720 721

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
722

723 724
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
725 726 727 728 729 730 731 732

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

733 734
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
735 736 737 738 739 740 741
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

742
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
743 744 745 746 747
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
748

749
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
750 751 752 753

	return status;
}

754
/* Uses mbox */
755
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
756 757 758
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		u16 max_frame_size, u32 if_id, u32 rss)
{
759 760
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
761 762 763
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

764
	spin_lock(&adapter->mbox_lock);
765 766 767

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
768

769 770
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
771 772 773 774 775 776 777 778 779 780 781 782

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

783
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
784 785 786 787 788
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
	}
789

790
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
791 792 793 794

	return status;
}

795 796 797
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
798
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
799 800
		int queue_type)
{
801 802
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
803 804 805
	u8 subsys = 0, opcode = 0;
	int status;

806 807 808
	if (adapter->eeh_err)
		return -EIO;

809
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
810

811 812 813
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
831 832 833 834
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
835
	default:
836
		BUG();
S
Sathya Perla 已提交
837
	}
838 839 840

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
841 842 843
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

844
	status = be_mbox_notify_wait(adapter);
845

846
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
847 848 849 850

	return status;
}

851 852 853
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
854
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
855 856
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
857
{
858 859
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
860 861
	int status;

862
	spin_lock(&adapter->mbox_lock);
863 864 865

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
866

867 868
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
869 870 871 872

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

873
	req->hdr.domain = domain;
874 875
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
876
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
877 878 879
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

880
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
881 882 883 884 885 886 887
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

888
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
889 890 891
	return status;
}

892
/* Uses mbox */
893
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
S
Sathya Perla 已提交
894
{
895 896
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
897 898
	int status;

899 900 901
	if (adapter->eeh_err)
		return -EIO;

902
	spin_lock(&adapter->mbox_lock);
903 904 905

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
906

907 908
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
909 910 911 912 913

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

	req->interface_id = cpu_to_le32(interface_id);
914 915

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
916

917
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
918 919 920 921 922 923

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
924
 * Uses asynchronous MCC
S
Sathya Perla 已提交
925
 */
926
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
927
{
928 929 930
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
931
	int status = 0;
S
Sathya Perla 已提交
932

933
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
934

935
	wrb = wrb_from_mccq(adapter);
936 937 938 939
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
940 941
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
942

943 944
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
945 946 947 948 949 950 951

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

952
	be_mcc_notify(adapter);
953
	adapter->stats_ioctl_sent = true;
S
Sathya Perla 已提交
954

955
err:
956
	spin_unlock_bh(&adapter->mcc_lock);
957
	return status;
S
Sathya Perla 已提交
958 959
}

960
/* Uses synchronous mcc */
961
int be_cmd_link_status_query(struct be_adapter *adapter,
962
			bool *link_up, u8 *mac_speed, u16 *link_speed)
S
Sathya Perla 已提交
963
{
964 965
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
966 967
	int status;

968 969 970
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
971 972 973 974
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
975
	req = embedded_payload(wrb);
976 977

	*link_up = false;
S
Sathya Perla 已提交
978

979 980
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
981 982 983 984

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

985
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
986 987
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
988
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
989
			*link_up = true;
990 991 992
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
993 994
	}

995
err:
996
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
997 998 999
	return status;
}

1000
/* Uses Mbox */
1001
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1002
{
1003 1004
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1005 1006
	int status;

1007
	spin_lock(&adapter->mbox_lock);
1008 1009 1010

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1011

1012 1013
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1014 1015 1016 1017

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1018
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1019 1020 1021 1022 1023
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1024
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1025 1026 1027
	return status;
}

1028 1029 1030
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1031
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1032
{
1033 1034
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1035
	int status = 0;
S
Sathya Perla 已提交
1036

1037 1038 1039
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1040 1041 1042 1043
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1044
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1045

1046 1047
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1057
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1058

1059
err:
1060
	spin_unlock_bh(&adapter->mcc_lock);
1061
	return status;
S
Sathya Perla 已提交
1062 1063
}

1064
/* Uses sycnhronous mcc */
1065
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1066 1067
			u32 num, bool untagged, bool promiscuous)
{
1068 1069
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1070 1071
	int status;

1072 1073 1074
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1075 1076 1077 1078
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1079
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1080

1081 1082
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1096
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1097

1098
err:
1099
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1100 1101 1102
	return status;
}

1103 1104 1105
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1106
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1107
{
1108 1109
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1110
	int status;
S
Sathya Perla 已提交
1111

1112
	spin_lock_bh(&adapter->mcc_lock);
1113

1114
	wrb = wrb_from_mccq(adapter);
1115 1116 1117 1118
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1119
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1120

1121
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
S
Sathya Perla 已提交
1122 1123 1124 1125

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

1126 1127 1128 1129
	/* In FW versions X.102.149/X.101.487 and later,
	 * the port setting associated only with the
	 * issuing pci function will take effect
	 */
S
Sathya Perla 已提交
1130 1131 1132 1133 1134
	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1135
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1136

1137
err:
1138
	spin_unlock_bh(&adapter->mcc_lock);
1139
	return status;
S
Sathya Perla 已提交
1140 1141
}

1142
/*
1143
 * Uses MCC for this command as it may be called in BH context
1144 1145
 * (mc == NULL) => multicast promiscous
 */
1146
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1147
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1148
{
1149
	struct be_mcc_wrb *wrb;
1150 1151 1152
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1153

1154
	spin_lock_bh(&adapter->mcc_lock);
1155

1156
	wrb = wrb_from_mccq(adapter);
1157 1158 1159 1160
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1161 1162
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1163

1164 1165
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1166 1167 1168
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1169 1170 1171 1172 1173

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1174
	if (netdev) {
1175
		int i;
1176
		struct netdev_hw_addr *ha;
1177

1178
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1179

1180
		i = 0;
1181 1182
		netdev_for_each_mc_addr(ha, netdev)
			memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
1183 1184
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1185 1186
	}

1187
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1188

1189
err:
1190
	spin_unlock_bh(&adapter->mcc_lock);
1191
	return status;
S
Sathya Perla 已提交
1192 1193
}

1194
/* Uses synchrounous mcc */
1195
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1196
{
1197 1198
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1199 1200
	int status;

1201
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1202

1203
	wrb = wrb_from_mccq(adapter);
1204 1205 1206 1207
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1208
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1209

1210 1211
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1212 1213 1214 1215 1216 1217 1218

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1219
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1220

1221
err:
1222
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1223 1224 1225
	return status;
}

1226
/* Uses sycn mcc */
1227
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1228
{
1229 1230
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1231 1232
	int status;

1233
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1234

1235
	wrb = wrb_from_mccq(adapter);
1236 1237 1238 1239
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1240
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1241

1242 1243
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1244 1245 1246 1247

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1248
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1249 1250 1251 1252 1253 1254 1255
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1256
err:
1257
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1258 1259 1260
	return status;
}

1261
/* Uses mbox */
A
Ajit Khaparde 已提交
1262
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *mode)
S
Sathya Perla 已提交
1263
{
1264 1265
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1266 1267
	int status;

1268
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1269

1270 1271
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1272

1273 1274
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1275 1276 1277 1278

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1279
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1280 1281 1282
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1283
		*mode = le32_to_cpu(resp->function_mode);
S
Sathya Perla 已提交
1284 1285
	}

1286
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1287 1288
	return status;
}
1289

1290
/* Uses mbox */
1291 1292
int be_cmd_reset_function(struct be_adapter *adapter)
{
1293 1294
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1295 1296 1297 1298
	int status;

	spin_lock(&adapter->mbox_lock);

1299 1300
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1301

1302 1303
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1304 1305 1306 1307

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1308
	status = be_mbox_notify_wait(adapter);
1309 1310 1311 1312

	spin_unlock(&adapter->mbox_lock);
	return status;
}
1313

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1325 1326 1327 1328
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1329 1330
	req = embedded_payload(wrb);

1331 1332
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1344
err:
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1359 1360 1361 1362
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1363 1364
	req = embedded_payload(wrb);

1365 1366
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1380
err:
1381 1382 1383 1384
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
/* Uses sync mcc */
int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
				u8 *connector)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1396 1397 1398 1399
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1400 1401
	req = embedded_payload(wrb);

1402 1403
	be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
			OPCODE_COMMON_READ_TRANSRECV_DATA);
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));

	req->port = cpu_to_le32(port);
	req->page_num = cpu_to_le32(TR_PAGE_A0);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
			*connector = resp->data.connector;
	}

1416
err:
1417 1418 1419 1420
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1421 1422 1423
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1424
	struct be_mcc_wrb *wrb;
1425
	struct be_cmd_write_flashrom *req;
1426
	struct be_sge *sge;
1427 1428
	int status;

1429
	spin_lock_bh(&adapter->mcc_lock);
1430
	adapter->flash_status = 0;
1431 1432

	wrb = wrb_from_mccq(adapter);
1433 1434
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1435
		goto err_unlock;
1436 1437
	}
	req = cmd->va;
1438 1439
	sge = nonembedded_sgl(wrb);

1440 1441
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1442
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1454 1455 1456 1457 1458 1459 1460 1461
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1462

D
Dan Carpenter 已提交
1463 1464 1465 1466
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1467 1468
	return status;
}
1469

1470 1471
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1472 1473 1474 1475 1476 1477 1478 1479
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1480 1481 1482 1483
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1484 1485
	req = embedded_payload(wrb);

1486 1487
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1488 1489 1490 1491

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1492
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1493
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1494 1495
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1496 1497 1498 1499 1500

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1501
err:
1502 1503 1504
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1505

1506
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1541

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1599
	req->hdr.timeout = cpu_to_le32(4);
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1670

1671
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
	req->valid_bits = BE_QOS_BITS_NIC;
	req->max_bps_nic = bps;

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}