be_cmds.c 32.7 KB
Newer Older
S
Sathya Perla 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (C) 2005 - 2009 ServerEngines
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
static void be_mcc_notify(struct be_adapter *adapter)
22
{
23
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
24 25 26 27
	u32 val = 0;

	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
28
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
29 30 31 32 33
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
34
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
35 36 37 38 39 40 41 42 43 44 45
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
46
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
47 48 49 50
{
	compl->flags = 0;
}

51
static int be_mcc_compl_process(struct be_adapter *adapter,
52
	struct be_mcc_compl *compl)
53 54 55 56 57 58 59 60 61
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
62 63 64 65 66 67 68 69 70
	if (compl_status == MCC_STATUS_SUCCESS) {
		if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
			struct be_cmd_resp_get_stats *resp =
						adapter->stats.cmd.va;
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
		}
	} else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
71 72
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
73 74
		dev_warn(&adapter->pdev->dev,
			"Error in cmd completion: status(compl/extd)=%d/%d\n",
75 76
			compl_status, extd_status);
	}
77
	return compl_status;
78 79
}

80
/* Link state evt is a string of bytes; no need for endian swapping */
81
static void be_async_link_state_process(struct be_adapter *adapter,
82 83
		struct be_async_event_link_state *evt)
{
84 85
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
86 87 88 89 90 91 92 93
}

static inline bool is_link_state_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_LINK_STATE);
}
94

95
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
96
{
97
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
98
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
99 100 101 102 103 104 105 106

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

107
int be_process_mcc(struct be_adapter *adapter)
108
{
109
	struct be_mcc_compl *compl;
110
	int num = 0, status = 0;
111

112 113
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
114 115 116 117 118
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
			BUG_ON(!is_link_state_evt(compl->flags));

			/* Interpret compl as a async link evt */
119
			be_async_link_state_process(adapter,
120
				(struct be_async_event_link_state *) compl);
121 122 123
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
				status = be_mcc_compl_process(adapter, compl);
				atomic_dec(&adapter->mcc_obj.q.used);
124 125 126 127
		}
		be_mcc_compl_use(compl);
		num++;
	}
128

129
	if (num)
130
		be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
131

132
	spin_unlock_bh(&adapter->mcc_cq_lock);
133
	return status;
134 135
}

136
/* Wait till no more pending mcc requests are present */
137
static int be_mcc_wait_compl(struct be_adapter *adapter)
138
{
139 140
#define mcc_timeout		120000 /* 12s timeout */
	int i, status;
141
	for (i = 0; i < mcc_timeout; i++) {
142 143 144 145
		status = be_process_mcc(adapter);
		if (status)
			return status;

146
		if (atomic_read(&adapter->mcc_obj.q.used) == 0)
147 148 149
			break;
		udelay(100);
	}
150
	if (i == mcc_timeout) {
151
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
152 153 154
		return -1;
	}
	return 0;
155 156 157
}

/* Notify MCC requests and wait for completion */
158
static int be_mcc_notify_wait(struct be_adapter *adapter)
159
{
160
	be_mcc_notify(adapter);
161
	return be_mcc_wait_compl(adapter);
162 163
}

164
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
165 166 167 168 169 170 171 172 173
{
	int cnt = 0, wait = 5;
	u32 ready;

	do {
		ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
		if (ready)
			break;

174
		if (cnt > 4000000) {
175
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
S
Sathya Perla 已提交
176 177 178 179 180 181 182 183 184 185 186 187 188 189
			return -1;
		}

		if (cnt > 50)
			wait = 200;
		cnt += wait;
		udelay(wait);
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
190
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
191
 */
192
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
193 194 195
{
	int status;
	u32 val = 0;
196 197
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
198
	struct be_mcc_mailbox *mbox = mbox_mem->va;
199
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
200 201 202 203 204 205 206

	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
207
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
208 209 210 211 212 213 214 215
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

216
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
217 218 219
	if (status != 0)
		return status;

220
	/* A cq entry has been made now */
221 222 223
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
224 225 226
		if (status)
			return status;
	} else {
227
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
228 229
		return -1;
	}
230
	return 0;
S
Sathya Perla 已提交
231 232
}

233
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
234
{
235
	u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
236 237 238 239 240 241 242 243

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

244
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
245
{
246 247
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
248

249 250 251 252 253 254 255 256 257 258 259 260 261 262
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
	} while (timeout < 20);
S
Sathya Perla 已提交
263

264 265
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
				bool embedded, u8 sge_cnt)
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
	be_dws_cpu_to_le(wrb, 20);
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

338
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
339
{
340 341 342 343 344
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
345 346
}

347
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
348
{
349 350 351 352 353 354 355 356
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

	BUG_ON(atomic_read(&mccq->used) >= mccq->len);
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
357 358 359
	return wrb;
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}
411
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
412 413
		struct be_queue_info *eq, int eq_delay)
{
414 415
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
416 417 418
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

419
	spin_lock(&adapter->mbox_lock);
420 421 422

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
423 424 425 426 427 428 429 430 431

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, func, req->context,
432
			be_pci_func(adapter));
S
Sathya Perla 已提交
433 434 435 436 437 438 439 440 441 442 443
	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

444
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
445
	if (!status) {
446
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
447 448 449
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
450

451
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
452 453 454
	return status;
}

455
/* Uses mbox */
456
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
457 458
			u8 type, bool permanent, u32 if_handle)
{
459 460
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
461 462
	int status;

463
	spin_lock(&adapter->mbox_lock);
464 465 466

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
467 468 469 470 471 472 473 474 475 476

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
477
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
478 479 480
		req->permanent = 0;
	}

481 482 483
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
484
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
485
	}
S
Sathya Perla 已提交
486

487
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
488 489 490
	return status;
}

491
/* Uses synchronous MCCQ */
492
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
493 494
		u32 if_id, u32 *pmac_id)
{
495 496
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
497 498
	int status;

499 500 501 502
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
503 504 505 506 507 508 509 510 511

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

512
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
513 514 515 516 517
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

518
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
519 520 521
	return status;
}

522
/* Uses synchronous MCCQ */
523
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
S
Sathya Perla 已提交
524
{
525 526
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
527 528
	int status;

529 530 531 532
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
533 534 535 536 537 538 539 540 541

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

542 543 544
	status = be_mcc_notify_wait(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
545 546 547 548

	return status;
}

549
/* Uses Mbox */
550
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
551 552 553
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
554 555
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
556
	struct be_dma_mem *q_mem = &cq->dma_mem;
557
	void *ctxt;
S
Sathya Perla 已提交
558 559
	int status;

560
	spin_lock(&adapter->mbox_lock);
561 562 563 564

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
	AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
	AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
			__ilog2_u32(cq->len/256));
	AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
	AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
581
	AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
582
	AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
S
Sathya Perla 已提交
583 584 585 586
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

587
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
588
	if (!status) {
589
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
590 591 592
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
593

594
	spin_unlock(&adapter->mbox_lock);
595 596 597 598 599 600 601 602 603 604 605 606

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

607
int be_cmd_mccq_create(struct be_adapter *adapter,
608 609 610
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
611 612
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
613
	struct be_dma_mem *q_mem = &mccq->dma_mem;
614
	void *ctxt;
615 616
	int status;

617
	spin_lock(&adapter->mbox_lock);
618 619 620 621

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
622 623 624 625 626 627 628 629

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_MCC_CREATE, sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);

630
	AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
631 632 633 634 635 636 637 638 639
	AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
		be_encoded_q_len(mccq->len));
	AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

640
	status = be_mbox_notify_wait(adapter);
641 642 643 644 645
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
646
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
647 648 649 650

	return status;
}

651
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
652 653 654
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
655 656
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
657
	struct be_dma_mem *q_mem = &txq->dma_mem;
658
	void *ctxt;
S
Sathya Perla 已提交
659 660
	int status;

661
	spin_lock(&adapter->mbox_lock);
662 663 664 665

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
666 667 668 669 670 671 672 673 674 675

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

676 677
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
678
	AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
679
			be_pci_func(adapter));
S
Sathya Perla 已提交
680 681 682 683 684 685 686
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

687
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
688 689 690 691 692
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
693

694
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
695 696 697 698

	return status;
}

699
/* Uses mbox */
700
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
701 702 703
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		u16 max_frame_size, u32 if_id, u32 rss)
{
704 705
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
706 707 708
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

709
	spin_lock(&adapter->mbox_lock);
710 711 712

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
713 714 715 716 717 718 719 720 721 722 723 724 725 726

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

727
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
728 729 730 731 732
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
	}
733

734
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
735 736 737 738

	return status;
}

739 740 741
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
742
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
743 744
		int queue_type)
{
745 746
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
747 748 749
	u8 subsys = 0, opcode = 0;
	int status;

750
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
751

752 753 754
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
774 775 776 777
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
778
	default:
779
		BUG();
S
Sathya Perla 已提交
780 781 782 783
	}
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

784
	status = be_mbox_notify_wait(adapter);
785

786
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
787 788 789 790

	return status;
}

791 792 793
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
794 795
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
S
Sathya Perla 已提交
796
{
797 798
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
799 800
	int status;

801
	spin_lock(&adapter->mbox_lock);
802 803 804

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
805 806 807 808 809 810

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

811 812
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
813
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
814 815 816
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

817
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
818 819 820 821 822 823 824
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

825
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
826 827 828
	return status;
}

829
/* Uses mbox */
830
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
S
Sathya Perla 已提交
831
{
832 833
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
834 835
	int status;

836
	spin_lock(&adapter->mbox_lock);
837 838 839

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
840 841 842 843 844 845 846

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

	req->interface_id = cpu_to_le32(interface_id);
847 848

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
849

850
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
851 852 853 854 855 856

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
857
 * Uses asynchronous MCC
S
Sathya Perla 已提交
858
 */
859
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
860
{
861 862 863
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
S
Sathya Perla 已提交
864

865
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
866

867 868 869
	wrb = wrb_from_mccq(adapter);
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
870 871

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
872
	wrb->tag0 = OPCODE_ETH_GET_STATISTICS;
S
Sathya Perla 已提交
873 874 875 876 877 878 879

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

880
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
881

882 883
	spin_unlock_bh(&adapter->mcc_lock);
	return 0;
S
Sathya Perla 已提交
884 885
}

886
/* Uses synchronous mcc */
887
int be_cmd_link_status_query(struct be_adapter *adapter,
888
			bool *link_up, u8 *mac_speed, u16 *link_speed)
S
Sathya Perla 已提交
889
{
890 891
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
892 893
	int status;

894 895 896 897
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
898 899

	*link_up = false;
S
Sathya Perla 已提交
900 901 902 903 904 905

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

906
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
907 908
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
909
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
910
			*link_up = true;
911 912 913
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
914 915
	}

916
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
917 918 919
	return status;
}

920
/* Uses Mbox */
921
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
922
{
923 924
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
925 926
	int status;

927
	spin_lock(&adapter->mbox_lock);
928 929 930

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
931 932 933 934 935 936

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

937
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
938 939 940 941 942
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

943
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
944 945 946
	return status;
}

947 948 949
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
950
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
951
{
952 953
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
S
Sathya Perla 已提交
954

955 956 957 958
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
959 960 961 962 963 964 965 966 967 968 969

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

970
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
971

972 973
	spin_unlock_bh(&adapter->mcc_lock);
	return 0;
S
Sathya Perla 已提交
974 975
}

976
/* Uses sycnhronous mcc */
977
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
978 979
			u32 num, bool untagged, bool promiscuous)
{
980 981
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
982 983
	int status;

984 985 986 987
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1003
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1004

1005
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1006 1007 1008
	return status;
}

1009 1010 1011
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1012
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1013
{
1014 1015
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1016
	int status;
S
Sathya Perla 已提交
1017

1018
	spin_lock_bh(&adapter->mcc_lock);
1019

1020
	wrb = wrb_from_mccq(adapter);
1021
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1033
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1034

1035
	spin_unlock_bh(&adapter->mcc_lock);
1036
	return status;
S
Sathya Perla 已提交
1037 1038
}

1039
/*
1040
 * Uses MCC for this command as it may be called in BH context
1041 1042
 * (mc == NULL) => multicast promiscous
 */
1043
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1044 1045
		struct dev_mc_list *mc_list, u32 mc_count,
		struct be_dma_mem *mem)
S
Sathya Perla 已提交
1046
{
1047
	struct be_mcc_wrb *wrb;
1048 1049 1050
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1051

1052
	spin_lock_bh(&adapter->mcc_lock);
1053

1054
	wrb = wrb_from_mccq(adapter);
1055 1056
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1057

1058 1059 1060 1061
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1062 1063 1064 1065 1066

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1067
	if (mc_list) {
1068 1069 1070 1071 1072 1073 1074 1075 1076
		int i;
		struct dev_mc_list *mc;

		req->num_mac = cpu_to_le16(mc_count);

		for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
			memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1077 1078
	}

1079
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1080

1081
	spin_unlock_bh(&adapter->mcc_lock);
1082
	return status;
S
Sathya Perla 已提交
1083 1084
}

1085
/* Uses synchrounous mcc */
1086
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1087
{
1088 1089
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1090 1091
	int status;

1092
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1093

1094 1095
	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1105
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1106

1107
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1108 1109 1110
	return status;
}

1111
/* Uses sycn mcc */
1112
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1113
{
1114 1115
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1116 1117
	int status;

1118
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1119

1120 1121
	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1122 1123 1124 1125 1126 1127

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1128
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1129 1130 1131 1132 1133 1134 1135
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1136
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1137 1138 1139
	return status;
}

1140
/* Uses mbox */
1141
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
S
Sathya Perla 已提交
1142
{
1143 1144
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1145 1146
	int status;

1147
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1148

1149 1150
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1151 1152 1153 1154 1155 1156

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1157
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1158 1159 1160
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
1161
		*cap = le32_to_cpu(resp->function_cap);
S
Sathya Perla 已提交
1162 1163
	}

1164
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1165 1166
	return status;
}
1167

1168
/* Uses mbox */
1169 1170
int be_cmd_reset_function(struct be_adapter *adapter)
{
1171 1172
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1173 1174 1175 1176
	int status;

	spin_lock(&adapter->mbox_lock);

1177 1178
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1179 1180 1181 1182 1183 1184

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1185
	status = be_mbox_notify_wait(adapter);
1186 1187 1188 1189

	spin_unlock(&adapter->mbox_lock);
	return status;
}
1190

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
/* Uses sync mcc */
int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
				u8 *connector)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));

	req->port = cpu_to_le32(port);
	req->page_num = cpu_to_le32(TR_PAGE_A0);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
			*connector = resp->data.connector;
	}

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1280 1281 1282
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1283
	struct be_mcc_wrb *wrb;
1284
	struct be_cmd_write_flashrom *req = cmd->va;
1285
	struct be_sge *sge;
1286 1287
	int status;

1288 1289 1290 1291 1292
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	sge = nonembedded_sgl(wrb);

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1305
	status = be_mcc_notify_wait(adapter);
1306

1307
	spin_unlock_bh(&adapter->mcc_lock);
1308 1309
	return status;
}
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

	req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT);
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
	req->params.offset = 0x3FFFC;
	req->params.data_buf_size = 0x4;

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}