be_cmds.c 41.5 KB
Newer Older
S
Sathya Perla 已提交
1
/*
A
Ajit Khaparde 已提交
2
 * Copyright (C) 2005 - 2010 ServerEngines
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
static void be_mcc_notify(struct be_adapter *adapter)
22
{
23
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
24 25 26 27
	u32 val = 0;

	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
28 29

	wmb();
30
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
31 32 33 34 35
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
36
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
37 38 39 40 41 42 43 44 45 46 47
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
48
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
49 50 51 52
{
	compl->flags = 0;
}

53
static int be_mcc_compl_process(struct be_adapter *adapter,
54
	struct be_mcc_compl *compl)
55 56 57 58 59 60 61 62 63
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
64 65 66 67 68 69 70

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

71 72 73 74 75 76 77 78 79
	if (compl_status == MCC_STATUS_SUCCESS) {
		if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
			struct be_cmd_resp_get_stats *resp =
						adapter->stats.cmd.va;
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
		}
	} else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
80 81
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
82
		dev_warn(&adapter->pdev->dev,
83 84
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
85
	}
86
	return compl_status;
87 88
}

89
/* Link state evt is a string of bytes; no need for endian swapping */
90
static void be_async_link_state_process(struct be_adapter *adapter,
91 92
		struct be_async_event_link_state *evt)
{
93 94
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
95 96 97 98 99 100 101 102
}

static inline bool is_link_state_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_LINK_STATE);
}
103

104
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
105
{
106
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
107
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
108 109 110 111 112 113 114 115

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
131
int be_process_mcc(struct be_adapter *adapter, int *status)
132
{
133
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
134
	int num = 0;
135
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
136

137 138
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
139 140 141 142 143
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
			BUG_ON(!is_link_state_evt(compl->flags));

			/* Interpret compl as a async link evt */
144
			be_async_link_state_process(adapter,
145
				(struct be_async_event_link_state *) compl);
146
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
147
				*status = be_mcc_compl_process(adapter, compl);
148
				atomic_dec(&mcc_obj->q.used);
149 150 151 152
		}
		be_mcc_compl_use(compl);
		num++;
	}
153

154
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
155
	return num;
156 157
}

158
/* Wait till no more pending mcc requests are present */
159
static int be_mcc_wait_compl(struct be_adapter *adapter)
160
{
161
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
162 163 164
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

165
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
166 167 168 169
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
170

S
Sathya Perla 已提交
171
		if (atomic_read(&mcc_obj->q.used) == 0)
172 173 174
			break;
		udelay(100);
	}
175
	if (i == mcc_timeout) {
176
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
177 178
		return -1;
	}
S
Sathya Perla 已提交
179
	return status;
180 181 182
}

/* Notify MCC requests and wait for completion */
183
static int be_mcc_notify_wait(struct be_adapter *adapter)
184
{
185
	be_mcc_notify(adapter);
186
	return be_mcc_wait_compl(adapter);
187 188
}

189
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
190
{
191
	int msecs = 0;
S
Sathya Perla 已提交
192 193 194
	u32 ready;

	do {
195 196 197 198 199 200 201 202
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
203 204 205
		if (ready)
			break;

206
		if (msecs > 4000) {
207
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
S
Sathya Perla 已提交
208 209 210
			return -1;
		}

211 212 213
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
214 215 216 217 218 219 220
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
221
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
222
 */
223
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
224 225 226
{
	int status;
	u32 val = 0;
227 228
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
229
	struct be_mcc_mailbox *mbox = mbox_mem->va;
230
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
231

232 233 234 235 236
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
237 238 239 240 241 242
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
243
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
244 245 246 247 248 249 250 251
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

252
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
253 254 255
	if (status != 0)
		return status;

256
	/* A cq entry has been made now */
257 258 259
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
260 261 262
		if (status)
			return status;
	} else {
263
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
264 265
		return -1;
	}
266
	return 0;
S
Sathya Perla 已提交
267 268
}

269
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
270
{
271
	u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
272 273 274 275 276 277 278 279

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

280
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
281
{
282 283
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
284

285 286 287 288 289 290 291 292 293 294 295 296 297
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
298
	} while (timeout < 40);
S
Sathya Perla 已提交
299

300 301
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
302 303 304 305 306 307 308 309 310 311 312 313 314 315
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
316
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
317 318 319 320 321 322 323
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
324
	wrb->tag0 = opcode;
325
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
326 327 328 329 330 331 332 333 334
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
335
	req_hdr->version = 0;
S
Sathya Perla 已提交
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

376
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
377
{
378 379 380 381 382
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
383 384
}

385
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
386
{
387 388 389
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

390 391 392 393 394
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

395 396 397 398
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
399 400 401
	return wrb;
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

436 437 438
	if (adapter->eeh_err)
		return -EIO;

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	spin_lock(&adapter->mbox_lock);

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

	spin_unlock(&adapter->mbox_lock);
	return status;
}
456
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
457 458
		struct be_queue_info *eq, int eq_delay)
{
459 460
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
461 462 463
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

464
	spin_lock(&adapter->mbox_lock);
465 466 467

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
468

469
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

487
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
488
	if (!status) {
489
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
490 491 492
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
493

494
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
495 496 497
	return status;
}

498
/* Uses mbox */
499
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
500 501
			u8 type, bool permanent, u32 if_handle)
{
502 503
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
504 505
	int status;

506
	spin_lock(&adapter->mbox_lock);
507 508 509

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
510

511 512
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
513 514 515 516 517 518 519 520

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
521
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
522 523 524
		req->permanent = 0;
	}

525 526 527
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
528
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
529
	}
S
Sathya Perla 已提交
530

531
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
532 533 534
	return status;
}

535
/* Uses synchronous MCCQ */
536
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
537 538
		u32 if_id, u32 *pmac_id)
{
539 540
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
541 542
	int status;

543 544 545
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
546 547 548 549
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
550
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
551

552 553
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
554 555 556 557 558 559 560

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

561
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
562 563 564 565 566
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

567
err:
568
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
569 570 571
	return status;
}

572
/* Uses synchronous MCCQ */
573
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
S
Sathya Perla 已提交
574
{
575 576
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
577 578
	int status;

579 580 581
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
582 583 584 585
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
586
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
587

588 589
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
590 591 592 593 594 595 596

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

597 598
	status = be_mcc_notify_wait(adapter);

599
err:
600
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
601 602 603
	return status;
}

604
/* Uses Mbox */
605
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
606 607 608
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
609 610
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
611
	struct be_dma_mem *q_mem = &cq->dma_mem;
612
	void *ctxt;
S
Sathya Perla 已提交
613 614
	int status;

615
	spin_lock(&adapter->mbox_lock);
616 617 618 619

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
620

621 622
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
623 624 625 626 627 628 629 630 631 632 633 634 635 636

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
	AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
	AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
			__ilog2_u32(cq->len/256));
	AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
	AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
637
	AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
S
Sathya Perla 已提交
638 639 640 641
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

642
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
643
	if (!status) {
644
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
645 646 647
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
648

649
	spin_unlock(&adapter->mbox_lock);
650 651 652 653 654 655 656 657 658 659 660 661

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

662
int be_cmd_mccq_create(struct be_adapter *adapter,
663 664 665
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
666 667
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
668
	struct be_dma_mem *q_mem = &mccq->dma_mem;
669
	void *ctxt;
670 671
	int status;

672
	spin_lock(&adapter->mbox_lock);
673 674 675 676

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
677

678 679
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MCC_CREATE);
680 681 682 683

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_MCC_CREATE, sizeof(*req));

684
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
685 686 687 688 689 690 691 692 693 694

	AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
		be_encoded_q_len(mccq->len));
	AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

695
	status = be_mbox_notify_wait(adapter);
696 697 698 699 700
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
701
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
702 703 704 705

	return status;
}

706
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
707 708 709
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
710 711
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
712
	struct be_dma_mem *q_mem = &txq->dma_mem;
713
	void *ctxt;
S
Sathya Perla 已提交
714 715
	int status;

716
	spin_lock(&adapter->mbox_lock);
717 718 719 720

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
721

722 723
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
724 725 726 727 728 729 730 731

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

732 733
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
734 735 736 737 738 739 740
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

741
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
742 743 744 745 746
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
747

748
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
749 750 751 752

	return status;
}

753
/* Uses mbox */
754
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
755 756 757
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		u16 max_frame_size, u32 if_id, u32 rss)
{
758 759
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
760 761 762
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

763
	spin_lock(&adapter->mbox_lock);
764 765 766

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
767

768 769
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
770 771 772 773 774 775 776 777 778 779 780 781

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

782
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
783 784 785 786 787
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
	}
788

789
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
790 791 792 793

	return status;
}

794 795 796
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
797
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
798 799
		int queue_type)
{
800 801
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
802 803 804
	u8 subsys = 0, opcode = 0;
	int status;

805 806 807
	if (adapter->eeh_err)
		return -EIO;

808
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
809

810 811 812
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
830 831 832 833
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
834
	default:
835
		BUG();
S
Sathya Perla 已提交
836
	}
837 838 839

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
840 841 842
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

843
	status = be_mbox_notify_wait(adapter);
844

845
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
846 847 848 849

	return status;
}

850 851 852
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
853
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
854 855
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
856
{
857 858
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
859 860
	int status;

861
	spin_lock(&adapter->mbox_lock);
862 863 864

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
865

866 867
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
868 869 870 871

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

872
	req->hdr.domain = domain;
873 874
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
875
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
876 877 878
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

879
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
880 881 882 883 884 885 886
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

887
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
888 889 890
	return status;
}

891
/* Uses mbox */
892
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
S
Sathya Perla 已提交
893
{
894 895
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
896 897
	int status;

898 899 900
	if (adapter->eeh_err)
		return -EIO;

901
	spin_lock(&adapter->mbox_lock);
902 903 904

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
905

906 907
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
908 909 910 911 912

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

	req->interface_id = cpu_to_le32(interface_id);
913 914

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
915

916
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
917 918 919 920 921 922

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
923
 * Uses asynchronous MCC
S
Sathya Perla 已提交
924
 */
925
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
926
{
927 928 929
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
930
	int status = 0;
S
Sathya Perla 已提交
931

932
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
933

934
	wrb = wrb_from_mccq(adapter);
935 936 937 938
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
939 940
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
941

942 943
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
944 945 946 947 948 949 950

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

951
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
952

953
err:
954
	spin_unlock_bh(&adapter->mcc_lock);
955
	return status;
S
Sathya Perla 已提交
956 957
}

958
/* Uses synchronous mcc */
959
int be_cmd_link_status_query(struct be_adapter *adapter,
960
			bool *link_up, u8 *mac_speed, u16 *link_speed)
S
Sathya Perla 已提交
961
{
962 963
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
964 965
	int status;

966 967 968
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
969 970 971 972
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
973
	req = embedded_payload(wrb);
974 975

	*link_up = false;
S
Sathya Perla 已提交
976

977 978
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
979 980 981 982

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

983
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
984 985
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
986
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
987
			*link_up = true;
988 989 990
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
991 992
	}

993
err:
994
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
995 996 997
	return status;
}

998
/* Uses Mbox */
999
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1000
{
1001 1002
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1003 1004
	int status;

1005
	spin_lock(&adapter->mbox_lock);
1006 1007 1008

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1009

1010 1011
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1012 1013 1014 1015

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1016
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1017 1018 1019 1020 1021
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1022
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1023 1024 1025
	return status;
}

1026 1027 1028
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1029
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1030
{
1031 1032
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1033
	int status = 0;
S
Sathya Perla 已提交
1034

1035 1036 1037
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1038 1039 1040 1041
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1042
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1043

1044 1045
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1055
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1056

1057
err:
1058
	spin_unlock_bh(&adapter->mcc_lock);
1059
	return status;
S
Sathya Perla 已提交
1060 1061
}

1062
/* Uses sycnhronous mcc */
1063
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1064 1065
			u32 num, bool untagged, bool promiscuous)
{
1066 1067
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1068 1069
	int status;

1070 1071 1072
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1073 1074 1075 1076
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1077
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1078

1079 1080
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1094
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1095

1096
err:
1097
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1098 1099 1100
	return status;
}

1101 1102 1103
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1104
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1105
{
1106 1107
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1108
	int status;
S
Sathya Perla 已提交
1109

1110
	spin_lock_bh(&adapter->mcc_lock);
1111

1112
	wrb = wrb_from_mccq(adapter);
1113 1114 1115 1116
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1117
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1118

1119
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
S
Sathya Perla 已提交
1120 1121 1122 1123

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

1124 1125 1126 1127
	/* In FW versions X.102.149/X.101.487 and later,
	 * the port setting associated only with the
	 * issuing pci function will take effect
	 */
S
Sathya Perla 已提交
1128 1129 1130 1131 1132
	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1133
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1134

1135
err:
1136
	spin_unlock_bh(&adapter->mcc_lock);
1137
	return status;
S
Sathya Perla 已提交
1138 1139
}

1140
/*
1141
 * Uses MCC for this command as it may be called in BH context
1142 1143
 * (mc == NULL) => multicast promiscous
 */
1144
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1145
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1146
{
1147
	struct be_mcc_wrb *wrb;
1148 1149 1150
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1151

1152
	spin_lock_bh(&adapter->mcc_lock);
1153

1154
	wrb = wrb_from_mccq(adapter);
1155 1156 1157 1158
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1159 1160
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1161

1162 1163
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1164 1165 1166
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1167 1168 1169 1170 1171

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1172
	if (netdev) {
1173
		int i;
1174
		struct netdev_hw_addr *ha;
1175

1176
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1177

1178
		i = 0;
1179 1180
		netdev_for_each_mc_addr(ha, netdev)
			memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
1181 1182
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1183 1184
	}

1185
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1186

1187
err:
1188
	spin_unlock_bh(&adapter->mcc_lock);
1189
	return status;
S
Sathya Perla 已提交
1190 1191
}

1192
/* Uses synchrounous mcc */
1193
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1194
{
1195 1196
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1197 1198
	int status;

1199
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1200

1201
	wrb = wrb_from_mccq(adapter);
1202 1203 1204 1205
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1206
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1207

1208 1209
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1210 1211 1212 1213 1214 1215 1216

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1217
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1218

1219
err:
1220
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1221 1222 1223
	return status;
}

1224
/* Uses sycn mcc */
1225
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1226
{
1227 1228
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1229 1230
	int status;

1231
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1232

1233
	wrb = wrb_from_mccq(adapter);
1234 1235 1236 1237
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1238
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1239

1240 1241
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1242 1243 1244 1245

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1246
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1247 1248 1249 1250 1251 1252 1253
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1254
err:
1255
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1256 1257 1258
	return status;
}

1259
/* Uses mbox */
1260
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
S
Sathya Perla 已提交
1261
{
1262 1263
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1264 1265
	int status;

1266
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1267

1268 1269
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1270

1271 1272
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1273 1274 1275 1276

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1277
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1278 1279 1280
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
1281
		*cap = le32_to_cpu(resp->function_cap);
S
Sathya Perla 已提交
1282 1283
	}

1284
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1285 1286
	return status;
}
1287

1288
/* Uses mbox */
1289 1290
int be_cmd_reset_function(struct be_adapter *adapter)
{
1291 1292
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1293 1294 1295 1296
	int status;

	spin_lock(&adapter->mbox_lock);

1297 1298
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1299

1300 1301
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1302 1303 1304 1305

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1306
	status = be_mbox_notify_wait(adapter);
1307 1308 1309 1310

	spin_unlock(&adapter->mbox_lock);
	return status;
}
1311

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1323 1324 1325 1326
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1327 1328
	req = embedded_payload(wrb);

1329 1330
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1342
err:
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1357 1358 1359 1360
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1361 1362
	req = embedded_payload(wrb);

1363 1364
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1378
err:
1379 1380 1381 1382
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
/* Uses sync mcc */
int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
				u8 *connector)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_port_type *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1394 1395 1396 1397
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1398 1399
	req = embedded_payload(wrb);

1400 1401
	be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
			OPCODE_COMMON_READ_TRANSRECV_DATA);
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));

	req->port = cpu_to_le32(port);
	req->page_num = cpu_to_le32(TR_PAGE_A0);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
			*connector = resp->data.connector;
	}

1414
err:
1415 1416 1417 1418
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1419 1420 1421
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1422
	struct be_mcc_wrb *wrb;
1423
	struct be_cmd_write_flashrom *req;
1424
	struct be_sge *sge;
1425 1426
	int status;

1427
	spin_lock_bh(&adapter->mcc_lock);
1428
	adapter->flash_status = 0;
1429 1430

	wrb = wrb_from_mccq(adapter);
1431 1432
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1433
		goto err_unlock;
1434 1435
	}
	req = cmd->va;
1436 1437
	sge = nonembedded_sgl(wrb);

1438 1439
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1440
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1452 1453 1454 1455 1456 1457 1458 1459
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1460

D
Dan Carpenter 已提交
1461 1462 1463 1464
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1465 1466
	return status;
}
1467

1468 1469
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1470 1471 1472 1473 1474 1475 1476 1477
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1478 1479 1480 1481
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1482 1483
	req = embedded_payload(wrb);

1484 1485
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1486 1487 1488 1489

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1490
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1491
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1492 1493
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1494 1495 1496 1497 1498

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1499
err:
1500 1501 1502
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1503

1504
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1539

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1597
	req->hdr.timeout = cpu_to_le32(4);
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1668

1669
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
	req->valid_bits = BE_QOS_BITS_NIC;
	req->max_bps_nic = bps;

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}