i40e_txrx.c 83.0 KB
Newer Older
1 2 3
/*******************************************************************************
 *
 * Intel Ethernet Controller XL710 Family Linux Driver
4
 * Copyright(c) 2013 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
G
Greg Rose 已提交
15 16
 * You should have received a copy of the GNU General Public License along
 * with this program.  If not, see <http://www.gnu.org/licenses/>.
17 18 19 20 21 22 23 24 25 26
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 ******************************************************************************/

M
Mitch Williams 已提交
27
#include <linux/prefetch.h>
28
#include <net/busy_poll.h>
29
#include "i40e.h"
30
#include "i40e_prototype.h"
31 32 33 34 35 36 37 38 39 40 41

static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
				u32 td_tag)
{
	return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
			   ((u64)td_cmd  << I40E_TXD_QW1_CMD_SHIFT) |
			   ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
			   ((u64)size  << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
			   ((u64)td_tag  << I40E_TXD_QW1_L2TAG1_SHIFT));
}

42
#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
/**
 * i40e_fdir - Generate a Flow Director descriptor based on fdata
 * @tx_ring: Tx ring to send buffer on
 * @fdata: Flow director filter data
 * @add: Indicate if we are adding a rule or deleting one
 *
 **/
static void i40e_fdir(struct i40e_ring *tx_ring,
		      struct i40e_fdir_filter *fdata, bool add)
{
	struct i40e_filter_program_desc *fdir_desc;
	struct i40e_pf *pf = tx_ring->vsi->back;
	u32 flex_ptype, dtype_cmd;
	u16 i;

	/* grab the next descriptor */
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;

	flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
		     (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);

	flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
		      (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);

	flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
		      (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);

	/* Use LAN VSI Id if not programmed by user */
	flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
		      ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
		       I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);

	dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;

	dtype_cmd |= add ?
		     I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		     I40E_TXD_FLTR_QW1_PCMD_SHIFT :
		     I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		     I40E_TXD_FLTR_QW1_PCMD_SHIFT;

	dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
		     (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);

	dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
		     (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);

	if (fdata->cnt_index) {
		dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
		dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
			     ((u32)fdata->cnt_index <<
			      I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
	}

	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
	fdir_desc->rsvd = cpu_to_le32(0);
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
	fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
}

106
#define I40E_FD_CLEAN_DELAY 10
107 108
/**
 * i40e_program_fdir_filter - Program a Flow Director filter
109 110
 * @fdir_data: Packet data that will be filter parameters
 * @raw_packet: the pre-allocated packet buffer for FDir
111
 * @pf: The PF pointer
112 113
 * @add: True for add/update, False for remove
 **/
114 115 116
static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
				    u8 *raw_packet, struct i40e_pf *pf,
				    bool add)
117
{
118
	struct i40e_tx_buffer *tx_buf, *first;
119 120 121 122 123 124 125 126 127 128
	struct i40e_tx_desc *tx_desc;
	struct i40e_ring *tx_ring;
	struct i40e_vsi *vsi;
	struct device *dev;
	dma_addr_t dma;
	u32 td_cmd = 0;
	u16 i;

	/* find existing FDIR VSI */
	vsi = NULL;
M
Mitch Williams 已提交
129
	for (i = 0; i < pf->num_alloc_vsi; i++)
130 131 132 133 134
		if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
			vsi = pf->vsi[i];
	if (!vsi)
		return -ENOENT;

135
	tx_ring = vsi->tx_rings[0];
136 137
	dev = tx_ring->dev;

138
	/* we need two descriptors to add/del a filter and we can wait */
139 140 141
	for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
		if (!i)
			return -EAGAIN;
142
		msleep_interruptible(1);
143
	}
144

145 146
	dma = dma_map_single(dev, raw_packet,
			     I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
147 148 149 150
	if (dma_mapping_error(dev, dma))
		goto dma_fail;

	/* grab the next descriptor */
151
	i = tx_ring->next_to_use;
152
	first = &tx_ring->tx_bi[i];
153
	i40e_fdir(tx_ring, fdir_data, add);
154 155

	/* Now program a dummy descriptor */
156 157
	i = tx_ring->next_to_use;
	tx_desc = I40E_TX_DESC(tx_ring, i);
158
	tx_buf = &tx_ring->tx_bi[i];
159

160 161 162
	tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;

	memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
163

164
	/* record length, and DMA address */
165
	dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
166 167
	dma_unmap_addr_set(tx_buf, dma, dma);

168
	tx_desc->buffer_addr = cpu_to_le64(dma);
169
	td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
170

171 172 173
	tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
	tx_buf->raw_buf = (void *)raw_packet;

174
	tx_desc->cmd_type_offset_bsz =
175
		build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
176 177

	/* Force memory writes to complete before letting h/w
178
	 * know there are new descriptors to fetch.
179 180 181
	 */
	wmb();

182
	/* Mark the data descriptor to be watched */
183
	first->next_to_watch = tx_desc;
184

185 186 187 188 189 190 191
	writel(tx_ring->next_to_use, tx_ring->tail);
	return 0;

dma_fail:
	return -1;
}

192 193 194 195 196 197 198 199 200 201 202 203
#define IP_HEADER_OFFSET 14
#define I40E_UDPIP_DUMMY_PACKET_LEN 42
/**
 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
204
				   bool add)
205 206 207 208 209
{
	struct i40e_pf *pf = vsi->back;
	struct udphdr *udp;
	struct iphdr *ip;
	bool err = false;
210
	u8 *raw_packet;
211 212 213 214 215
	int ret;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};

216 217 218
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
219 220 221 222 223 224 225 226 227 228 229
	memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	udp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	udp->source = fd_data->src_port;

230 231 232 233
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
	if (ret) {
		dev_info(&pf->pdev->dev,
234 235
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
236
		err = true;
237
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
238 239 240 241 242 243 244 245
		if (add)
			dev_info(&pf->pdev->dev,
				 "Filter OK for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
246
	}
247 248 249
	if (err)
		kfree(raw_packet);

250 251 252 253 254 255 256 257 258 259 260 261 262 263
	return err ? -EOPNOTSUPP : 0;
}

#define I40E_TCPIP_DUMMY_PACKET_LEN 54
/**
 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
264
				   bool add)
265 266 267 268 269
{
	struct i40e_pf *pf = vsi->back;
	struct tcphdr *tcp;
	struct iphdr *ip;
	bool err = false;
270
	u8 *raw_packet;
271 272 273 274 275 276 277
	int ret;
	/* Dummy packet */
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
		0x0, 0x72, 0, 0, 0, 0};

278 279 280
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
281 282 283 284 285 286 287 288 289 290 291 292
	memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	tcp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	tcp->source = fd_data->src_port;

	if (add) {
293
		pf->fd_tcp_rule++;
294 295 296 297
		if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
		    I40E_DEBUG_FD & pf->hw.debug_mask)
			dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
		pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
298 299 300 301
	} else {
		pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
				  (pf->fd_tcp_rule - 1) : 0;
		if (pf->fd_tcp_rule == 0) {
302 303
			if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
			    I40E_DEBUG_FD & pf->hw.debug_mask)
304
				dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
305
			pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
306
		}
307 308
	}

309
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
310 311 312 313
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

	if (ret) {
		dev_info(&pf->pdev->dev,
314 315
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
316
		err = true;
317
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
318 319 320 321 322 323 324
		if (add)
			dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
325 326
	}

327 328 329
	if (err)
		kfree(raw_packet);

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
	return err ? -EOPNOTSUPP : 0;
}

#define I40E_IP_DUMMY_PACKET_LEN 34
/**
 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
 * a specific flow spec
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
				  struct i40e_fdir_filter *fd_data,
345
				  bool add)
346 347 348 349
{
	struct i40e_pf *pf = vsi->back;
	struct iphdr *ip;
	bool err = false;
350
	u8 *raw_packet;
351 352 353 354 355 356 357 358
	int ret;
	int i;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0};

	for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
	     i <= I40E_FILTER_PCTYPE_FRAG_IPV4;	i++) {
359 360 361 362 363 364 365 366 367 368
		raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
		if (!raw_packet)
			return -ENOMEM;
		memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
		ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);

		ip->saddr = fd_data->src_ip[0];
		ip->daddr = fd_data->dst_ip[0];
		ip->protocol = 0;

369 370 371 372 373
		fd_data->pctype = i;
		ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

		if (ret) {
			dev_info(&pf->pdev->dev,
374 375
				 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
				 fd_data->pctype, fd_data->fd_id, ret);
376
			err = true;
377
		} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
378 379 380 381 382 383 384 385
			if (add)
				dev_info(&pf->pdev->dev,
					 "Filter OK for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
			else
				dev_info(&pf->pdev->dev,
					 "Filter deleted for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
386 387 388
		}
	}

389 390 391
	if (err)
		kfree(raw_packet);

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	return err ? -EOPNOTSUPP : 0;
}

/**
 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
 * @vsi: pointer to the targeted VSI
 * @cmd: command to get or set RX flow classification rules
 * @add: true adds a filter, false removes it
 *
 **/
int i40e_add_del_fdir(struct i40e_vsi *vsi,
		      struct i40e_fdir_filter *input, bool add)
{
	struct i40e_pf *pf = vsi->back;
	int ret;

	switch (input->flow_type & ~FLOW_EXT) {
	case TCP_V4_FLOW:
410
		ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
411 412
		break;
	case UDP_V4_FLOW:
413
		ret = i40e_add_del_fdir_udpv4(vsi, input, add);
414 415 416 417
		break;
	case IP_USER_FLOW:
		switch (input->ip4_proto) {
		case IPPROTO_TCP:
418
			ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
419 420
			break;
		case IPPROTO_UDP:
421
			ret = i40e_add_del_fdir_udpv4(vsi, input, add);
422
			break;
423
		case IPPROTO_IP:
424
			ret = i40e_add_del_fdir_ipv4(vsi, input, add);
425
			break;
426 427 428
		default:
			/* We cannot support masking based on protocol */
			goto unsupported_flow;
429 430 431
		}
		break;
	default:
432
unsupported_flow:
433
		dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
434 435 436 437
			 input->flow_type);
		ret = -EINVAL;
	}

438
	/* The buffer allocated here is freed by the i40e_clean_tx_ring() */
439 440 441
	return ret;
}

442 443 444
/**
 * i40e_fd_handle_status - check the Programming Status for FD
 * @rx_ring: the Rx ring for this descriptor
445
 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
446 447 448 449 450
 * @prog_id: the id originally used for programming
 *
 * This is used to verify if the FD programming or invalidation
 * requested by SW to the HW is successful or not and take actions accordingly.
 **/
451 452
static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
				  union i40e_rx_desc *rx_desc, u8 prog_id)
453
{
454 455 456
	struct i40e_pf *pf = rx_ring->vsi->back;
	struct pci_dev *pdev = pf->pdev;
	u32 fcnt_prog, fcnt_avail;
457
	u32 error;
458
	u64 qw;
459

460
	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
461 462 463
	error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
		I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;

464
	if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
465
		pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
466 467 468
		if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
		    (I40E_DEBUG_FD & pf->hw.debug_mask))
			dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
469
				 pf->fd_inv);
470

471 472 473 474 475 476 477 478 479
		/* Check if the programming error is for ATR.
		 * If so, auto disable ATR and set a state for
		 * flush in progress. Next time we come here if flush is in
		 * progress do nothing, once flush is complete the state will
		 * be cleared.
		 */
		if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
			return;

480 481 482 483
		pf->fd_add_err++;
		/* store the current atr filter count */
		pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);

484 485 486 487 488 489
		if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
		    (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
			pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
			set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
		}

490
		/* filter programming failed most likely due to table full */
491
		fcnt_prog = i40e_get_global_fd_count(pf);
492
		fcnt_avail = pf->fdir_pf_filter_count;
493 494 495 496 497
		/* If ATR is running fcnt_prog can quickly change,
		 * if we are very close to full, it makes sense to disable
		 * FD ATR/SB and then re-enable it when there is room.
		 */
		if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
498
			if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
499 500
			    !(pf->auto_disable_flags &
				     I40E_FLAG_FD_SB_ENABLED)) {
501 502
				if (I40E_DEBUG_FD & pf->hw.debug_mask)
					dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
503 504 505 506
				pf->auto_disable_flags |=
							I40E_FLAG_FD_SB_ENABLED;
			}
		}
507
	} else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
508
		if (I40E_DEBUG_FD & pf->hw.debug_mask)
509
			dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
510
				 rx_desc->wb.qword0.hi_dword.fd_id);
511
	}
512 513 514
}

/**
A
Alexander Duyck 已提交
515
 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
516 517 518
 * @ring:      the ring that owns the buffer
 * @tx_buffer: the buffer to free
 **/
A
Alexander Duyck 已提交
519 520
static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
					    struct i40e_tx_buffer *tx_buffer)
521
{
A
Alexander Duyck 已提交
522
	if (tx_buffer->skb) {
523 524 525 526
		if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
			kfree(tx_buffer->raw_buf);
		else
			dev_kfree_skb_any(tx_buffer->skb);
A
Alexander Duyck 已提交
527
		if (dma_unmap_len(tx_buffer, len))
528
			dma_unmap_single(ring->dev,
529 530
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
531
					 DMA_TO_DEVICE);
A
Alexander Duyck 已提交
532 533 534 535 536
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
537
	}
538

A
Alexander Duyck 已提交
539 540
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
541
	dma_unmap_len_set(tx_buffer, len, 0);
A
Alexander Duyck 已提交
542
	/* tx_buffer must be completely set up in the transmit path */
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
}

/**
 * i40e_clean_tx_ring - Free any empty Tx buffers
 * @tx_ring: ring to be cleaned
 **/
void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
{
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_bi)
		return;

	/* Free all the Tx ring sk_buffs */
A
Alexander Duyck 已提交
559 560
	for (i = 0; i < tx_ring->count; i++)
		i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
561 562 563 564 565 566 567 568 569

	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
570 571 572 573 574

	if (!tx_ring->netdev)
		return;

	/* cleanup Tx queue statistics */
575
	netdev_tx_reset_queue(txring_txq(tx_ring));
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
}

/**
 * i40e_free_tx_resources - Free Tx resources per queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
void i40e_free_tx_resources(struct i40e_ring *tx_ring)
{
	i40e_clean_tx_ring(tx_ring);
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;

	if (tx_ring->desc) {
		dma_free_coherent(tx_ring->dev, tx_ring->size,
				  tx_ring->desc, tx_ring->dma);
		tx_ring->desc = NULL;
	}
}

/**
 * i40e_get_tx_pending - how many tx descriptors not processed
 * @tx_ring: the ring of descriptors
600
 * @in_sw: is tx_pending being checked in SW or HW
601 602 603 604
 *
 * Since there is no access to the ring head register
 * in XL710, we need to use our local copies
 **/
605
u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
606
{
J
Jesse Brandeburg 已提交
607 608
	u32 head, tail;

609 610 611 612
	if (!in_sw)
		head = i40e_get_head(ring);
	else
		head = ring->next_to_clean;
J
Jesse Brandeburg 已提交
613 614 615 616 617 618 619
	tail = readl(ring->tail);

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
620 621
}

622 623
#define WB_STRIDE 0x3

624 625
/**
 * i40e_clean_tx_irq - Reclaim resources after transmit completes
626 627 628
 * @vsi: the VSI we care about
 * @tx_ring: Tx ring to clean
 * @napi_budget: Used to determine if we are in netpoll
629 630 631
 *
 * Returns true if there's any budget left (e.g. the clean is finished)
 **/
632 633
static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
			      struct i40e_ring *tx_ring, int napi_budget)
634 635 636
{
	u16 i = tx_ring->next_to_clean;
	struct i40e_tx_buffer *tx_buf;
637
	struct i40e_tx_desc *tx_head;
638
	struct i40e_tx_desc *tx_desc;
639 640
	unsigned int total_bytes = 0, total_packets = 0;
	unsigned int budget = vsi->work_limit;
641 642 643

	tx_buf = &tx_ring->tx_bi[i];
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
644
	i -= tx_ring->count;
645

646 647
	tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));

A
Alexander Duyck 已提交
648 649
	do {
		struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
650 651 652 653 654

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

A
Alexander Duyck 已提交
655 656 657
		/* prevent any other reads prior to eop_desc */
		read_barrier_depends();

658 659
		/* we have caught up to head, no work left to do */
		if (tx_head == tx_desc)
660 661
			break;

A
Alexander Duyck 已提交
662
		/* clear next_to_watch to prevent false hangs */
663 664
		tx_buf->next_to_watch = NULL;

A
Alexander Duyck 已提交
665 666 667
		/* update the statistics for this packet */
		total_bytes += tx_buf->bytecount;
		total_packets += tx_buf->gso_segs;
668

A
Alexander Duyck 已提交
669
		/* free the skb */
670
		napi_consume_skb(tx_buf->skb, napi_budget);
671

A
Alexander Duyck 已提交
672 673 674 675 676
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buf, dma),
				 dma_unmap_len(tx_buf, len),
				 DMA_TO_DEVICE);
677

A
Alexander Duyck 已提交
678 679 680
		/* clear tx_buffer data */
		tx_buf->skb = NULL;
		dma_unmap_len_set(tx_buf, len, 0);
681

A
Alexander Duyck 已提交
682 683
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
684 685 686 687

			tx_buf++;
			tx_desc++;
			i++;
A
Alexander Duyck 已提交
688 689
			if (unlikely(!i)) {
				i -= tx_ring->count;
690 691 692 693
				tx_buf = tx_ring->tx_bi;
				tx_desc = I40E_TX_DESC(tx_ring, 0);
			}

A
Alexander Duyck 已提交
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buf, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buf, dma),
					       dma_unmap_len(tx_buf, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buf, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buf++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buf = tx_ring->tx_bi;
			tx_desc = I40E_TX_DESC(tx_ring, 0);
		}

714 715
		prefetch(tx_desc);

A
Alexander Duyck 已提交
716 717 718 719 720
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
721
	tx_ring->next_to_clean = i;
722
	u64_stats_update_begin(&tx_ring->syncp);
723 724
	tx_ring->stats.bytes += total_bytes;
	tx_ring->stats.packets += total_packets;
725
	u64_stats_update_end(&tx_ring->syncp);
726 727
	tx_ring->q_vector->tx.total_bytes += total_bytes;
	tx_ring->q_vector->tx.total_packets += total_packets;
A
Alexander Duyck 已提交
728

729 730 731 732 733 734
	if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
		/* check to see if there are < 4 descriptors
		 * waiting to be written back, then kick the hardware to force
		 * them to be written back in case we stay in NAPI.
		 * In this mode on X722 we do not enable Interrupt.
		 */
735
		unsigned int j = i40e_get_tx_pending(tx_ring, false);
736 737 738

		if (budget &&
		    ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
739
		    !test_bit(__I40E_DOWN, &vsi->state) &&
740 741 742
		    (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
			tx_ring->arm_wb = true;
	}
743

744 745
	/* notify netdev of completed buffers */
	netdev_tx_completed_queue(txring_txq(tx_ring),
746 747
				  total_packets, total_bytes);

748 749 750 751 752 753 754 755 756
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
		     (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
757
		   !test_bit(__I40E_DOWN, &vsi->state)) {
758 759 760 761 762 763
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
			++tx_ring->tx_stats.restart_queue;
		}
	}

764 765 766 767
	return !!budget;
}

/**
768
 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
769
 * @vsi: the VSI we care about
770
 * @q_vector: the vector on which to enable writeback
771 772
 *
 **/
773 774
static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
				  struct i40e_q_vector *q_vector)
775
{
776
	u16 flags = q_vector->tx.ring[0].flags;
777
	u32 val;
778

779 780
	if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
		return;
781

782 783
	if (q_vector->arm_wb_state)
		return;
784

785 786 787
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
788

789 790 791 792 793 794
		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
		     val);
	} else {
		val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
795

796 797 798 799 800 801 802 803 804 805 806 807 808 809
		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
	q_vector->arm_wb_state = true;
}

/**
 * i40e_force_wb - Issue SW Interrupt so HW does a wb
 * @vsi: the VSI we care about
 * @q_vector: the vector  on which to force writeback
 *
 **/
void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
{
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
		u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
			  I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
			  /* allow 00 to be written to the index */

		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx +
					 vsi->base_vector - 1), val);
	} else {
		u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
			  I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
			/* allow 00 to be written to the index */

		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
828 829 830 831 832 833
}

/**
 * i40e_set_new_dynamic_itr - Find new ITR level
 * @rc: structure containing ring performance data
 *
834 835
 * Returns true if ITR changed, false if not
 *
836 837 838 839 840 841 842 843
 * Stores a new ITR value based on packets and byte counts during
 * the last interrupt.  The advantage of per interrupt computation
 * is faster updates and more accurate ITR for the current traffic
 * pattern.  Constants in this function were computed based on
 * theoretical maximum wire speed and thresholds were set based on
 * testing data as well as attempting to minimize response time
 * while increasing bulk throughput.
 **/
844
static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
845 846
{
	enum i40e_latency_range new_latency_range = rc->latency_range;
847
	struct i40e_q_vector *qv = rc->ring->q_vector;
848 849
	u32 new_itr = rc->itr;
	int bytes_per_int;
850
	int usecs;
851 852

	if (rc->total_packets == 0 || !rc->itr)
853
		return false;
854 855

	/* simple throttlerate management
856
	 *   0-10MB/s   lowest (50000 ints/s)
857
	 *  10-20MB/s   low    (20000 ints/s)
858 859
	 *  20-1249MB/s bulk   (18000 ints/s)
	 *  > 40000 Rx packets per second (8000 ints/s)
860 861 862 863
	 *
	 * The math works out because the divisor is in 10^(-6) which
	 * turns the bytes/us input value into MB/s values, but
	 * make sure to use usecs, as the register values written
864 865
	 * are in 2 usec increments in the ITR registers, and make sure
	 * to use the smoothed values that the countdown timer gives us.
866
	 */
867
	usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
868
	bytes_per_int = rc->total_bytes / usecs;
869

870
	switch (new_latency_range) {
871 872 873 874 875 876 877 878 879 880 881
	case I40E_LOWEST_LATENCY:
		if (bytes_per_int > 10)
			new_latency_range = I40E_LOW_LATENCY;
		break;
	case I40E_LOW_LATENCY:
		if (bytes_per_int > 20)
			new_latency_range = I40E_BULK_LATENCY;
		else if (bytes_per_int <= 10)
			new_latency_range = I40E_LOWEST_LATENCY;
		break;
	case I40E_BULK_LATENCY:
882
	case I40E_ULTRA_LATENCY:
883 884 885
	default:
		if (bytes_per_int <= 20)
			new_latency_range = I40E_LOW_LATENCY;
886 887
		break;
	}
888 889 890 891 892 893 894 895 896 897 898 899

	/* this is to adjust RX more aggressively when streaming small
	 * packets.  The value of 40000 was picked as it is just beyond
	 * what the hardware can receive per second if in low latency
	 * mode.
	 */
#define RX_ULTRA_PACKET_RATE 40000

	if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
	    (&qv->rx == rc))
		new_latency_range = I40E_ULTRA_LATENCY;

900
	rc->latency_range = new_latency_range;
901 902 903

	switch (new_latency_range) {
	case I40E_LOWEST_LATENCY:
904
		new_itr = I40E_ITR_50K;
905 906 907 908 909
		break;
	case I40E_LOW_LATENCY:
		new_itr = I40E_ITR_20K;
		break;
	case I40E_BULK_LATENCY:
910 911 912
		new_itr = I40E_ITR_18K;
		break;
	case I40E_ULTRA_LATENCY:
913 914 915 916 917 918 919 920
		new_itr = I40E_ITR_8K;
		break;
	default:
		break;
	}

	rc->total_bytes = 0;
	rc->total_packets = 0;
921 922 923 924 925 926 927

	if (new_itr != rc->itr) {
		rc->itr = new_itr;
		return true;
	}

	return false;
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
}

/**
 * i40e_clean_programming_status - clean the programming status descriptor
 * @rx_ring: the rx ring that has this descriptor
 * @rx_desc: the rx descriptor written back by HW
 *
 * Flow director should handle FD_FILTER_STATUS to check its filter programming
 * status being successful or not and take actions accordingly. FCoE should
 * handle its context/filter programming/invalidation status and take actions.
 *
 **/
static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
					  union i40e_rx_desc *rx_desc)
{
	u64 qw;
	u8 id;

	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
		  I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;

	if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
951
		i40e_fd_handle_status(rx_ring, rx_desc, id);
952 953 954 955 956
#ifdef I40E_FCOE
	else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
		 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
		i40e_fcoe_handle_status(rx_ring, rx_desc, id);
#endif
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
}

/**
 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
 * @tx_ring: the tx ring to set up
 *
 * Return 0 on success, negative on error
 **/
int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
{
	struct device *dev = tx_ring->dev;
	int bi_size;

	if (!dev)
		return -ENOMEM;

J
Jesse Brandeburg 已提交
973 974
	/* warn if we are about to overwrite the pointer */
	WARN_ON(tx_ring->tx_bi);
975 976 977 978 979 980 981
	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!tx_ring->tx_bi)
		goto err;

	/* round up to nearest 4K */
	tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
982 983 984 985
	/* add u32 for head writeback, align after this takes care of
	 * guaranteeing this is at least one cache line in size
	 */
	tx_ring->size += sizeof(u32);
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	tx_ring->size = ALIGN(tx_ring->size, 4096);
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
	if (!tx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
			 tx_ring->size);
		goto err;
	}

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	return 0;

err:
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_clean_rx_ring - Free Rx buffers
 * @rx_ring: ring to be cleaned
 **/
void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_bi)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
1021 1022
		struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];

1023 1024 1025 1026
		if (rx_bi->skb) {
			dev_kfree_skb(rx_bi->skb);
			rx_bi->skb = NULL;
		}
1027 1028 1029 1030 1031 1032 1033 1034
		if (!rx_bi->page)
			continue;

		dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
		__free_pages(rx_bi->page, 0);

		rx_bi->page = NULL;
		rx_bi->page_offset = 0;
1035 1036 1037 1038 1039 1040 1041 1042
	}

	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

1043
	rx_ring->next_to_alloc = 0;
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * i40e_free_rx_resources - Free Rx resources
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
void i40e_free_rx_resources(struct i40e_ring *rx_ring)
{
	i40e_clean_rx_ring(rx_ring);
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;

	if (rx_ring->desc) {
		dma_free_coherent(rx_ring->dev, rx_ring->size,
				  rx_ring->desc, rx_ring->dma);
		rx_ring->desc = NULL;
	}
}

/**
 * i40e_setup_rx_descriptors - Allocate Rx descriptors
 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
 *
 * Returns 0 on success, negative on failure
 **/
int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	int bi_size;

J
Jesse Brandeburg 已提交
1078 1079
	/* warn if we are about to overwrite the pointer */
	WARN_ON(rx_ring->rx_bi);
1080 1081 1082 1083 1084
	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!rx_ring->rx_bi)
		goto err;

1085
	u64_stats_init(&rx_ring->syncp);
1086

1087
	/* Round up to nearest 4K */
1088
	rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	rx_ring->size = ALIGN(rx_ring->size, 4096);
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);

	if (!rx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
			 rx_ring->size);
		goto err;
	}

1099
	rx_ring->next_to_alloc = 0;
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;
err:
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_release_rx_desc - Store the new tail and head values
 * @rx_ring: ring to bump
 * @val: new head index
 **/
static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
{
	rx_ring->next_to_use = val;
1118 1119 1120 1121

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	/* Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	writel(val, rx_ring->tail);
}

/**
1132 1133 1134
 * i40e_alloc_mapped_page - recycle or make a new page
 * @rx_ring: ring to use
 * @bi: rx_buffer struct to modify
1135
 *
1136 1137
 * Returns true if the page was successfully allocated or
 * reused.
1138
 **/
1139 1140
static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
				   struct i40e_rx_buffer *bi)
1141
{
1142 1143
	struct page *page = bi->page;
	dma_addr_t dma;
1144

1145 1146 1147 1148 1149
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(page)) {
		rx_ring->rx_stats.page_reuse_count++;
		return true;
	}
1150

1151 1152 1153 1154 1155 1156
	/* alloc new page for storage */
	page = dev_alloc_page();
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_page_failed++;
		return false;
	}
1157

1158 1159
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
1160

1161 1162
	/* if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
1163
	 */
1164 1165 1166 1167
	if (dma_mapping_error(rx_ring->dev, dma)) {
		__free_pages(page, 0);
		rx_ring->rx_stats.alloc_page_failed++;
		return false;
1168 1169
	}

1170 1171 1172
	bi->dma = dma;
	bi->page = page;
	bi->page_offset = 0;
1173

1174 1175
	return true;
}
1176

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
/**
 * i40e_receive_skb - Send a completed packet up the stack
 * @rx_ring:  rx ring in play
 * @skb: packet to send up
 * @vlan_tag: vlan tag for packet
 **/
static void i40e_receive_skb(struct i40e_ring *rx_ring,
			     struct sk_buff *skb, u16 vlan_tag)
{
	struct i40e_q_vector *q_vector = rx_ring->q_vector;
1187

1188 1189 1190 1191 1192
	if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
	    (vlan_tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);

	napi_gro_receive(&q_vector->napi, skb);
1193 1194 1195
}

/**
1196
 * i40e_alloc_rx_buffers - Replace used receive buffers
1197 1198
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1199
 *
1200
 * Returns false if all allocations were successful, true if any fail
1201
 **/
1202
bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1203
{
1204
	u16 ntu = rx_ring->next_to_use;
1205 1206 1207 1208 1209
	union i40e_rx_desc *rx_desc;
	struct i40e_rx_buffer *bi;

	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev || !cleaned_count)
1210
		return false;
1211

1212 1213
	rx_desc = I40E_RX_DESC(rx_ring, ntu);
	bi = &rx_ring->rx_bi[ntu];
1214

1215 1216 1217
	do {
		if (!i40e_alloc_mapped_page(rx_ring, bi))
			goto no_buffers;
1218

1219 1220 1221 1222
		/* Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1223
		rx_desc->read.hdr_addr = 0;
1224

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
		rx_desc++;
		bi++;
		ntu++;
		if (unlikely(ntu == rx_ring->count)) {
			rx_desc = I40E_RX_DESC(rx_ring, 0);
			bi = rx_ring->rx_bi;
			ntu = 0;
		}

		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.qword1.status_error_len = 0;

		cleaned_count--;
	} while (cleaned_count);

	if (rx_ring->next_to_use != ntu)
		i40e_release_rx_desc(rx_ring, ntu);
1242 1243 1244

	return false;

1245
no_buffers:
1246 1247
	if (rx_ring->next_to_use != ntu)
		i40e_release_rx_desc(rx_ring, ntu);
1248 1249 1250 1251 1252

	/* make sure to come back via polling to try again after
	 * allocation failure
	 */
	return true;
1253 1254 1255 1256 1257 1258
}

/**
 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
 * @vsi: the VSI we care about
 * @skb: skb currently being received and modified
1259 1260 1261
 * @rx_desc: the receive descriptor
 *
 * skb->protocol must be set before this function is called
1262 1263 1264
 **/
static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
				    struct sk_buff *skb,
1265
				    union i40e_rx_desc *rx_desc)
1266
{
1267 1268
	struct i40e_rx_ptype_decoded decoded;
	u32 rx_error, rx_status;
1269
	bool ipv4, ipv6;
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	u8 ptype;
	u64 qword;

	qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
	rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
		   I40E_RXD_QW1_ERROR_SHIFT;
	rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
		    I40E_RXD_QW1_STATUS_SHIFT;
	decoded = decode_rx_desc_ptype(ptype);
1280

1281 1282
	skb->ip_summed = CHECKSUM_NONE;

1283 1284
	skb_checksum_none_assert(skb);

1285
	/* Rx csum enabled and ip headers found? */
1286 1287 1288 1289
	if (!(vsi->netdev->features & NETIF_F_RXCSUM))
		return;

	/* did the hardware decode the packet and checksum? */
1290
	if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1291 1292 1293 1294
		return;

	/* both known and outer_ip must be set for the below code to work */
	if (!(decoded.known && decoded.outer_ip))
1295 1296
		return;

1297 1298 1299 1300
	ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
	ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
1301 1302

	if (ipv4 &&
1303 1304
	    (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
			 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1305 1306
		goto checksum_fail;

J
Jesse Brandeburg 已提交
1307
	/* likely incorrect csum if alternate IP extension headers found */
1308
	if (ipv6 &&
1309
	    rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1310
		/* don't increment checksum err here, non-fatal err */
1311 1312
		return;

1313
	/* there was some L4 error, count error and punt packet to the stack */
1314
	if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
1315 1316 1317 1318 1319 1320
		goto checksum_fail;

	/* handle packets that were not able to be checksummed due
	 * to arrival speed, in this case the stack can compute
	 * the csum.
	 */
1321
	if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
1322 1323
		return;

1324 1325 1326
	/* If there is an outer header present that might contain a checksum
	 * we need to bump the checksum level by 1 to reflect the fact that
	 * we are indicating we validated the inner checksum.
1327
	 */
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
		skb->csum_level = 1;

	/* Only report checksum unnecessary for TCP, UDP, or SCTP */
	switch (decoded.inner_prot) {
	case I40E_RX_PTYPE_INNER_PROT_TCP:
	case I40E_RX_PTYPE_INNER_PROT_UDP:
	case I40E_RX_PTYPE_INNER_PROT_SCTP:
		skb->ip_summed = CHECKSUM_UNNECESSARY;
		/* fall though */
	default:
		break;
	}
1341 1342 1343 1344 1345

	return;

checksum_fail:
	vsi->back->hw_csum_rx_error++;
1346 1347 1348
}

/**
1349
 * i40e_ptype_to_htype - get a hash type
1350 1351 1352 1353
 * @ptype: the ptype value from the descriptor
 *
 * Returns a hash type to be used by skb_set_hash
 **/
1354
static inline int i40e_ptype_to_htype(u8 ptype)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
{
	struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);

	if (!decoded.known)
		return PKT_HASH_TYPE_NONE;

	if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
	    decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
		return PKT_HASH_TYPE_L4;
	else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
		 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
		return PKT_HASH_TYPE_L3;
	else
		return PKT_HASH_TYPE_L2;
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
/**
 * i40e_rx_hash - set the hash value in the skb
 * @ring: descriptor ring
 * @rx_desc: specific descriptor
 **/
static inline void i40e_rx_hash(struct i40e_ring *ring,
				union i40e_rx_desc *rx_desc,
				struct sk_buff *skb,
				u8 rx_ptype)
{
	u32 hash;
1382
	const __le64 rss_mask =
1383 1384 1385
		cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
			    I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);

1386
	if (!(ring->netdev->features & NETIF_F_RXHASH))
1387 1388 1389 1390 1391 1392 1393 1394
		return;

	if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
		hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
		skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
	}
}

1395
/**
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
 * @rx_ptype: the packet type decoded by hardware
 *
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, protocol, and
 * other fields within the skb.
 **/
static inline
void i40e_process_skb_fields(struct i40e_ring *rx_ring,
			     union i40e_rx_desc *rx_desc, struct sk_buff *skb,
			     u8 rx_ptype)
{
	u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
			I40E_RXD_QW1_STATUS_SHIFT;
	u32 rsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
		   I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;

	if (unlikely(rsyn)) {
		i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, rsyn);
		rx_ring->last_rx_timestamp = jiffies;
	}

	i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);

	/* modifies the skb - consumes the enet header */
	skb->protocol = eth_type_trans(skb, rx_ring->netdev);

	i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);

	skb_record_rx_queue(skb, rx_ring->queue_index);
}

/**
 * i40e_pull_tail - i40e specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an i40e specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void i40e_pull_tail(struct i40e_ring *rx_ring, struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/* it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/* we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
	pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

/**
 * i40e_cleanup_headers - Correct empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being fixed
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
{
	/* place header in linear portion of buffer */
	if (skb_is_nonlinear(skb))
		i40e_pull_tail(rx_ring, skb);

	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;

	return false;
}

/**
 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
 * Synchronizes page for reuse by the adapter
 **/
static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
			       struct i40e_rx_buffer *old_buff)
{
	struct i40e_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_bi[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	*new_buff = *old_buff;
}

/**
 * i40e_page_is_reserved - check if reuse is possible
 * @page: page struct to check
 */
static inline bool i40e_page_is_reserved(struct page *page)
{
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
}

/**
 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
 **/
static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
			     struct i40e_rx_buffer *rx_buffer,
			     union i40e_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	struct page *page = rx_buffer->page;
	u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	unsigned int size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
			    I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
#if (PAGE_SIZE < 8192)
	unsigned int truesize = I40E_RXBUFFER_2048;
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
#endif

	/* will the data fit in the skb we allocated? if so, just
	 * copy it as it is pretty small anyway
	 */
	if ((size <= I40E_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!i40e_page_is_reserved(page)))
			return true;

		/* this page cannot be reused so discard it */
		__free_pages(page, 0);
		return false;
	}

	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

	/* avoid re-using remote pages */
	if (unlikely(i40e_page_is_reserved(page)))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif

	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
	get_page(rx_buffer->page);

	return true;
}

/**
 * i40e_fetch_rx_buffer - Allocate skb and populate it
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_desc: descriptor containing info written by hardware
1611
 *
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
 * This function allocates an skb on the fly, and populates it with the page
 * data from the current receive descriptor, taking care to set up the skb
 * correctly, as well as handling calling the page recycle function if
 * necessary.
 */
static inline
struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
				     union i40e_rx_desc *rx_desc)
{
	struct i40e_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) + rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
		skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
				       I40E_RX_HDR_SIZE,
				       GFP_ATOMIC | __GFP_NOWARN);
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_buff_failed++;
			return NULL;
		}

		/* we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);
	} else {
		rx_buffer->skb = NULL;
	}

	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      I40E_RXBUFFER_2048,
				      DMA_FROM_DEVICE);

	/* pull page into skb */
	if (i40e_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		i40e_reuse_rx_page(rx_ring, rx_buffer);
		rx_ring->rx_stats.page_reuse_count++;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
}

/**
 * i40e_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
1692
 **/
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
			    union i40e_rx_desc *rx_desc,
			    struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(I40E_RX_DESC(rx_ring, ntc));

#define staterrlen rx_desc->wb.qword1.status_error_len
	if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
		i40e_clean_programming_status(rx_ring, rx_desc);
		rx_ring->rx_bi[ntc].skb = skb;
		return true;
	}
	/* if we are the last buffer then there is nothing else to do */
#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
	if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
		return false;

	/* place skb in next buffer to be received */
	rx_ring->rx_bi[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

/**
 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the system.
 *
 * Returns amount of work completed
 **/
static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
1736 1737 1738
{
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
	u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1739
	bool failure = false;
1740

1741 1742
	while (likely(total_rx_packets < budget)) {
		union i40e_rx_desc *rx_desc;
1743
		struct sk_buff *skb;
1744
		u32 rx_status;
1745
		u16 vlan_tag;
1746 1747 1748
		u8 rx_ptype;
		u64 qword;

1749 1750
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1751
			failure = failure ||
1752
				  i40e_alloc_rx_buffers(rx_ring, cleaned_count);
1753 1754 1755
			cleaned_count = 0;
		}

1756 1757
		rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);

1758
		qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1759 1760
		rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
			   I40E_RXD_QW1_PTYPE_SHIFT;
1761
		rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1762
			    I40E_RXD_QW1_STATUS_SHIFT;
1763

1764
		if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
1765 1766
			break;

1767 1768 1769 1770 1771 1772 1773 1774
		/* status_error_len will always be zero for unused descriptors
		 * because it's cleared in cleanup, and overlaps with hdr_addr
		 * which is always zero because packet split isn't used, if the
		 * hardware wrote DD then it will be non-zero
		 */
		if (!rx_desc->wb.qword1.status_error_len)
			break;

1775 1776 1777 1778
		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * DD bit is set.
		 */
1779
		dma_rmb();
1780

1781 1782 1783
		skb = i40e_fetch_rx_buffer(rx_ring, rx_desc);
		if (!skb)
			break;
1784 1785 1786

		cleaned_count++;

1787
		if (i40e_is_non_eop(rx_ring, rx_desc, skb))
1788 1789
			continue;

1790 1791 1792 1793 1794 1795
		/* ERR_MASK will only have valid bits if EOP set, and
		 * what we are doing here is actually checking
		 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
		 * the error field
		 */
		if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1796 1797 1798 1799
			dev_kfree_skb_any(skb);
			continue;
		}

1800 1801
		if (i40e_cleanup_headers(rx_ring, skb))
			continue;
1802 1803 1804 1805

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

1806 1807
		/* populate checksum, VLAN, and protocol */
		i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
1808 1809

#ifdef I40E_FCOE
1810 1811 1812
		if (unlikely(
		    i40e_rx_is_fcoe(rx_ptype) &&
		    !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
1813 1814 1815 1816
			dev_kfree_skb_any(skb);
			continue;
		}
#endif
1817 1818 1819 1820

		vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
			   le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;

1821 1822
		i40e_receive_skb(rx_ring, skb, vlan_tag);

1823 1824 1825
		/* update budget accounting */
		total_rx_packets++;
	}
1826

1827
	u64_stats_update_begin(&rx_ring->syncp);
1828 1829
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
1830
	u64_stats_update_end(&rx_ring->syncp);
1831 1832 1833
	rx_ring->q_vector->rx.total_packets += total_rx_packets;
	rx_ring->q_vector->rx.total_bytes += total_rx_bytes;

1834
	/* guarantee a trip back through this routine if there was a failure */
1835
	return failure ? budget : total_rx_packets;
1836 1837
}

1838 1839 1840 1841 1842
static u32 i40e_buildreg_itr(const int type, const u16 itr)
{
	u32 val;

	val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1843 1844 1845
	      /* Don't clear PBA because that can cause lost interrupts that
	       * came in while we were cleaning/polling
	       */
1846 1847 1848 1849 1850 1851 1852 1853
	      (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
	      (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);

	return val;
}

/* a small macro to shorten up some long lines */
#define INTREG I40E_PFINT_DYN_CTLN
1854 1855 1856 1857 1858 1859 1860 1861 1862
static inline int get_rx_itr_enabled(struct i40e_vsi *vsi, int idx)
{
	return !!(vsi->rx_rings[idx]->rx_itr_setting);
}

static inline int get_tx_itr_enabled(struct i40e_vsi *vsi, int idx)
{
	return !!(vsi->tx_rings[idx]->tx_itr_setting);
}
1863

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
/**
 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
 * @vsi: the VSI we care about
 * @q_vector: q_vector for which itr is being updated and interrupt enabled
 *
 **/
static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
					  struct i40e_q_vector *q_vector)
{
	struct i40e_hw *hw = &vsi->back->hw;
1874 1875
	bool rx = false, tx = false;
	u32 rxval, txval;
1876
	int vector;
1877
	int idx = q_vector->v_idx;
1878
	int rx_itr_setting, tx_itr_setting;
1879 1880

	vector = (q_vector->v_idx + vsi->base_vector);
1881

1882 1883 1884
	/* avoid dynamic calculation if in countdown mode OR if
	 * all dynamic is disabled
	 */
1885 1886
	rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);

1887 1888 1889
	rx_itr_setting = get_rx_itr_enabled(vsi, idx);
	tx_itr_setting = get_tx_itr_enabled(vsi, idx);

1890
	if (q_vector->itr_countdown > 0 ||
1891 1892
	    (!ITR_IS_DYNAMIC(rx_itr_setting) &&
	     !ITR_IS_DYNAMIC(tx_itr_setting))) {
1893 1894 1895
		goto enable_int;
	}

1896
	if (ITR_IS_DYNAMIC(tx_itr_setting)) {
1897 1898
		rx = i40e_set_new_dynamic_itr(&q_vector->rx);
		rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
1899
	}
1900

1901
	if (ITR_IS_DYNAMIC(tx_itr_setting)) {
1902 1903
		tx = i40e_set_new_dynamic_itr(&q_vector->tx);
		txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
1904
	}
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932

	if (rx || tx) {
		/* get the higher of the two ITR adjustments and
		 * use the same value for both ITR registers
		 * when in adaptive mode (Rx and/or Tx)
		 */
		u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);

		q_vector->tx.itr = q_vector->rx.itr = itr;
		txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
		tx = true;
		rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
		rx = true;
	}

	/* only need to enable the interrupt once, but need
	 * to possibly update both ITR values
	 */
	if (rx) {
		/* set the INTENA_MSK_MASK so that this first write
		 * won't actually enable the interrupt, instead just
		 * updating the ITR (it's bit 31 PF and VF)
		 */
		rxval |= BIT(31);
		/* don't check _DOWN because interrupt isn't being enabled */
		wr32(hw, INTREG(vector - 1), rxval);
	}

1933
enable_int:
1934 1935
	if (!test_bit(__I40E_DOWN, &vsi->state))
		wr32(hw, INTREG(vector - 1), txval);
1936 1937 1938 1939 1940

	if (q_vector->itr_countdown)
		q_vector->itr_countdown--;
	else
		q_vector->itr_countdown = ITR_COUNTDOWN_START;
1941 1942
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
/**
 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean all queues associated with a q_vector.
 *
 * Returns the amount of work done
 **/
int i40e_napi_poll(struct napi_struct *napi, int budget)
{
	struct i40e_q_vector *q_vector =
			       container_of(napi, struct i40e_q_vector, napi);
	struct i40e_vsi *vsi = q_vector->vsi;
1957
	struct i40e_ring *ring;
1958
	bool clean_complete = true;
1959
	bool arm_wb = false;
1960
	int budget_per_ring;
1961
	int work_done = 0;
1962 1963 1964 1965 1966 1967

	if (test_bit(__I40E_DOWN, &vsi->state)) {
		napi_complete(napi);
		return 0;
	}

1968 1969
	/* Clear hung_detected bit */
	clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
1970 1971 1972
	/* Since the actual Tx work is minimal, we can give the Tx a larger
	 * budget and be more aggressive about cleaning up the Tx descriptors.
	 */
1973
	i40e_for_each_ring(ring, q_vector->tx) {
1974
		if (!i40e_clean_tx_irq(vsi, ring, budget)) {
1975 1976 1977 1978
			clean_complete = false;
			continue;
		}
		arm_wb |= ring->arm_wb;
1979
		ring->arm_wb = false;
1980
	}
1981

1982 1983 1984 1985
	/* Handle case where we are called by netpoll with a budget of 0 */
	if (budget <= 0)
		goto tx_only;

1986 1987 1988 1989
	/* We attempt to distribute budget to each Rx queue fairly, but don't
	 * allow the budget to go below 1 because that would exit polling early.
	 */
	budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1990

1991
	i40e_for_each_ring(ring, q_vector->rx) {
1992
		int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
1993 1994

		work_done += cleaned;
1995 1996 1997
		/* if we clean as many as budgeted, we must not be done */
		if (cleaned >= budget_per_ring)
			clean_complete = false;
1998
	}
1999 2000

	/* If work not completed, return budget and polling will return */
2001
	if (!clean_complete) {
2002
tx_only:
2003 2004
		if (arm_wb) {
			q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2005
			i40e_enable_wb_on_itr(vsi, q_vector);
2006
		}
2007
		return budget;
2008
	}
2009

2010 2011 2012
	if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
		q_vector->arm_wb_state = false;

2013
	/* Work is done so exit the polling mode and re-enable the interrupt */
2014
	napi_complete_done(napi, work_done);
2015 2016 2017
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		i40e_update_enable_itr(vsi, q_vector);
	} else { /* Legacy mode */
2018
		i40e_irq_dynamic_enable_icr0(vsi->back, false);
2019 2020 2021 2022 2023 2024 2025 2026
	}
	return 0;
}

/**
 * i40e_atr - Add a Flow Director ATR filter
 * @tx_ring:  ring to add programming descriptor to
 * @skb:      send buffer
2027
 * @tx_flags: send tx flags
2028 2029
 **/
static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
2030
		     u32 tx_flags)
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
{
	struct i40e_filter_program_desc *fdir_desc;
	struct i40e_pf *pf = tx_ring->vsi->back;
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
	struct tcphdr *th;
	unsigned int hlen;
	u32 flex_ptype, dtype_cmd;
2042
	int l4_proto;
2043
	u16 i;
2044 2045

	/* make sure ATR is enabled */
J
Jesse Brandeburg 已提交
2046
	if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
2047 2048
		return;

2049 2050 2051
	if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;

2052 2053 2054 2055
	/* if sampling is disabled do nothing */
	if (!tx_ring->atr_sample_rate)
		return;

2056
	/* Currently only IPv4/IPv6 with TCP is supported */
2057 2058
	if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
		return;
2059

2060 2061 2062
	/* snag network header to get L4 type and address */
	hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
		      skb_inner_network_header(skb) : skb_network_header(skb);
2063

2064 2065 2066 2067
	/* Note: tx_flags gets modified to reflect inner protocols in
	 * tx_enable_csum function if encap is enabled.
	 */
	if (tx_flags & I40E_TX_FLAGS_IPV4) {
2068
		/* access ihl as u8 to avoid unaligned access on ia64 */
2069 2070
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
2071
	} else {
2072 2073 2074
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
2075 2076
	}

2077
	if (l4_proto != IPPROTO_TCP)
2078 2079
		return;

2080 2081
	th = (struct tcphdr *)(hdr.network + hlen);

2082 2083 2084
	/* Due to lack of space, no more new filters can be programmed */
	if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;
2085 2086
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
2087 2088 2089 2090 2091 2092
		/* HW ATR eviction will take care of removing filters on FIN
		 * and RST packets.
		 */
		if (th->fin || th->rst)
			return;
	}
2093 2094 2095

	tx_ring->atr_count++;

2096 2097 2098 2099 2100
	/* sample on all syn/fin/rst packets or once every atr sample rate */
	if (!th->fin &&
	    !th->syn &&
	    !th->rst &&
	    (tx_ring->atr_count < tx_ring->atr_sample_rate))
2101 2102 2103 2104 2105
		return;

	tx_ring->atr_count = 0;

	/* grab the next descriptor */
2106 2107 2108 2109 2110
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2111 2112 2113

	flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
		      I40E_TXD_FLTR_QW0_QINDEX_MASK;
2114
	flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
2115 2116 2117 2118 2119 2120 2121 2122 2123
		      (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
		      (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);

	flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;

	dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;

2124
	dtype_cmd |= (th->fin || th->rst) ?
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
		     (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
		     (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT);

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
		     I40E_TXD_FLTR_QW1_DEST_SHIFT;

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
		     I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;

2136
	dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
2137
	if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
2138 2139 2140 2141 2142 2143 2144 2145 2146
		dtype_cmd |=
			((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
	else
		dtype_cmd |=
			((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2147

2148 2149
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
2150 2151
		dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;

2152
	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
J
Jesse Brandeburg 已提交
2153
	fdir_desc->rsvd = cpu_to_le32(0);
2154
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
J
Jesse Brandeburg 已提交
2155
	fdir_desc->fd_id = cpu_to_le32(0);
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
}

/**
 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 * @flags:   the tx flags to be set
 *
 * Checks the skb and set up correspondingly several generic transmit flags
 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
 *
 * Returns error code indicate the frame should be dropped upon error and the
 * otherwise  returns 0 to indicate the flags has been set properly.
 **/
2170
#ifdef I40E_FCOE
2171
inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2172 2173
				      struct i40e_ring *tx_ring,
				      u32 *flags)
2174 2175 2176 2177
#else
static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
					     struct i40e_ring *tx_ring,
					     u32 *flags)
2178
#endif
2179 2180 2181 2182
{
	__be16 protocol = skb->protocol;
	u32  tx_flags = 0;

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	if (protocol == htons(ETH_P_8021Q) &&
	    !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
		/* When HW VLAN acceleration is turned off by the user the
		 * stack sets the protocol to 8021q so that the driver
		 * can take any steps required to support the SW only
		 * VLAN handling.  In our case the driver doesn't need
		 * to take any further steps so just set the protocol
		 * to the encapsulated ethertype.
		 */
		skb->protocol = vlan_get_protocol(skb);
		goto out;
	}

2196
	/* if we have a HW VLAN tag being added, default to the HW one */
2197 2198
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
2199 2200
		tx_flags |= I40E_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN, check the next protocol and store the tag */
2201
	} else if (protocol == htons(ETH_P_8021Q)) {
2202
		struct vlan_hdr *vhdr, _vhdr;
J
Jesse Brandeburg 已提交
2203

2204 2205 2206 2207 2208 2209 2210 2211 2212
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			return -EINVAL;

		protocol = vhdr->h_vlan_encapsulated_proto;
		tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= I40E_TX_FLAGS_SW_VLAN;
	}

2213 2214 2215
	if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
		goto out;

2216
	/* Insert 802.1p priority into VLAN header */
2217 2218
	if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
	    (skb->priority != TC_PRIO_CONTROL)) {
2219 2220 2221 2222 2223
		tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
		tx_flags |= (skb->priority & 0x7) <<
				I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
		if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
2224 2225 2226 2227 2228
			int rc;

			rc = skb_cow_head(skb, 0);
			if (rc < 0)
				return rc;
2229 2230 2231 2232 2233 2234 2235
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 I40E_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= I40E_TX_FLAGS_HW_VLAN;
		}
	}
2236 2237

out:
2238 2239 2240 2241 2242 2243 2244 2245
	*flags = tx_flags;
	return 0;
}

/**
 * i40e_tso - set up the tso context descriptor
 * @skb:      ptr to the skb we're sending
 * @hdr_len:  ptr to the size of the packet header
2246
 * @cd_type_cmd_tso_mss: Quad Word 1
2247 2248 2249
 *
 * Returns 0 if no TSO can happen, 1 if tso is going, or error
 **/
2250
static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
2251
{
2252
	u64 cd_cmd, cd_tso_len, cd_mss;
2253 2254 2255 2256 2257
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
2258 2259
	union {
		struct tcphdr *tcp;
2260
		struct udphdr *udp;
2261 2262 2263
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
2264 2265
	int err;

2266 2267 2268
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2269 2270 2271
	if (!skb_is_gso(skb))
		return 0;

2272 2273 2274
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
2275

2276 2277
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2278

2279 2280 2281 2282
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
		ip.v4->tot_len = 0;
		ip.v4->check = 0;
2283
	} else {
2284 2285 2286
		ip.v6->payload_len = 0;
	}

2287
	if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
2288
					 SKB_GSO_GRE_CSUM |
2289
					 SKB_GSO_IPXIP4 |
2290
					 SKB_GSO_IPXIP6 |
2291
					 SKB_GSO_UDP_TUNNEL |
2292
					 SKB_GSO_UDP_TUNNEL_CSUM)) {
2293 2294 2295 2296
		if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
		    (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
			l4.udp->len = 0;

2297 2298 2299 2300
			/* determine offset of outer transport header */
			l4_offset = l4.hdr - skb->data;

			/* remove payload length from outer checksum */
2301 2302
			paylen = skb->len - l4_offset;
			csum_replace_by_diff(&l4.udp->check, htonl(paylen));
2303 2304
		}

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
		/* reset pointers to inner headers */
		ip.hdr = skb_inner_network_header(skb);
		l4.hdr = skb_inner_transport_header(skb);

		/* initialize inner IP header fields */
		if (ip.v4->version == 4) {
			ip.v4->tot_len = 0;
			ip.v4->check = 0;
		} else {
			ip.v6->payload_len = 0;
		}
2316 2317
	}

2318 2319 2320 2321
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* remove payload length from inner checksum */
2322 2323
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
2324 2325 2326

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;
2327 2328 2329 2330 2331

	/* find the field values */
	cd_cmd = I40E_TX_CTX_DESC_TSO;
	cd_tso_len = skb->len - *hdr_len;
	cd_mss = skb_shinfo(skb)->gso_size;
2332 2333 2334
	*cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
				(cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
				(cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
2335 2336 2337
	return 1;
}

J
Jacob Keller 已提交
2338 2339 2340 2341 2342
/**
 * i40e_tsyn - set up the tsyn context descriptor
 * @tx_ring:  ptr to the ring to send
 * @skb:      ptr to the skb we're sending
 * @tx_flags: the collected send information
2343
 * @cd_type_cmd_tso_mss: Quad Word 1
J
Jacob Keller 已提交
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
 *
 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
 **/
static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, u64 *cd_type_cmd_tso_mss)
{
	struct i40e_pf *pf;

	if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
		return 0;

	/* Tx timestamps cannot be sampled when doing TSO */
	if (tx_flags & I40E_TX_FLAGS_TSO)
		return 0;

	/* only timestamp the outbound packet if the user has requested it and
	 * we are not already transmitting a packet to be timestamped
	 */
	pf = i40e_netdev_to_pf(tx_ring->netdev);
2363 2364 2365
	if (!(pf->flags & I40E_FLAG_PTP))
		return 0;

2366 2367
	if (pf->ptp_tx &&
	    !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
J
Jacob Keller 已提交
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		pf->ptp_tx_skb = skb_get(skb);
	} else {
		return 0;
	}

	*cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
				I40E_TXD_CTX_QW1_CMD_SHIFT;

	return 1;
}

2380 2381 2382
/**
 * i40e_tx_enable_csum - Enable Tx checksum offloads
 * @skb: send buffer
2383
 * @tx_flags: pointer to Tx flags currently set
2384 2385
 * @td_cmd: Tx descriptor command bits to set
 * @td_offset: Tx descriptor header offsets to set
2386
 * @tx_ring: Tx descriptor ring
2387 2388
 * @cd_tunneling: ptr to context desc bits
 **/
2389 2390 2391 2392
static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
			       u32 *td_cmd, u32 *td_offset,
			       struct i40e_ring *tx_ring,
			       u32 *cd_tunneling)
2393
{
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		struct udphdr *udp;
		unsigned char *hdr;
	} l4;
2404
	unsigned char *exthdr;
2405
	u32 offset, cmd = 0;
2406
	__be16 frag_off;
2407 2408
	u8 l4_proto = 0;

2409 2410 2411
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2412 2413
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2414

2415 2416 2417
	/* compute outer L2 header size */
	offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;

2418
	if (skb->encapsulation) {
2419
		u32 tunnel = 0;
2420 2421
		/* define outer network header type */
		if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2422 2423 2424 2425
			tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
				  I40E_TX_CTX_EXT_IP_IPV4 :
				  I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;

2426 2427
			l4_proto = ip.v4->protocol;
		} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2428
			tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
2429 2430

			exthdr = ip.hdr + sizeof(*ip.v6);
2431
			l4_proto = ip.v6->nexthdr;
2432 2433 2434
			if (l4.hdr != exthdr)
				ipv6_skip_exthdr(skb, exthdr - skb->data,
						 &l4_proto, &frag_off);
2435 2436 2437 2438
		}

		/* define outer transport */
		switch (l4_proto) {
2439
		case IPPROTO_UDP:
2440
			tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
2441
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2442
			break;
2443
		case IPPROTO_GRE:
2444
			tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
2445
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2446
			break;
2447 2448 2449 2450 2451
		case IPPROTO_IPIP:
		case IPPROTO_IPV6:
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
			l4.hdr = skb_inner_network_header(skb);
			break;
2452
		default:
2453 2454 2455 2456 2457
			if (*tx_flags & I40E_TX_FLAGS_TSO)
				return -1;

			skb_checksum_help(skb);
			return 0;
2458
		}
2459

2460 2461 2462 2463 2464 2465 2466
		/* compute outer L3 header size */
		tunnel |= ((l4.hdr - ip.hdr) / 4) <<
			  I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;

		/* switch IP header pointer from outer to inner header */
		ip.hdr = skb_inner_network_header(skb);

2467 2468 2469 2470
		/* compute tunnel header size */
		tunnel |= ((ip.hdr - l4.hdr) / 2) <<
			  I40E_TXD_CTX_QW0_NATLEN_SHIFT;

2471 2472
		/* indicate if we need to offload outer UDP header */
		if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
2473
		    !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2474 2475 2476
		    (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
			tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;

2477 2478 2479
		/* record tunnel offload values */
		*cd_tunneling |= tunnel;

2480 2481
		/* switch L4 header pointer from outer to inner */
		l4.hdr = skb_inner_transport_header(skb);
2482
		l4_proto = 0;
2483

2484 2485 2486 2487 2488
		/* reset type as we transition from outer to inner headers */
		*tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
		if (ip.v4->version == 4)
			*tx_flags |= I40E_TX_FLAGS_IPV4;
		if (ip.v6->version == 6)
2489
			*tx_flags |= I40E_TX_FLAGS_IPV6;
2490 2491 2492
	}

	/* Enable IP checksum offloads */
2493
	if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2494
		l4_proto = ip.v4->protocol;
2495 2496 2497
		/* the stack computes the IP header already, the only time we
		 * need the hardware to recompute it is in the case of TSO.
		 */
2498 2499 2500
		cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
		       I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
		       I40E_TX_DESC_CMD_IIPT_IPV4;
2501
	} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2502
		cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2503 2504 2505 2506 2507 2508

		exthdr = ip.hdr + sizeof(*ip.v6);
		l4_proto = ip.v6->nexthdr;
		if (l4.hdr != exthdr)
			ipv6_skip_exthdr(skb, exthdr - skb->data,
					 &l4_proto, &frag_off);
2509
	}
2510

2511 2512
	/* compute inner L3 header size */
	offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2513 2514

	/* Enable L4 checksum offloads */
2515
	switch (l4_proto) {
2516 2517
	case IPPROTO_TCP:
		/* enable checksum offloads */
2518 2519
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
		offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2520 2521 2522
		break;
	case IPPROTO_SCTP:
		/* enable SCTP checksum offload */
2523 2524 2525
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
		offset |= (sizeof(struct sctphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2526 2527 2528
		break;
	case IPPROTO_UDP:
		/* enable UDP checksum offload */
2529 2530 2531
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
		offset |= (sizeof(struct udphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2532 2533
		break;
	default:
2534 2535 2536 2537
		if (*tx_flags & I40E_TX_FLAGS_TSO)
			return -1;
		skb_checksum_help(skb);
		return 0;
2538
	}
2539 2540 2541

	*td_cmd |= cmd;
	*td_offset |= offset;
2542 2543

	return 1;
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
}

/**
 * i40e_create_tx_ctx Build the Tx context descriptor
 * @tx_ring:  ring to create the descriptor on
 * @cd_type_cmd_tso_mss: Quad Word 1
 * @cd_tunneling: Quad Word 0 - bits 0-31
 * @cd_l2tag2: Quad Word 0 - bits 32-63
 **/
static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
			       const u64 cd_type_cmd_tso_mss,
			       const u32 cd_tunneling, const u32 cd_l2tag2)
{
	struct i40e_tx_context_desc *context_desc;
2558
	int i = tx_ring->next_to_use;
2559

2560 2561
	if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
	    !cd_tunneling && !cd_l2tag2)
2562 2563 2564
		return;

	/* grab the next descriptor */
2565 2566 2567 2568
	context_desc = I40E_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2569 2570 2571 2572

	/* cpu_to_le32 and assign to struct fields */
	context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
	context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
2573
	context_desc->rsvd = cpu_to_le16(0);
2574 2575 2576
	context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
}

E
Eric Dumazet 已提交
2577 2578 2579 2580 2581 2582 2583
/**
 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
 * @tx_ring: the ring to be checked
 * @size:    the size buffer we want to assure is available
 *
 * Returns -EBUSY if a stop is needed, else 0
 **/
2584
int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
E
Eric Dumazet 已提交
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
	/* Memory barrier before checking head and tail */
	smp_mb();

	/* Check again in a case another CPU has just made room available. */
	if (likely(I40E_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

2600
/**
2601
 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
2602 2603
 * @skb:      send buffer
 *
2604 2605 2606 2607 2608 2609 2610 2611
 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
 * and so we need to figure out the cases where we need to linearize the skb.
 *
 * For TSO we need to count the TSO header and segment payload separately.
 * As such we need to check cases where we have 7 fragments or more as we
 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
 * the segment payload in the first descriptor, and another 7 for the
 * fragments.
2612
 **/
2613
bool __i40e_chk_linearize(struct sk_buff *skb)
2614
{
2615
	const struct skb_frag_struct *frag, *stale;
2616
	int nr_frags, sum;
2617

2618
	/* no need to check if number of frags is less than 7 */
2619
	nr_frags = skb_shinfo(skb)->nr_frags;
2620
	if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
2621
		return false;
2622

2623
	/* We need to walk through the list and validate that each group
2624
	 * of 6 fragments totals at least gso_size.
2625
	 */
2626
	nr_frags -= I40E_MAX_BUFFER_TXD - 2;
2627 2628 2629 2630 2631 2632 2633 2634
	frag = &skb_shinfo(skb)->frags[0];

	/* Initialize size to the negative value of gso_size minus 1.  We
	 * use this as the worst case scenerio in which the frag ahead
	 * of us only provides one byte which is why we are limited to 6
	 * descriptors for a single transmit as the header and previous
	 * fragment are already consuming 2 descriptors.
	 */
2635
	sum = 1 - skb_shinfo(skb)->gso_size;
2636

2637 2638 2639 2640 2641 2642
	/* Add size of frags 0 through 4 to create our initial sum */
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
2643 2644 2645 2646 2647 2648

	/* Walk through fragments adding latest fragment, testing it, and
	 * then removing stale fragments from the sum.
	 */
	stale = &skb_shinfo(skb)->frags[0];
	for (;;) {
2649
		sum += skb_frag_size(frag++);
2650 2651 2652 2653 2654

		/* if sum is negative we failed to make sufficient progress */
		if (sum < 0)
			return true;

2655
		if (!nr_frags--)
2656 2657
			break;

2658
		sum -= skb_frag_size(stale++);
2659 2660
	}

2661
	return false;
2662 2663
}

2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
/**
 * i40e_tx_map - Build the Tx descriptor
 * @tx_ring:  ring to send buffer on
 * @skb:      send buffer
 * @first:    first buffer info buffer to use
 * @tx_flags: collected send information
 * @hdr_len:  size of the packet header
 * @td_cmd:   the command field in the descriptor
 * @td_offset: offset for checksum or crc
 **/
2674
#ifdef I40E_FCOE
2675
inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2676 2677
			struct i40e_tx_buffer *first, u32 tx_flags,
			const u8 hdr_len, u32 td_cmd, u32 td_offset)
2678 2679 2680 2681
#else
static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
			       struct i40e_tx_buffer *first, u32 tx_flags,
			       const u8 hdr_len, u32 td_cmd, u32 td_offset)
2682
#endif
2683 2684 2685
{
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
A
Alexander Duyck 已提交
2686
	struct skb_frag_struct *frag;
2687 2688
	struct i40e_tx_buffer *tx_bi;
	struct i40e_tx_desc *tx_desc;
A
Alexander Duyck 已提交
2689
	u16 i = tx_ring->next_to_use;
2690 2691 2692
	u32 td_tag = 0;
	dma_addr_t dma;
	u16 gso_segs;
2693 2694 2695
	u16 desc_count = 0;
	bool tail_bump = true;
	bool do_rs = false;
2696 2697 2698 2699 2700 2701 2702

	if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
		td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
		td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
			 I40E_TX_FLAGS_VLAN_SHIFT;
	}

A
Alexander Duyck 已提交
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
	if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
		gso_segs = skb_shinfo(skb)->gso_segs;
	else
		gso_segs = 1;

	/* multiply data chunks by size of headers */
	first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
	first->gso_segs = gso_segs;
	first->skb = skb;
	first->tx_flags = tx_flags;

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);

2716
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
2717 2718 2719
	tx_bi = first;

	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2720 2721
		unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;

A
Alexander Duyck 已提交
2722 2723 2724 2725 2726 2727 2728
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_bi, len, size);
		dma_unmap_addr_set(tx_bi, dma, dma);

2729 2730
		/* align size to end of page */
		max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
A
Alexander Duyck 已提交
2731 2732 2733
		tx_desc->buffer_addr = cpu_to_le64(dma);

		while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2734 2735
			tx_desc->cmd_type_offset_bsz =
				build_ctob(td_cmd, td_offset,
2736
					   max_data, td_tag);
2737 2738 2739

			tx_desc++;
			i++;
2740 2741
			desc_count++;

2742 2743 2744 2745 2746
			if (i == tx_ring->count) {
				tx_desc = I40E_TX_DESC(tx_ring, 0);
				i = 0;
			}

2747 2748
			dma += max_data;
			size -= max_data;
2749

2750
			max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
A
Alexander Duyck 已提交
2751 2752
			tx_desc->buffer_addr = cpu_to_le64(dma);
		}
2753 2754 2755 2756

		if (likely(!data_len))
			break;

A
Alexander Duyck 已提交
2757 2758
		tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
							  size, td_tag);
2759 2760 2761

		tx_desc++;
		i++;
2762 2763
		desc_count++;

2764 2765 2766 2767 2768
		if (i == tx_ring->count) {
			tx_desc = I40E_TX_DESC(tx_ring, 0);
			i = 0;
		}

A
Alexander Duyck 已提交
2769 2770
		size = skb_frag_size(frag);
		data_len -= size;
2771

A
Alexander Duyck 已提交
2772 2773
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
2774

A
Alexander Duyck 已提交
2775 2776
		tx_bi = &tx_ring->tx_bi[i];
	}
2777

A
Alexander Duyck 已提交
2778 2779 2780 2781 2782 2783 2784 2785 2786
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

2787
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
E
Eric Dumazet 已提交
2788
	i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811

	/* Algorithm to optimize tail and RS bit setting:
	 * if xmit_more is supported
	 *	if xmit_more is true
	 *		do not update tail and do not mark RS bit.
	 *	if xmit_more is false and last xmit_more was false
	 *		if every packet spanned less than 4 desc
	 *			then set RS bit on 4th packet and update tail
	 *			on every packet
	 *		else
	 *			update tail and set RS bit on every packet.
	 *	if xmit_more is false and last_xmit_more was true
	 *		update tail and set RS bit.
	 *
	 * Optimization: wmb to be issued only in case of tail update.
	 * Also optimize the Descriptor WB path for RS bit with the same
	 * algorithm.
	 *
	 * Note: If there are less than 4 packets
	 * pending and interrupts were disabled the service task will
	 * trigger a force WB.
	 */
	if (skb->xmit_more  &&
2812
	    !netif_xmit_stopped(txring_txq(tx_ring))) {
2813 2814 2815
		tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		tail_bump = false;
	} else if (!skb->xmit_more &&
2816
		   !netif_xmit_stopped(txring_txq(tx_ring)) &&
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
		   (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
		   (tx_ring->packet_stride < WB_STRIDE) &&
		   (desc_count < WB_STRIDE)) {
		tx_ring->packet_stride++;
	} else {
		tx_ring->packet_stride = 0;
		tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		do_rs = true;
	}
	if (do_rs)
		tx_ring->packet_stride = 0;

	tx_desc->cmd_type_offset_bsz =
			build_ctob(td_cmd, td_offset, size, td_tag) |
			cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
						  I40E_TX_DESC_CMD_EOP) <<
						  I40E_TXD_QW1_CMD_SHIFT);

A
Alexander Duyck 已提交
2835
	/* notify HW of packet */
C
Carolyn Wyborny 已提交
2836
	if (!tail_bump) {
2837
		prefetchw(tx_desc + 1);
C
Carolyn Wyborny 已提交
2838
	} else {
2839 2840 2841 2842 2843 2844 2845 2846
		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, tx_ring->tail);
	}
2847 2848 2849
	return;

dma_error:
A
Alexander Duyck 已提交
2850
	dev_info(tx_ring->dev, "TX DMA map failed\n");
2851 2852 2853 2854

	/* clear dma mappings for failed tx_bi map */
	for (;;) {
		tx_bi = &tx_ring->tx_bi[i];
A
Alexander Duyck 已提交
2855
		i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
		if (tx_bi == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
}

/**
 * i40e_xmit_frame_ring - Sends buffer on Tx ring
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
					struct i40e_ring *tx_ring)
{
	u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
	u32 cd_tunneling = 0, cd_l2tag2 = 0;
	struct i40e_tx_buffer *first;
	u32 td_offset = 0;
	u32 tx_flags = 0;
	__be16 protocol;
	u32 td_cmd = 0;
	u8 hdr_len = 0;
2884
	int tso, count;
J
Jacob Keller 已提交
2885
	int tsyn;
J
Jesse Brandeburg 已提交
2886

2887 2888 2889
	/* prefetch the data, we'll need it later */
	prefetch(skb->data);

2890
	count = i40e_xmit_descriptor_count(skb);
2891 2892 2893
	if (i40e_chk_linearize(skb, count)) {
		if (__skb_linearize(skb))
			goto out_drop;
2894
		count = i40e_txd_use_count(skb->len);
2895 2896
		tx_ring->tx_stats.tx_linearize++;
	}
2897 2898 2899 2900 2901 2902 2903 2904 2905

	/* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
	 *       + 4 desc gap to avoid the cache line where head is,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
		tx_ring->tx_stats.tx_busy++;
2906
		return NETDEV_TX_BUSY;
2907
	}
2908 2909 2910 2911 2912 2913

	/* prepare the xmit flags */
	if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
		goto out_drop;

	/* obtain protocol of skb */
2914
	protocol = vlan_get_protocol(skb);
2915 2916 2917 2918 2919

	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_bi[tx_ring->next_to_use];

	/* setup IPv4/IPv6 offloads */
2920
	if (protocol == htons(ETH_P_IP))
2921
		tx_flags |= I40E_TX_FLAGS_IPV4;
2922
	else if (protocol == htons(ETH_P_IPV6))
2923 2924
		tx_flags |= I40E_TX_FLAGS_IPV6;

2925
	tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
2926 2927 2928 2929 2930 2931

	if (tso < 0)
		goto out_drop;
	else if (tso)
		tx_flags |= I40E_TX_FLAGS_TSO;

2932 2933 2934 2935 2936 2937
	/* Always offload the checksum, since it's in the data descriptor */
	tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
				  tx_ring, &cd_tunneling);
	if (tso < 0)
		goto out_drop;

J
Jacob Keller 已提交
2938 2939 2940 2941 2942
	tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);

	if (tsyn)
		tx_flags |= I40E_TX_FLAGS_TSYN;

2943 2944
	skb_tx_timestamp(skb);

2945 2946 2947
	/* always enable CRC insertion offload */
	td_cmd |= I40E_TX_DESC_CMD_ICRC;

2948 2949 2950 2951 2952 2953 2954
	i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
			   cd_tunneling, cd_l2tag2);

	/* Add Flow Director ATR if it's enabled.
	 *
	 * NOTE: this must always be directly before the data descriptor.
	 */
2955
	i40e_atr(tx_ring, skb, tx_flags);
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977

	i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
		    td_cmd, td_offset);

	return NETDEV_TX_OK;

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
}

/**
 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
 * @skb:    send buffer
 * @netdev: network interface device structure
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct i40e_netdev_priv *np = netdev_priv(netdev);
	struct i40e_vsi *vsi = np->vsi;
2978
	struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
2979 2980 2981 2982

	/* hardware can't handle really short frames, hardware padding works
	 * beyond this point
	 */
2983 2984
	if (skb_put_padto(skb, I40E_MIN_TX_LEN))
		return NETDEV_TX_OK;
2985 2986 2987

	return i40e_xmit_frame_ring(skb, tx_ring);
}