i40e_txrx.c 82.5 KB
Newer Older
1 2 3
/*******************************************************************************
 *
 * Intel Ethernet Controller XL710 Family Linux Driver
4
 * Copyright(c) 2013 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
G
Greg Rose 已提交
15 16
 * You should have received a copy of the GNU General Public License along
 * with this program.  If not, see <http://www.gnu.org/licenses/>.
17 18 19 20 21 22 23 24 25 26
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 ******************************************************************************/

M
Mitch Williams 已提交
27
#include <linux/prefetch.h>
28
#include <net/busy_poll.h>
29
#include "i40e.h"
30
#include "i40e_prototype.h"
31 32 33 34 35 36 37 38 39 40 41

static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
				u32 td_tag)
{
	return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
			   ((u64)td_cmd  << I40E_TXD_QW1_CMD_SHIFT) |
			   ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
			   ((u64)size  << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
			   ((u64)td_tag  << I40E_TXD_QW1_L2TAG1_SHIFT));
}

42
#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
43
#define I40E_FD_CLEAN_DELAY 10
44 45
/**
 * i40e_program_fdir_filter - Program a Flow Director filter
46 47
 * @fdir_data: Packet data that will be filter parameters
 * @raw_packet: the pre-allocated packet buffer for FDir
48
 * @pf: The PF pointer
49 50
 * @add: True for add/update, False for remove
 **/
51
int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
52 53 54
			     struct i40e_pf *pf, bool add)
{
	struct i40e_filter_program_desc *fdir_desc;
55
	struct i40e_tx_buffer *tx_buf, *first;
56 57
	struct i40e_tx_desc *tx_desc;
	struct i40e_ring *tx_ring;
58
	unsigned int fpt, dcc;
59 60 61 62
	struct i40e_vsi *vsi;
	struct device *dev;
	dma_addr_t dma;
	u32 td_cmd = 0;
63
	u16 delay = 0;
64 65 66 67
	u16 i;

	/* find existing FDIR VSI */
	vsi = NULL;
M
Mitch Williams 已提交
68
	for (i = 0; i < pf->num_alloc_vsi; i++)
69 70 71 72 73
		if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
			vsi = pf->vsi[i];
	if (!vsi)
		return -ENOENT;

74
	tx_ring = vsi->tx_rings[0];
75 76
	dev = tx_ring->dev;

77 78 79 80 81 82 83 84 85 86 87
	/* we need two descriptors to add/del a filter and we can wait */
	do {
		if (I40E_DESC_UNUSED(tx_ring) > 1)
			break;
		msleep_interruptible(1);
		delay++;
	} while (delay < I40E_FD_CLEAN_DELAY);

	if (!(I40E_DESC_UNUSED(tx_ring) > 1))
		return -EAGAIN;

88 89
	dma = dma_map_single(dev, raw_packet,
			     I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
90 91 92 93
	if (dma_mapping_error(dev, dma))
		goto dma_fail;

	/* grab the next descriptor */
94 95
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
96 97
	first = &tx_ring->tx_bi[i];
	memset(first, 0, sizeof(struct i40e_tx_buffer));
98

99
	tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
100

101 102
	fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
	      I40E_TXD_FLTR_QW0_QINDEX_MASK;
103

104 105
	fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
	       I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
106

107 108
	fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
	       I40E_TXD_FLTR_QW0_PCTYPE_MASK;
109 110 111

	/* Use LAN VSI Id if not programmed by user */
	if (fdir_data->dest_vsi == 0)
112 113
		fpt |= (pf->vsi[pf->lan_vsi]->id) <<
		       I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
114
	else
115 116 117 118 119
		fpt |= ((u32)fdir_data->dest_vsi <<
			I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
		       I40E_TXD_FLTR_QW0_DEST_VSI_MASK;

	dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
120 121

	if (add)
122 123
		dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		       I40E_TXD_FLTR_QW1_PCMD_SHIFT;
124
	else
125 126
		dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		       I40E_TXD_FLTR_QW1_PCMD_SHIFT;
127

128 129
	dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
	       I40E_TXD_FLTR_QW1_DEST_MASK;
130

131 132
	dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
	       I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
133 134

	if (fdir_data->cnt_index != 0) {
135 136 137
		dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
		dcc |= ((u32)fdir_data->cnt_index <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
138
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
139 140
	}

J
Jesse Brandeburg 已提交
141 142
	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
	fdir_desc->rsvd = cpu_to_le32(0);
143
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
144 145 146
	fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);

	/* Now program a dummy descriptor */
147 148
	i = tx_ring->next_to_use;
	tx_desc = I40E_TX_DESC(tx_ring, i);
149
	tx_buf = &tx_ring->tx_bi[i];
150

151 152 153
	tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;

	memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
154

155
	/* record length, and DMA address */
156
	dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
157 158
	dma_unmap_addr_set(tx_buf, dma, dma);

159
	tx_desc->buffer_addr = cpu_to_le64(dma);
160
	td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
161

162 163 164
	tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
	tx_buf->raw_buf = (void *)raw_packet;

165
	tx_desc->cmd_type_offset_bsz =
166
		build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
167 168

	/* Force memory writes to complete before letting h/w
169
	 * know there are new descriptors to fetch.
170 171 172
	 */
	wmb();

173
	/* Mark the data descriptor to be watched */
174
	first->next_to_watch = tx_desc;
175

176 177 178 179 180 181 182
	writel(tx_ring->next_to_use, tx_ring->tail);
	return 0;

dma_fail:
	return -1;
}

183 184 185 186 187 188 189 190 191 192 193 194
#define IP_HEADER_OFFSET 14
#define I40E_UDPIP_DUMMY_PACKET_LEN 42
/**
 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
195
				   bool add)
196 197 198 199 200
{
	struct i40e_pf *pf = vsi->back;
	struct udphdr *udp;
	struct iphdr *ip;
	bool err = false;
201
	u8 *raw_packet;
202 203 204 205 206
	int ret;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};

207 208 209
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
210 211 212 213 214 215 216 217 218 219 220
	memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	udp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	udp->source = fd_data->src_port;

221 222 223 224
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
	if (ret) {
		dev_info(&pf->pdev->dev,
225 226
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
227
		err = true;
228
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
229 230 231 232 233 234 235 236
		if (add)
			dev_info(&pf->pdev->dev,
				 "Filter OK for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
237
	}
238 239 240
	if (err)
		kfree(raw_packet);

241 242 243 244 245 246 247 248 249 250 251 252 253 254
	return err ? -EOPNOTSUPP : 0;
}

#define I40E_TCPIP_DUMMY_PACKET_LEN 54
/**
 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
255
				   bool add)
256 257 258 259 260
{
	struct i40e_pf *pf = vsi->back;
	struct tcphdr *tcp;
	struct iphdr *ip;
	bool err = false;
261
	u8 *raw_packet;
262 263 264 265 266 267 268
	int ret;
	/* Dummy packet */
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
		0x0, 0x72, 0, 0, 0, 0};

269 270 271
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
272 273 274 275 276 277 278 279 280 281 282 283
	memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	tcp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	tcp->source = fd_data->src_port;

	if (add) {
284
		pf->fd_tcp_rule++;
285
		if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
286 287
			if (I40E_DEBUG_FD & pf->hw.debug_mask)
				dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
288 289
			pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
		}
290 291 292 293 294
	} else {
		pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
				  (pf->fd_tcp_rule - 1) : 0;
		if (pf->fd_tcp_rule == 0) {
			pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
295 296
			if (I40E_DEBUG_FD & pf->hw.debug_mask)
				dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
297
		}
298 299
	}

300
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
301 302 303 304
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

	if (ret) {
		dev_info(&pf->pdev->dev,
305 306
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
307
		err = true;
308
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
309 310 311 312 313 314 315
		if (add)
			dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
316 317
	}

318 319 320
	if (err)
		kfree(raw_packet);

321 322 323 324 325 326 327 328 329 330
	return err ? -EOPNOTSUPP : 0;
}

/**
 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
 * a specific flow spec
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
J
Jesse Brandeburg 已提交
331
 * Returns 0 if the filters were successfully added or removed
332 333 334
 **/
static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
				    struct i40e_fdir_filter *fd_data,
335
				    bool add)
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
{
	return -EOPNOTSUPP;
}

#define I40E_IP_DUMMY_PACKET_LEN 34
/**
 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
 * a specific flow spec
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
				  struct i40e_fdir_filter *fd_data,
352
				  bool add)
353 354 355 356
{
	struct i40e_pf *pf = vsi->back;
	struct iphdr *ip;
	bool err = false;
357
	u8 *raw_packet;
358 359 360 361 362 363 364 365
	int ret;
	int i;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0};

	for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
	     i <= I40E_FILTER_PCTYPE_FRAG_IPV4;	i++) {
366 367 368 369 370 371 372 373 374 375
		raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
		if (!raw_packet)
			return -ENOMEM;
		memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
		ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);

		ip->saddr = fd_data->src_ip[0];
		ip->daddr = fd_data->dst_ip[0];
		ip->protocol = 0;

376 377 378 379 380
		fd_data->pctype = i;
		ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

		if (ret) {
			dev_info(&pf->pdev->dev,
381 382
				 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
				 fd_data->pctype, fd_data->fd_id, ret);
383
			err = true;
384
		} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
385 386 387 388 389 390 391 392
			if (add)
				dev_info(&pf->pdev->dev,
					 "Filter OK for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
			else
				dev_info(&pf->pdev->dev,
					 "Filter deleted for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
393 394 395
		}
	}

396 397 398
	if (err)
		kfree(raw_packet);

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	return err ? -EOPNOTSUPP : 0;
}

/**
 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
 * @vsi: pointer to the targeted VSI
 * @cmd: command to get or set RX flow classification rules
 * @add: true adds a filter, false removes it
 *
 **/
int i40e_add_del_fdir(struct i40e_vsi *vsi,
		      struct i40e_fdir_filter *input, bool add)
{
	struct i40e_pf *pf = vsi->back;
	int ret;

	switch (input->flow_type & ~FLOW_EXT) {
	case TCP_V4_FLOW:
417
		ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
418 419
		break;
	case UDP_V4_FLOW:
420
		ret = i40e_add_del_fdir_udpv4(vsi, input, add);
421 422
		break;
	case SCTP_V4_FLOW:
423
		ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
424 425
		break;
	case IPV4_FLOW:
426
		ret = i40e_add_del_fdir_ipv4(vsi, input, add);
427 428 429 430
		break;
	case IP_USER_FLOW:
		switch (input->ip4_proto) {
		case IPPROTO_TCP:
431
			ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
432 433
			break;
		case IPPROTO_UDP:
434
			ret = i40e_add_del_fdir_udpv4(vsi, input, add);
435 436
			break;
		case IPPROTO_SCTP:
437
			ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
438 439
			break;
		default:
440
			ret = i40e_add_del_fdir_ipv4(vsi, input, add);
441 442 443 444
			break;
		}
		break;
	default:
445
		dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
446 447 448 449
			 input->flow_type);
		ret = -EINVAL;
	}

450
	/* The buffer allocated here is freed by the i40e_clean_tx_ring() */
451 452 453
	return ret;
}

454 455 456
/**
 * i40e_fd_handle_status - check the Programming Status for FD
 * @rx_ring: the Rx ring for this descriptor
457
 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
458 459 460 461 462
 * @prog_id: the id originally used for programming
 *
 * This is used to verify if the FD programming or invalidation
 * requested by SW to the HW is successful or not and take actions accordingly.
 **/
463 464
static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
				  union i40e_rx_desc *rx_desc, u8 prog_id)
465
{
466 467 468
	struct i40e_pf *pf = rx_ring->vsi->back;
	struct pci_dev *pdev = pf->pdev;
	u32 fcnt_prog, fcnt_avail;
469
	u32 error;
470
	u64 qw;
471

472
	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
473 474 475
	error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
		I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;

476
	if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
477
		pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
478 479 480
		if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
		    (I40E_DEBUG_FD & pf->hw.debug_mask))
			dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
481
				 pf->fd_inv);
482

483 484 485 486 487 488 489 490 491
		/* Check if the programming error is for ATR.
		 * If so, auto disable ATR and set a state for
		 * flush in progress. Next time we come here if flush is in
		 * progress do nothing, once flush is complete the state will
		 * be cleared.
		 */
		if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
			return;

492 493 494 495
		pf->fd_add_err++;
		/* store the current atr filter count */
		pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);

496 497 498 499 500 501
		if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
		    (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
			pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
			set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
		}

502
		/* filter programming failed most likely due to table full */
503
		fcnt_prog = i40e_get_global_fd_count(pf);
504
		fcnt_avail = pf->fdir_pf_filter_count;
505 506 507 508 509
		/* If ATR is running fcnt_prog can quickly change,
		 * if we are very close to full, it makes sense to disable
		 * FD ATR/SB and then re-enable it when there is room.
		 */
		if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
510
			if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
511 512
			    !(pf->auto_disable_flags &
				     I40E_FLAG_FD_SB_ENABLED)) {
513 514
				if (I40E_DEBUG_FD & pf->hw.debug_mask)
					dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
515 516 517 518
				pf->auto_disable_flags |=
							I40E_FLAG_FD_SB_ENABLED;
			}
		}
519
	} else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
520
		if (I40E_DEBUG_FD & pf->hw.debug_mask)
521
			dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
522
				 rx_desc->wb.qword0.hi_dword.fd_id);
523
	}
524 525 526
}

/**
A
Alexander Duyck 已提交
527
 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
528 529 530
 * @ring:      the ring that owns the buffer
 * @tx_buffer: the buffer to free
 **/
A
Alexander Duyck 已提交
531 532
static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
					    struct i40e_tx_buffer *tx_buffer)
533
{
A
Alexander Duyck 已提交
534
	if (tx_buffer->skb) {
535
		dev_kfree_skb_any(tx_buffer->skb);
A
Alexander Duyck 已提交
536
		if (dma_unmap_len(tx_buffer, len))
537
			dma_unmap_single(ring->dev,
538 539
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
540
					 DMA_TO_DEVICE);
A
Alexander Duyck 已提交
541 542 543 544 545
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
546
	}
547 548 549 550

	if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
		kfree(tx_buffer->raw_buf);

A
Alexander Duyck 已提交
551 552
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
553
	dma_unmap_len_set(tx_buffer, len, 0);
A
Alexander Duyck 已提交
554
	/* tx_buffer must be completely set up in the transmit path */
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
}

/**
 * i40e_clean_tx_ring - Free any empty Tx buffers
 * @tx_ring: ring to be cleaned
 **/
void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
{
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_bi)
		return;

	/* Free all the Tx ring sk_buffs */
A
Alexander Duyck 已提交
571 572
	for (i = 0; i < tx_ring->count; i++)
		i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
573 574 575 576 577 578 579 580 581

	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
582 583 584 585 586 587 588

	if (!tx_ring->netdev)
		return;

	/* cleanup Tx queue statistics */
	netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
						  tx_ring->queue_index));
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
}

/**
 * i40e_free_tx_resources - Free Tx resources per queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
void i40e_free_tx_resources(struct i40e_ring *tx_ring)
{
	i40e_clean_tx_ring(tx_ring);
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;

	if (tx_ring->desc) {
		dma_free_coherent(tx_ring->dev, tx_ring->size,
				  tx_ring->desc, tx_ring->dma);
		tx_ring->desc = NULL;
	}
}

/**
 * i40e_get_tx_pending - how many tx descriptors not processed
 * @tx_ring: the ring of descriptors
613
 * @in_sw: is tx_pending being checked in SW or HW
614 615 616 617
 *
 * Since there is no access to the ring head register
 * in XL710, we need to use our local copies
 **/
618
u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
619
{
J
Jesse Brandeburg 已提交
620 621
	u32 head, tail;

622 623 624 625
	if (!in_sw)
		head = i40e_get_head(ring);
	else
		head = ring->next_to_clean;
J
Jesse Brandeburg 已提交
626 627 628 629 630 631 632
	tail = readl(ring->tail);

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
633 634
}

635 636
#define WB_STRIDE 0x3

637 638 639 640 641 642 643 644 645 646 647
/**
 * i40e_clean_tx_irq - Reclaim resources after transmit completes
 * @tx_ring:  tx ring to clean
 * @budget:   how many cleans we're allowed
 *
 * Returns true if there's any budget left (e.g. the clean is finished)
 **/
static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
{
	u16 i = tx_ring->next_to_clean;
	struct i40e_tx_buffer *tx_buf;
648
	struct i40e_tx_desc *tx_head;
649 650 651 652 653 654
	struct i40e_tx_desc *tx_desc;
	unsigned int total_packets = 0;
	unsigned int total_bytes = 0;

	tx_buf = &tx_ring->tx_bi[i];
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
655
	i -= tx_ring->count;
656

657 658
	tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));

A
Alexander Duyck 已提交
659 660
	do {
		struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
661 662 663 664 665

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

A
Alexander Duyck 已提交
666 667 668
		/* prevent any other reads prior to eop_desc */
		read_barrier_depends();

669 670
		/* we have caught up to head, no work left to do */
		if (tx_head == tx_desc)
671 672
			break;

A
Alexander Duyck 已提交
673
		/* clear next_to_watch to prevent false hangs */
674 675
		tx_buf->next_to_watch = NULL;

A
Alexander Duyck 已提交
676 677 678
		/* update the statistics for this packet */
		total_bytes += tx_buf->bytecount;
		total_packets += tx_buf->gso_segs;
679

A
Alexander Duyck 已提交
680
		/* free the skb */
681
		dev_consume_skb_any(tx_buf->skb);
682

A
Alexander Duyck 已提交
683 684 685 686 687
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buf, dma),
				 dma_unmap_len(tx_buf, len),
				 DMA_TO_DEVICE);
688

A
Alexander Duyck 已提交
689 690 691
		/* clear tx_buffer data */
		tx_buf->skb = NULL;
		dma_unmap_len_set(tx_buf, len, 0);
692

A
Alexander Duyck 已提交
693 694
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
695 696 697 698

			tx_buf++;
			tx_desc++;
			i++;
A
Alexander Duyck 已提交
699 700
			if (unlikely(!i)) {
				i -= tx_ring->count;
701 702 703 704
				tx_buf = tx_ring->tx_bi;
				tx_desc = I40E_TX_DESC(tx_ring, 0);
			}

A
Alexander Duyck 已提交
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buf, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buf, dma),
					       dma_unmap_len(tx_buf, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buf, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buf++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buf = tx_ring->tx_bi;
			tx_desc = I40E_TX_DESC(tx_ring, 0);
		}

725 726
		prefetch(tx_desc);

A
Alexander Duyck 已提交
727 728 729 730 731
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
732
	tx_ring->next_to_clean = i;
733
	u64_stats_update_begin(&tx_ring->syncp);
734 735
	tx_ring->stats.bytes += total_bytes;
	tx_ring->stats.packets += total_packets;
736
	u64_stats_update_end(&tx_ring->syncp);
737 738
	tx_ring->q_vector->tx.total_bytes += total_bytes;
	tx_ring->q_vector->tx.total_packets += total_packets;
A
Alexander Duyck 已提交
739

740 741 742 743 744 745 746 747
	if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
		unsigned int j = 0;

		/* check to see if there are < 4 descriptors
		 * waiting to be written back, then kick the hardware to force
		 * them to be written back in case we stay in NAPI.
		 * In this mode on X722 we do not enable Interrupt.
		 */
748
		j = i40e_get_tx_pending(tx_ring, false);
749 750 751 752 753 754 755

		if (budget &&
		    ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
		    !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
		    (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
			tx_ring->arm_wb = true;
	}
756

757 758 759 760
	netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
						      tx_ring->queue_index),
				  total_packets, total_bytes);

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
		     (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
		   !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
			++tx_ring->tx_stats.restart_queue;
		}
	}

777 778 779 780
	return !!budget;
}

/**
781
 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
782
 * @vsi: the VSI we care about
783
 * @q_vector: the vector on which to enable writeback
784 785
 *
 **/
786 787
static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
				  struct i40e_q_vector *q_vector)
788
{
789
	u16 flags = q_vector->tx.ring[0].flags;
790
	u32 val;
791

792 793
	if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
		return;
794

795 796
	if (q_vector->arm_wb_state)
		return;
797

798 799 800
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
801

802 803 804 805 806 807
		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
		     val);
	} else {
		val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
808

809 810 811 812 813 814 815 816 817 818 819 820 821 822
		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
	q_vector->arm_wb_state = true;
}

/**
 * i40e_force_wb - Issue SW Interrupt so HW does a wb
 * @vsi: the VSI we care about
 * @q_vector: the vector  on which to force writeback
 *
 **/
void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
{
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
		u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
			  I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
			  /* allow 00 to be written to the index */

		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx +
					 vsi->base_vector - 1), val);
	} else {
		u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
			  I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
			/* allow 00 to be written to the index */

		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
841 842 843 844 845 846
}

/**
 * i40e_set_new_dynamic_itr - Find new ITR level
 * @rc: structure containing ring performance data
 *
847 848
 * Returns true if ITR changed, false if not
 *
849 850 851 852 853 854 855 856
 * Stores a new ITR value based on packets and byte counts during
 * the last interrupt.  The advantage of per interrupt computation
 * is faster updates and more accurate ITR for the current traffic
 * pattern.  Constants in this function were computed based on
 * theoretical maximum wire speed and thresholds were set based on
 * testing data as well as attempting to minimize response time
 * while increasing bulk throughput.
 **/
857
static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
858 859
{
	enum i40e_latency_range new_latency_range = rc->latency_range;
860
	struct i40e_q_vector *qv = rc->ring->q_vector;
861 862
	u32 new_itr = rc->itr;
	int bytes_per_int;
863
	int usecs;
864 865

	if (rc->total_packets == 0 || !rc->itr)
866
		return false;
867 868

	/* simple throttlerate management
869
	 *   0-10MB/s   lowest (50000 ints/s)
870
	 *  10-20MB/s   low    (20000 ints/s)
871 872
	 *  20-1249MB/s bulk   (18000 ints/s)
	 *  > 40000 Rx packets per second (8000 ints/s)
873 874 875 876
	 *
	 * The math works out because the divisor is in 10^(-6) which
	 * turns the bytes/us input value into MB/s values, but
	 * make sure to use usecs, as the register values written
877 878
	 * are in 2 usec increments in the ITR registers, and make sure
	 * to use the smoothed values that the countdown timer gives us.
879
	 */
880
	usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
881
	bytes_per_int = rc->total_bytes / usecs;
882

883
	switch (new_latency_range) {
884 885 886 887 888 889 890 891 892 893 894
	case I40E_LOWEST_LATENCY:
		if (bytes_per_int > 10)
			new_latency_range = I40E_LOW_LATENCY;
		break;
	case I40E_LOW_LATENCY:
		if (bytes_per_int > 20)
			new_latency_range = I40E_BULK_LATENCY;
		else if (bytes_per_int <= 10)
			new_latency_range = I40E_LOWEST_LATENCY;
		break;
	case I40E_BULK_LATENCY:
895
	case I40E_ULTRA_LATENCY:
896 897 898
	default:
		if (bytes_per_int <= 20)
			new_latency_range = I40E_LOW_LATENCY;
899 900
		break;
	}
901 902 903 904 905 906 907 908 909 910 911 912

	/* this is to adjust RX more aggressively when streaming small
	 * packets.  The value of 40000 was picked as it is just beyond
	 * what the hardware can receive per second if in low latency
	 * mode.
	 */
#define RX_ULTRA_PACKET_RATE 40000

	if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
	    (&qv->rx == rc))
		new_latency_range = I40E_ULTRA_LATENCY;

913
	rc->latency_range = new_latency_range;
914 915 916

	switch (new_latency_range) {
	case I40E_LOWEST_LATENCY:
917
		new_itr = I40E_ITR_50K;
918 919 920 921 922
		break;
	case I40E_LOW_LATENCY:
		new_itr = I40E_ITR_20K;
		break;
	case I40E_BULK_LATENCY:
923 924 925
		new_itr = I40E_ITR_18K;
		break;
	case I40E_ULTRA_LATENCY:
926 927 928 929 930 931 932 933
		new_itr = I40E_ITR_8K;
		break;
	default:
		break;
	}

	rc->total_bytes = 0;
	rc->total_packets = 0;
934 935 936 937 938 939 940

	if (new_itr != rc->itr) {
		rc->itr = new_itr;
		return true;
	}

	return false;
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
}

/**
 * i40e_clean_programming_status - clean the programming status descriptor
 * @rx_ring: the rx ring that has this descriptor
 * @rx_desc: the rx descriptor written back by HW
 *
 * Flow director should handle FD_FILTER_STATUS to check its filter programming
 * status being successful or not and take actions accordingly. FCoE should
 * handle its context/filter programming/invalidation status and take actions.
 *
 **/
static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
					  union i40e_rx_desc *rx_desc)
{
	u64 qw;
	u8 id;

	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
		  I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;

	if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
964
		i40e_fd_handle_status(rx_ring, rx_desc, id);
965 966 967 968 969
#ifdef I40E_FCOE
	else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
		 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
		i40e_fcoe_handle_status(rx_ring, rx_desc, id);
#endif
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
}

/**
 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
 * @tx_ring: the tx ring to set up
 *
 * Return 0 on success, negative on error
 **/
int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
{
	struct device *dev = tx_ring->dev;
	int bi_size;

	if (!dev)
		return -ENOMEM;

J
Jesse Brandeburg 已提交
986 987
	/* warn if we are about to overwrite the pointer */
	WARN_ON(tx_ring->tx_bi);
988 989 990 991 992 993 994
	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!tx_ring->tx_bi)
		goto err;

	/* round up to nearest 4K */
	tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
995 996 997 998
	/* add u32 for head writeback, align after this takes care of
	 * guaranteeing this is at least one cache line in size
	 */
	tx_ring->size += sizeof(u32);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	tx_ring->size = ALIGN(tx_ring->size, 4096);
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
	if (!tx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
			 tx_ring->size);
		goto err;
	}

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	return 0;

err:
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_clean_rx_ring - Free Rx buffers
 * @rx_ring: ring to be cleaned
 **/
void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	struct i40e_rx_buffer *rx_bi;
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_bi)
		return;

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	if (ring_is_ps_enabled(rx_ring)) {
		int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;

		rx_bi = &rx_ring->rx_bi[0];
		if (rx_bi->hdr_buf) {
			dma_free_coherent(dev,
					  bufsz,
					  rx_bi->hdr_buf,
					  rx_bi->dma);
			for (i = 0; i < rx_ring->count; i++) {
				rx_bi = &rx_ring->rx_bi[i];
				rx_bi->dma = 0;
1045
				rx_bi->hdr_buf = NULL;
1046 1047 1048
			}
		}
	}
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
		rx_bi = &rx_ring->rx_bi[i];
		if (rx_bi->dma) {
			dma_unmap_single(dev,
					 rx_bi->dma,
					 rx_ring->rx_buf_len,
					 DMA_FROM_DEVICE);
			rx_bi->dma = 0;
		}
		if (rx_bi->skb) {
			dev_kfree_skb(rx_bi->skb);
			rx_bi->skb = NULL;
		}
		if (rx_bi->page) {
			if (rx_bi->page_dma) {
				dma_unmap_page(dev,
					       rx_bi->page_dma,
1067
					       PAGE_SIZE,
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
					       DMA_FROM_DEVICE);
				rx_bi->page_dma = 0;
			}
			__free_page(rx_bi->page);
			rx_bi->page = NULL;
			rx_bi->page_offset = 0;
		}
	}

	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * i40e_free_rx_resources - Free Rx resources
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
void i40e_free_rx_resources(struct i40e_ring *rx_ring)
{
	i40e_clean_rx_ring(rx_ring);
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;

	if (rx_ring->desc) {
		dma_free_coherent(rx_ring->dev, rx_ring->size,
				  rx_ring->desc, rx_ring->dma);
		rx_ring->desc = NULL;
	}
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
/**
 * i40e_alloc_rx_headers - allocate rx header buffers
 * @rx_ring: ring to alloc buffers
 *
 * Allocate rx header buffers for the entire ring. As these are static,
 * this is only called when setting up a new ring.
 **/
void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	struct i40e_rx_buffer *rx_bi;
	dma_addr_t dma;
	void *buffer;
	int buf_size;
	int i;

	if (rx_ring->rx_bi[0].hdr_buf)
		return;
	/* Make sure the buffers don't cross cache line boundaries. */
	buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
	buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
				    &dma, GFP_KERNEL);
	if (!buffer)
		return;
	for (i = 0; i < rx_ring->count; i++) {
		rx_bi = &rx_ring->rx_bi[i];
		rx_bi->dma = dma + (i * buf_size);
		rx_bi->hdr_buf = buffer + (i * buf_size);
	}
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
/**
 * i40e_setup_rx_descriptors - Allocate Rx descriptors
 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
 *
 * Returns 0 on success, negative on failure
 **/
int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	int bi_size;

J
Jesse Brandeburg 已提交
1148 1149
	/* warn if we are about to overwrite the pointer */
	WARN_ON(rx_ring->rx_bi);
1150 1151 1152 1153 1154
	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!rx_ring->rx_bi)
		goto err;

1155
	u64_stats_init(&rx_ring->syncp);
1156

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	/* Round up to nearest 4K */
	rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
		? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
		: rx_ring->count * sizeof(union i40e_32byte_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);

	if (!rx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
			 rx_ring->size);
		goto err;
	}

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;
err:
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_release_rx_desc - Store the new tail and head values
 * @rx_ring: ring to bump
 * @val: new head index
 **/
static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
{
	rx_ring->next_to_use = val;
	/* Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	writel(val, rx_ring->tail);
}

/**
1199
 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
1200 1201
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1202 1203
 *
 * Returns true if any errors on allocation
1204
 **/
1205
bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1206 1207 1208 1209
{
	u16 i = rx_ring->next_to_use;
	union i40e_rx_desc *rx_desc;
	struct i40e_rx_buffer *bi;
1210
	const int current_node = numa_node_id();
1211 1212 1213

	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev || !cleaned_count)
1214
		return false;
1215 1216 1217 1218 1219 1220 1221

	while (cleaned_count--) {
		rx_desc = I40E_RX_DESC(rx_ring, i);
		bi = &rx_ring->rx_bi[i];

		if (bi->skb) /* desc is in use */
			goto no_buffers;
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238

	/* If we've been moved to a different NUMA node, release the
	 * page so we can get a new one on the current node.
	 */
		if (bi->page &&  page_to_nid(bi->page) != current_node) {
			dma_unmap_page(rx_ring->dev,
				       bi->page_dma,
				       PAGE_SIZE,
				       DMA_FROM_DEVICE);
			__free_page(bi->page);
			bi->page = NULL;
			bi->page_dma = 0;
			rx_ring->rx_stats.realloc_count++;
		} else if (bi->page) {
			rx_ring->rx_stats.page_reuse_count++;
		}

1239 1240 1241 1242 1243 1244 1245 1246
		if (!bi->page) {
			bi->page = alloc_page(GFP_ATOMIC);
			if (!bi->page) {
				rx_ring->rx_stats.alloc_page_failed++;
				goto no_buffers;
			}
			bi->page_dma = dma_map_page(rx_ring->dev,
						    bi->page,
1247 1248
						    0,
						    PAGE_SIZE,
1249
						    DMA_FROM_DEVICE);
1250
			if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
1251
				rx_ring->rx_stats.alloc_page_failed++;
1252 1253
				__free_page(bi->page);
				bi->page = NULL;
1254
				bi->page_dma = 0;
1255
				bi->page_offset = 0;
1256 1257
				goto no_buffers;
			}
1258
			bi->page_offset = 0;
1259 1260 1261 1262 1263
		}

		/* Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
1264 1265
		rx_desc->read.pkt_addr =
				cpu_to_le64(bi->page_dma + bi->page_offset);
1266 1267 1268 1269 1270 1271
		rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
		i++;
		if (i == rx_ring->count)
			i = 0;
	}

1272 1273 1274 1275 1276
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);

	return false;

1277 1278 1279
no_buffers:
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);
1280 1281 1282 1283 1284

	/* make sure to come back via polling to try again after
	 * allocation failure
	 */
	return true;
1285 1286 1287 1288 1289 1290
}

/**
 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1291 1292
 *
 * Returns true if any errors on allocation
1293
 **/
1294
bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
1295 1296 1297 1298 1299 1300 1301 1302
{
	u16 i = rx_ring->next_to_use;
	union i40e_rx_desc *rx_desc;
	struct i40e_rx_buffer *bi;
	struct sk_buff *skb;

	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev || !cleaned_count)
1303
		return false;
1304 1305 1306 1307 1308 1309 1310

	while (cleaned_count--) {
		rx_desc = I40E_RX_DESC(rx_ring, i);
		bi = &rx_ring->rx_bi[i];
		skb = bi->skb;

		if (!skb) {
J
Jesse Brandeburg 已提交
1311 1312 1313 1314
			skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
							  rx_ring->rx_buf_len,
							  GFP_ATOMIC |
							  __GFP_NOWARN);
1315
			if (!skb) {
M
Mitch Williams 已提交
1316
				rx_ring->rx_stats.alloc_buff_failed++;
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
				goto no_buffers;
			}
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
			bi->skb = skb;
		}

		if (!bi->dma) {
			bi->dma = dma_map_single(rx_ring->dev,
						 skb->data,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
M
Mitch Williams 已提交
1330
				rx_ring->rx_stats.alloc_buff_failed++;
1331
				bi->dma = 0;
1332 1333
				dev_kfree_skb(bi->skb);
				bi->skb = NULL;
1334 1335 1336 1337
				goto no_buffers;
			}
		}

1338 1339
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
		rx_desc->read.hdr_addr = 0;
1340 1341 1342 1343 1344
		i++;
		if (i == rx_ring->count)
			i = 0;
	}

1345 1346 1347 1348 1349
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);

	return false;

1350 1351 1352
no_buffers:
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);
1353 1354 1355 1356 1357

	/* make sure to come back via polling to try again after
	 * allocation failure
	 */
	return true;
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
}

/**
 * i40e_receive_skb - Send a completed packet up the stack
 * @rx_ring:  rx ring in play
 * @skb: packet to send up
 * @vlan_tag: vlan tag for packet
 **/
static void i40e_receive_skb(struct i40e_ring *rx_ring,
			     struct sk_buff *skb, u16 vlan_tag)
{
	struct i40e_q_vector *q_vector = rx_ring->q_vector;

	if (vlan_tag & VLAN_VID_MASK)
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);

1374
	napi_gro_receive(&q_vector->napi, skb);
1375 1376 1377 1378 1379 1380 1381 1382
}

/**
 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
 * @vsi: the VSI we care about
 * @skb: skb currently being received and modified
 * @rx_status: status value of last descriptor in packet
 * @rx_error: error value of last descriptor in packet
1383
 * @rx_ptype: ptype value of last descriptor in packet
1384 1385 1386 1387
 **/
static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
				    struct sk_buff *skb,
				    u32 rx_status,
1388 1389
				    u32 rx_error,
				    u16 rx_ptype)
1390
{
1391
	struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1392
	bool ipv4, ipv6, ipv4_tunnel, ipv6_tunnel;
1393

1394 1395 1396
	skb->ip_summed = CHECKSUM_NONE;

	/* Rx csum enabled and ip headers found? */
1397 1398 1399 1400
	if (!(vsi->netdev->features & NETIF_F_RXCSUM))
		return;

	/* did the hardware decode the packet and checksum? */
1401
	if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1402 1403 1404 1405
		return;

	/* both known and outer_ip must be set for the below code to work */
	if (!(decoded.known && decoded.outer_ip))
1406 1407
		return;

1408 1409 1410 1411
	ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
	ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
1412 1413

	if (ipv4 &&
1414 1415
	    (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
			 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1416 1417
		goto checksum_fail;

J
Jesse Brandeburg 已提交
1418
	/* likely incorrect csum if alternate IP extension headers found */
1419
	if (ipv6 &&
1420
	    rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1421
		/* don't increment checksum err here, non-fatal err */
1422 1423
		return;

1424
	/* there was some L4 error, count error and punt packet to the stack */
1425
	if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
1426 1427 1428 1429 1430 1431
		goto checksum_fail;

	/* handle packets that were not able to be checksummed due
	 * to arrival speed, in this case the stack can compute
	 * the csum.
	 */
1432
	if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
1433 1434
		return;

1435 1436 1437 1438 1439
	/* The hardware supported by this driver does not validate outer
	 * checksums for tunneled VXLAN or GENEVE frames.  I don't agree
	 * with it but the specification states that you "MAY validate", it
	 * doesn't make it a hard requirement so if we have validated the
	 * inner checksum report CHECKSUM_UNNECESSARY.
1440
	 */
1441

1442 1443 1444 1445 1446
	ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
		     (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
	ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
		     (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);

1447
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1448
	skb->csum_level = ipv4_tunnel || ipv6_tunnel;
1449 1450 1451 1452 1453

	return;

checksum_fail:
	vsi->back->hw_csum_rx_error++;
1454 1455 1456
}

/**
1457
 * i40e_ptype_to_htype - get a hash type
1458 1459 1460 1461
 * @ptype: the ptype value from the descriptor
 *
 * Returns a hash type to be used by skb_set_hash
 **/
1462
static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
{
	struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);

	if (!decoded.known)
		return PKT_HASH_TYPE_NONE;

	if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
	    decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
		return PKT_HASH_TYPE_L4;
	else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
		 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
		return PKT_HASH_TYPE_L3;
	else
		return PKT_HASH_TYPE_L2;
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
/**
 * i40e_rx_hash - set the hash value in the skb
 * @ring: descriptor ring
 * @rx_desc: specific descriptor
 **/
static inline void i40e_rx_hash(struct i40e_ring *ring,
				union i40e_rx_desc *rx_desc,
				struct sk_buff *skb,
				u8 rx_ptype)
{
	u32 hash;
	const __le64 rss_mask  =
		cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
			    I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);

	if (ring->netdev->features & NETIF_F_RXHASH)
		return;

	if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
		hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
		skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
	}
}

1503
/**
1504
 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
1505 1506 1507 1508 1509
 * @rx_ring:  rx ring to clean
 * @budget:   how many cleans we're allowed
 *
 * Returns true if there's any budget left (e.g. the clean is finished)
 **/
1510
static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
1511 1512 1513 1514 1515 1516 1517 1518
{
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
	u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
	u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
	struct i40e_vsi *vsi = rx_ring->vsi;
	u16 i = rx_ring->next_to_clean;
	union i40e_rx_desc *rx_desc;
	u32 rx_error, rx_status;
1519
	bool failure = false;
1520
	u8 rx_ptype;
1521
	u64 qword;
1522
	u32 copysize;
1523

1524 1525 1526
	if (budget <= 0)
		return 0;

1527
	do {
1528 1529 1530
		struct i40e_rx_buffer *rx_bi;
		struct sk_buff *skb;
		u16 vlan_tag;
1531 1532
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1533 1534 1535
			failure = failure ||
				  i40e_alloc_rx_buffers_ps(rx_ring,
							   cleaned_count);
1536 1537 1538 1539 1540 1541 1542 1543 1544
			cleaned_count = 0;
		}

		i = rx_ring->next_to_clean;
		rx_desc = I40E_RX_DESC(rx_ring, i);
		qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
		rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
			I40E_RXD_QW1_STATUS_SHIFT;

1545
		if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
1546 1547 1548 1549 1550 1551
			break;

		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * DD bit is set.
		 */
1552
		dma_rmb();
1553 1554 1555 1556 1557 1558
		/* sync header buffer for reading */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_ring->rx_bi[0].dma,
					      i * rx_ring->rx_hdr_len,
					      rx_ring->rx_hdr_len,
					      DMA_FROM_DEVICE);
1559 1560
		if (i40e_rx_is_programming_status(qword)) {
			i40e_clean_programming_status(rx_ring, rx_desc);
1561 1562
			I40E_RX_INCREMENT(rx_ring, i);
			continue;
1563 1564 1565
		}
		rx_bi = &rx_ring->rx_bi[i];
		skb = rx_bi->skb;
1566
		if (likely(!skb)) {
J
Jesse Brandeburg 已提交
1567 1568 1569 1570
			skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
							  rx_ring->rx_hdr_len,
							  GFP_ATOMIC |
							  __GFP_NOWARN);
1571
			if (!skb) {
1572
				rx_ring->rx_stats.alloc_buff_failed++;
1573
				failure = true;
1574 1575 1576
				break;
			}

1577 1578 1579 1580
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
			/* we are reusing so sync this buffer for CPU use */
			dma_sync_single_range_for_cpu(rx_ring->dev,
J
Jesse Brandeburg 已提交
1581 1582
						      rx_ring->rx_bi[0].dma,
						      i * rx_ring->rx_hdr_len,
1583 1584 1585
						      rx_ring->rx_hdr_len,
						      DMA_FROM_DEVICE);
		}
1586 1587 1588 1589 1590 1591 1592 1593 1594
		rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
		rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
		rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
			 I40E_RXD_QW1_LENGTH_SPH_SHIFT;

		rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
			   I40E_RXD_QW1_ERROR_SHIFT;
1595 1596
		rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
		rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1597

1598 1599
		rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
			   I40E_RXD_QW1_PTYPE_SHIFT;
1600 1601 1602 1603 1604 1605 1606
		/* sync half-page for reading */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_bi->page_dma,
					      rx_bi->page_offset,
					      PAGE_SIZE / 2,
					      DMA_FROM_DEVICE);
		prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
1607
		rx_bi->skb = NULL;
1608
		cleaned_count++;
1609
		copysize = 0;
1610 1611
		if (rx_hbo || rx_sph) {
			int len;
J
Jesse Brandeburg 已提交
1612

1613 1614 1615
			if (rx_hbo)
				len = I40E_RX_HDR_SIZE;
			else
1616 1617 1618 1619
				len = rx_header_len;
			memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
		} else if (skb->len == 0) {
			int len;
1620 1621
			unsigned char *va = page_address(rx_bi->page) +
					    rx_bi->page_offset;
1622

1623 1624 1625
			len = min(rx_packet_len, rx_ring->rx_hdr_len);
			memcpy(__skb_put(skb, len), va, len);
			copysize = len;
1626
			rx_packet_len -= len;
1627 1628
		}
		/* Get the rest of the data if this was a header split */
1629
		if (rx_packet_len) {
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
					rx_bi->page,
					rx_bi->page_offset + copysize,
					rx_packet_len, I40E_RXBUFFER_2048);

			/* If the page count is more than 2, then both halves
			 * of the page are used and we need to free it. Do it
			 * here instead of in the alloc code. Otherwise one
			 * of the half-pages might be released between now and
			 * then, and we wouldn't know which one to use.
M
Mitch Williams 已提交
1640 1641 1642 1643
			 * Don't call get_page and free_page since those are
			 * both expensive atomic operations that just change
			 * the refcount in opposite directions. Just give the
			 * page to the stack; he can have our refcount.
1644 1645 1646 1647 1648 1649
			 */
			if (page_count(rx_bi->page) > 2) {
				dma_unmap_page(rx_ring->dev,
					       rx_bi->page_dma,
					       PAGE_SIZE,
					       DMA_FROM_DEVICE);
1650
				rx_bi->page = NULL;
1651 1652
				rx_bi->page_dma = 0;
				rx_ring->rx_stats.realloc_count++;
M
Mitch Williams 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661
			} else {
				get_page(rx_bi->page);
				/* switch to the other half-page here; the
				 * allocation code programs the right addr
				 * into HW. If we haven't used this half-page,
				 * the address won't be changed, and HW can
				 * just use it next time through.
				 */
				rx_bi->page_offset ^= PAGE_SIZE / 2;
1662
			}
1663 1664

		}
1665
		I40E_RX_INCREMENT(rx_ring, i);
1666 1667

		if (unlikely(
1668
		    !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1669 1670 1671
			struct i40e_rx_buffer *next_buffer;

			next_buffer = &rx_ring->rx_bi[i];
1672
			next_buffer->skb = skb;
1673
			rx_ring->rx_stats.non_eop_descs++;
1674
			continue;
1675 1676 1677
		}

		/* ERR_MASK will only have valid bits if EOP set */
1678
		if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1679
			dev_kfree_skb_any(skb);
1680
			continue;
1681 1682
		}

1683 1684
		i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);

J
Jacob Keller 已提交
1685 1686 1687 1688 1689 1690 1691
		if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
			i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
					   I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
					   I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
			rx_ring->last_rx_timestamp = jiffies;
		}

1692 1693 1694 1695 1696
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1697 1698 1699

		i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);

1700
		vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1701 1702
			 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
			 : 0;
1703 1704 1705
#ifdef I40E_FCOE
		if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
			dev_kfree_skb_any(skb);
1706
			continue;
1707 1708
		}
#endif
1709 1710 1711 1712
		i40e_receive_skb(rx_ring, skb, vlan_tag);

		rx_desc->wb.qword1.status_error_len = 0;

1713 1714 1715 1716 1717 1718 1719 1720 1721
	} while (likely(total_rx_packets < budget));

	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
	rx_ring->q_vector->rx.total_packets += total_rx_packets;
	rx_ring->q_vector->rx.total_bytes += total_rx_bytes;

1722
	return failure ? budget : total_rx_packets;
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
}

/**
 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
 * @rx_ring:  rx ring to clean
 * @budget:   how many cleans we're allowed
 *
 * Returns number of packets cleaned
 **/
static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
{
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
	u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
	struct i40e_vsi *vsi = rx_ring->vsi;
	union i40e_rx_desc *rx_desc;
	u32 rx_error, rx_status;
	u16 rx_packet_len;
1740
	bool failure = false;
1741 1742 1743 1744 1745 1746 1747 1748
	u8 rx_ptype;
	u64 qword;
	u16 i;

	do {
		struct i40e_rx_buffer *rx_bi;
		struct sk_buff *skb;
		u16 vlan_tag;
1749 1750
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1751 1752 1753
			failure = failure ||
				  i40e_alloc_rx_buffers_1buf(rx_ring,
							     cleaned_count);
1754 1755 1756
			cleaned_count = 0;
		}

1757 1758
		i = rx_ring->next_to_clean;
		rx_desc = I40E_RX_DESC(rx_ring, i);
1759
		qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1760
		rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1761 1762
			I40E_RXD_QW1_STATUS_SHIFT;

1763
		if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
1764 1765 1766 1767 1768 1769
			break;

		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * DD bit is set.
		 */
1770
		dma_rmb();
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785

		if (i40e_rx_is_programming_status(qword)) {
			i40e_clean_programming_status(rx_ring, rx_desc);
			I40E_RX_INCREMENT(rx_ring, i);
			continue;
		}
		rx_bi = &rx_ring->rx_bi[i];
		skb = rx_bi->skb;
		prefetch(skb->data);

		rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_PBUF_SHIFT;

		rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
			   I40E_RXD_QW1_ERROR_SHIFT;
1786
		rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803

		rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
			   I40E_RXD_QW1_PTYPE_SHIFT;
		rx_bi->skb = NULL;
		cleaned_count++;

		/* Get the header and possibly the whole packet
		 * If this is an skb from previous receive dma will be 0
		 */
		skb_put(skb, rx_packet_len);
		dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
				 DMA_FROM_DEVICE);
		rx_bi->dma = 0;

		I40E_RX_INCREMENT(rx_ring, i);

		if (unlikely(
1804
		    !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1805 1806 1807 1808 1809
			rx_ring->rx_stats.non_eop_descs++;
			continue;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1810
		if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1811 1812 1813 1814
			dev_kfree_skb_any(skb);
			continue;
		}

1815
		i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
		if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
			i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
					   I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
					   I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
			rx_ring->last_rx_timestamp = jiffies;
		}

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

		skb->protocol = eth_type_trans(skb, rx_ring->netdev);

		i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);

1831
		vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
			 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
			 : 0;
#ifdef I40E_FCOE
		if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
			dev_kfree_skb_any(skb);
			continue;
		}
#endif
		i40e_receive_skb(rx_ring, skb, vlan_tag);

		rx_desc->wb.qword1.status_error_len = 0;
	} while (likely(total_rx_packets < budget));
1844

1845
	u64_stats_update_begin(&rx_ring->syncp);
1846 1847
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
1848
	u64_stats_update_end(&rx_ring->syncp);
1849 1850 1851
	rx_ring->q_vector->rx.total_packets += total_rx_packets;
	rx_ring->q_vector->rx.total_bytes += total_rx_bytes;

1852
	return failure ? budget : total_rx_packets;
1853 1854
}

1855 1856 1857 1858 1859
static u32 i40e_buildreg_itr(const int type, const u16 itr)
{
	u32 val;

	val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1860 1861 1862
	      /* Don't clear PBA because that can cause lost interrupts that
	       * came in while we were cleaning/polling
	       */
1863 1864 1865 1866 1867 1868 1869 1870 1871
	      (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
	      (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);

	return val;
}

/* a small macro to shorten up some long lines */
#define INTREG I40E_PFINT_DYN_CTLN

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
/**
 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
 * @vsi: the VSI we care about
 * @q_vector: q_vector for which itr is being updated and interrupt enabled
 *
 **/
static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
					  struct i40e_q_vector *q_vector)
{
	struct i40e_hw *hw = &vsi->back->hw;
1882 1883
	bool rx = false, tx = false;
	u32 rxval, txval;
1884 1885 1886
	int vector;

	vector = (q_vector->v_idx + vsi->base_vector);
1887

1888 1889 1890
	/* avoid dynamic calculation if in countdown mode OR if
	 * all dynamic is disabled
	 */
1891 1892
	rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);

1893 1894 1895 1896 1897 1898
	if (q_vector->itr_countdown > 0 ||
	    (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
	     !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
		goto enable_int;
	}

1899
	if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
1900 1901
		rx = i40e_set_new_dynamic_itr(&q_vector->rx);
		rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
1902
	}
1903

1904
	if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
1905 1906
		tx = i40e_set_new_dynamic_itr(&q_vector->tx);
		txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
1907
	}
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935

	if (rx || tx) {
		/* get the higher of the two ITR adjustments and
		 * use the same value for both ITR registers
		 * when in adaptive mode (Rx and/or Tx)
		 */
		u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);

		q_vector->tx.itr = q_vector->rx.itr = itr;
		txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
		tx = true;
		rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
		rx = true;
	}

	/* only need to enable the interrupt once, but need
	 * to possibly update both ITR values
	 */
	if (rx) {
		/* set the INTENA_MSK_MASK so that this first write
		 * won't actually enable the interrupt, instead just
		 * updating the ITR (it's bit 31 PF and VF)
		 */
		rxval |= BIT(31);
		/* don't check _DOWN because interrupt isn't being enabled */
		wr32(hw, INTREG(vector - 1), rxval);
	}

1936
enable_int:
1937 1938
	if (!test_bit(__I40E_DOWN, &vsi->state))
		wr32(hw, INTREG(vector - 1), txval);
1939 1940 1941 1942 1943

	if (q_vector->itr_countdown)
		q_vector->itr_countdown--;
	else
		q_vector->itr_countdown = ITR_COUNTDOWN_START;
1944 1945
}

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
/**
 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean all queues associated with a q_vector.
 *
 * Returns the amount of work done
 **/
int i40e_napi_poll(struct napi_struct *napi, int budget)
{
	struct i40e_q_vector *q_vector =
			       container_of(napi, struct i40e_q_vector, napi);
	struct i40e_vsi *vsi = q_vector->vsi;
1960
	struct i40e_ring *ring;
1961
	bool clean_complete = true;
1962
	bool arm_wb = false;
1963
	int budget_per_ring;
1964
	int work_done = 0;
1965 1966 1967 1968 1969 1970

	if (test_bit(__I40E_DOWN, &vsi->state)) {
		napi_complete(napi);
		return 0;
	}

1971 1972
	/* Clear hung_detected bit */
	clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
1973 1974 1975
	/* Since the actual Tx work is minimal, we can give the Tx a larger
	 * budget and be more aggressive about cleaning up the Tx descriptors.
	 */
1976
	i40e_for_each_ring(ring, q_vector->tx) {
1977 1978
		clean_complete = clean_complete &&
				 i40e_clean_tx_irq(ring, vsi->work_limit);
M
Mitch Williams 已提交
1979
		arm_wb = arm_wb || ring->arm_wb;
1980
		ring->arm_wb = false;
1981
	}
1982

1983 1984 1985 1986
	/* Handle case where we are called by netpoll with a budget of 0 */
	if (budget <= 0)
		goto tx_only;

1987 1988 1989 1990
	/* We attempt to distribute budget to each Rx queue fairly, but don't
	 * allow the budget to go below 1 because that would exit polling early.
	 */
	budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1991

1992
	i40e_for_each_ring(ring, q_vector->rx) {
1993 1994
		int cleaned;

1995 1996 1997 1998
		if (ring_is_ps_enabled(ring))
			cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
		else
			cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1999 2000

		work_done += cleaned;
2001
		/* if we didn't clean as many as budgeted, we must be done */
2002
		clean_complete = clean_complete && (budget_per_ring > cleaned);
2003
	}
2004 2005

	/* If work not completed, return budget and polling will return */
2006
	if (!clean_complete) {
2007
tx_only:
2008 2009
		if (arm_wb) {
			q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2010
			i40e_enable_wb_on_itr(vsi, q_vector);
2011
		}
2012
		return budget;
2013
	}
2014

2015 2016 2017
	if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
		q_vector->arm_wb_state = false;

2018
	/* Work is done so exit the polling mode and re-enable the interrupt */
2019
	napi_complete_done(napi, work_done);
2020 2021 2022
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		i40e_update_enable_itr(vsi, q_vector);
	} else { /* Legacy mode */
2023
		i40e_irq_dynamic_enable_icr0(vsi->back, false);
2024 2025 2026 2027 2028 2029 2030 2031
	}
	return 0;
}

/**
 * i40e_atr - Add a Flow Director ATR filter
 * @tx_ring:  ring to add programming descriptor to
 * @skb:      send buffer
2032
 * @tx_flags: send tx flags
2033 2034 2035
 * @protocol: wire protocol
 **/
static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
2036
		     u32 tx_flags, __be16 protocol)
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
{
	struct i40e_filter_program_desc *fdir_desc;
	struct i40e_pf *pf = tx_ring->vsi->back;
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
	struct tcphdr *th;
	unsigned int hlen;
	u32 flex_ptype, dtype_cmd;
2048
	u16 i;
2049 2050

	/* make sure ATR is enabled */
J
Jesse Brandeburg 已提交
2051
	if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
2052 2053
		return;

2054 2055 2056
	if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;

2057 2058 2059 2060
	/* if sampling is disabled do nothing */
	if (!tx_ring->atr_sample_rate)
		return;

2061 2062
	if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
		return;
2063

2064
	if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) {
2065 2066
		/* snag network header to get L4 type and address */
		hdr.network = skb_network_header(skb);
2067

2068 2069 2070 2071 2072 2073 2074 2075
		/* Currently only IPv4/IPv6 with TCP is supported
		 * access ihl as u8 to avoid unaligned access on ia64
		 */
		if (tx_flags & I40E_TX_FLAGS_IPV4)
			hlen = (hdr.network[0] & 0x0F) << 2;
		else if (protocol == htons(ETH_P_IPV6))
			hlen = sizeof(struct ipv6hdr);
		else
2076 2077
			return;
	} else {
2078 2079
		hdr.network = skb_inner_network_header(skb);
		hlen = skb_inner_network_header_len(skb);
2080 2081
	}

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
	/* Currently only IPv4/IPv6 with TCP is supported
	 * Note: tx_flags gets modified to reflect inner protocols in
	 * tx_enable_csum function if encap is enabled.
	 */
	if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
	    (hdr.ipv4->protocol != IPPROTO_TCP))
		return;
	else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
		 (hdr.ipv6->nexthdr != IPPROTO_TCP))
		return;

2093 2094
	th = (struct tcphdr *)(hdr.network + hlen);

2095 2096 2097
	/* Due to lack of space, no more new filters can be programmed */
	if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;
2098 2099
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
2100 2101 2102 2103 2104 2105
		/* HW ATR eviction will take care of removing filters on FIN
		 * and RST packets.
		 */
		if (th->fin || th->rst)
			return;
	}
2106 2107 2108

	tx_ring->atr_count++;

2109 2110 2111 2112 2113
	/* sample on all syn/fin/rst packets or once every atr sample rate */
	if (!th->fin &&
	    !th->syn &&
	    !th->rst &&
	    (tx_ring->atr_count < tx_ring->atr_sample_rate))
2114 2115 2116 2117 2118
		return;

	tx_ring->atr_count = 0;

	/* grab the next descriptor */
2119 2120 2121 2122 2123
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

	flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
		      I40E_TXD_FLTR_QW0_QINDEX_MASK;
	flex_ptype |= (protocol == htons(ETH_P_IP)) ?
		      (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
		      (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);

	flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;

	dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;

2137
	dtype_cmd |= (th->fin || th->rst) ?
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
		     (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
		     (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT);

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
		     I40E_TXD_FLTR_QW1_DEST_SHIFT;

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
		     I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;

2149
	dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
2150
	if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
2151 2152 2153 2154 2155 2156 2157 2158 2159
		dtype_cmd |=
			((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
	else
		dtype_cmd |=
			((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2160

2161 2162
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
2163 2164
		dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;

2165
	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
J
Jesse Brandeburg 已提交
2166
	fdir_desc->rsvd = cpu_to_le32(0);
2167
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
J
Jesse Brandeburg 已提交
2168
	fdir_desc->fd_id = cpu_to_le32(0);
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
}

/**
 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 * @flags:   the tx flags to be set
 *
 * Checks the skb and set up correspondingly several generic transmit flags
 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
 *
 * Returns error code indicate the frame should be dropped upon error and the
 * otherwise  returns 0 to indicate the flags has been set properly.
 **/
2183
#ifdef I40E_FCOE
2184
inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2185 2186
				      struct i40e_ring *tx_ring,
				      u32 *flags)
2187 2188 2189 2190
#else
static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
					     struct i40e_ring *tx_ring,
					     u32 *flags)
2191
#endif
2192 2193 2194 2195
{
	__be16 protocol = skb->protocol;
	u32  tx_flags = 0;

2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
	if (protocol == htons(ETH_P_8021Q) &&
	    !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
		/* When HW VLAN acceleration is turned off by the user the
		 * stack sets the protocol to 8021q so that the driver
		 * can take any steps required to support the SW only
		 * VLAN handling.  In our case the driver doesn't need
		 * to take any further steps so just set the protocol
		 * to the encapsulated ethertype.
		 */
		skb->protocol = vlan_get_protocol(skb);
		goto out;
	}

2209
	/* if we have a HW VLAN tag being added, default to the HW one */
2210 2211
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
2212 2213
		tx_flags |= I40E_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN, check the next protocol and store the tag */
2214
	} else if (protocol == htons(ETH_P_8021Q)) {
2215
		struct vlan_hdr *vhdr, _vhdr;
J
Jesse Brandeburg 已提交
2216

2217 2218 2219 2220 2221 2222 2223 2224 2225
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			return -EINVAL;

		protocol = vhdr->h_vlan_encapsulated_proto;
		tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= I40E_TX_FLAGS_SW_VLAN;
	}

2226 2227 2228
	if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
		goto out;

2229
	/* Insert 802.1p priority into VLAN header */
2230 2231
	if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
	    (skb->priority != TC_PRIO_CONTROL)) {
2232 2233 2234 2235 2236
		tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
		tx_flags |= (skb->priority & 0x7) <<
				I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
		if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
2237 2238 2239 2240 2241
			int rc;

			rc = skb_cow_head(skb, 0);
			if (rc < 0)
				return rc;
2242 2243 2244 2245 2246 2247 2248
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 I40E_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= I40E_TX_FLAGS_HW_VLAN;
		}
	}
2249 2250

out:
2251 2252 2253 2254 2255 2256 2257 2258 2259
	*flags = tx_flags;
	return 0;
}

/**
 * i40e_tso - set up the tso context descriptor
 * @tx_ring:  ptr to the ring to send
 * @skb:      ptr to the skb we're sending
 * @hdr_len:  ptr to the size of the packet header
2260
 * @cd_type_cmd_tso_mss: Quad Word 1
2261 2262 2263 2264
 *
 * Returns 0 if no TSO can happen, 1 if tso is going, or error
 **/
static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
2265
		    u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
2266
{
2267
	u64 cd_cmd, cd_tso_len, cd_mss;
2268 2269 2270 2271 2272
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
2273 2274 2275 2276 2277
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
2278 2279
	int err;

2280 2281 2282
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2283 2284 2285
	if (!skb_is_gso(skb))
		return 0;

2286 2287 2288
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
2289

2290 2291
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2292

2293 2294 2295 2296
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
		ip.v4->tot_len = 0;
		ip.v4->check = 0;
2297
	} else {
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		ip.v6->payload_len = 0;
	}

	if (skb_shinfo(skb)->gso_type & (SKB_GSO_UDP_TUNNEL | SKB_GSO_GRE)) {
		/* reset pointers to inner headers */
		ip.hdr = skb_inner_network_header(skb);
		l4.hdr = skb_inner_transport_header(skb);

		/* initialize inner IP header fields */
		if (ip.v4->version == 4) {
			ip.v4->tot_len = 0;
			ip.v4->check = 0;
		} else {
			ip.v6->payload_len = 0;
		}
2313 2314
	}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* remove payload length from inner checksum */
	paylen = (__force u16)l4.tcp->check;
	paylen += ntohs(1) * (u16)~(skb->len - l4_offset);
	l4.tcp->check = ~csum_fold((__force __wsum)paylen);

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;
2325 2326 2327 2328 2329

	/* find the field values */
	cd_cmd = I40E_TX_CTX_DESC_TSO;
	cd_tso_len = skb->len - *hdr_len;
	cd_mss = skb_shinfo(skb)->gso_size;
2330 2331 2332
	*cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
				(cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
				(cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
2333 2334 2335
	return 1;
}

J
Jacob Keller 已提交
2336 2337 2338 2339 2340
/**
 * i40e_tsyn - set up the tsyn context descriptor
 * @tx_ring:  ptr to the ring to send
 * @skb:      ptr to the skb we're sending
 * @tx_flags: the collected send information
2341
 * @cd_type_cmd_tso_mss: Quad Word 1
J
Jacob Keller 已提交
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
 *
 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
 **/
static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, u64 *cd_type_cmd_tso_mss)
{
	struct i40e_pf *pf;

	if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
		return 0;

	/* Tx timestamps cannot be sampled when doing TSO */
	if (tx_flags & I40E_TX_FLAGS_TSO)
		return 0;

	/* only timestamp the outbound packet if the user has requested it and
	 * we are not already transmitting a packet to be timestamped
	 */
	pf = i40e_netdev_to_pf(tx_ring->netdev);
2361 2362 2363
	if (!(pf->flags & I40E_FLAG_PTP))
		return 0;

2364 2365
	if (pf->ptp_tx &&
	    !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
J
Jacob Keller 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		pf->ptp_tx_skb = skb_get(skb);
	} else {
		return 0;
	}

	*cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
				I40E_TXD_CTX_QW1_CMD_SHIFT;

	return 1;
}

2378 2379 2380
/**
 * i40e_tx_enable_csum - Enable Tx checksum offloads
 * @skb: send buffer
2381
 * @tx_flags: pointer to Tx flags currently set
2382 2383
 * @td_cmd: Tx descriptor command bits to set
 * @td_offset: Tx descriptor header offsets to set
2384
 * @tx_ring: Tx descriptor ring
2385 2386
 * @cd_tunneling: ptr to context desc bits
 **/
2387 2388 2389 2390
static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
			       u32 *td_cmd, u32 *td_offset,
			       struct i40e_ring *tx_ring,
			       u32 *cd_tunneling)
2391
{
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		struct udphdr *udp;
		unsigned char *hdr;
	} l4;
2402
	unsigned char *exthdr;
2403
	u32 offset, cmd = 0, tunnel = 0;
2404
	__be16 frag_off;
2405 2406
	u8 l4_proto = 0;

2407 2408 2409
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2410 2411
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2412

2413 2414 2415
	/* compute outer L2 header size */
	offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;

2416
	if (skb->encapsulation) {
2417 2418
		/* define outer network header type */
		if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2419 2420 2421 2422
			tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
				  I40E_TX_CTX_EXT_IP_IPV4 :
				  I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;

2423 2424
			l4_proto = ip.v4->protocol;
		} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2425
			tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
2426 2427

			exthdr = ip.hdr + sizeof(*ip.v6);
2428
			l4_proto = ip.v6->nexthdr;
2429 2430 2431
			if (l4.hdr != exthdr)
				ipv6_skip_exthdr(skb, exthdr - skb->data,
						 &l4_proto, &frag_off);
2432 2433
		}

2434 2435 2436 2437 2438 2439 2440
		/* compute outer L3 header size */
		tunnel |= ((l4.hdr - ip.hdr) / 4) <<
			  I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;

		/* switch IP header pointer from outer to inner header */
		ip.hdr = skb_inner_network_header(skb);

2441 2442
		/* define outer transport */
		switch (l4_proto) {
2443
		case IPPROTO_UDP:
2444
			tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
2445
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2446
			break;
2447
		case IPPROTO_GRE:
2448
			tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
2449
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2450
			break;
2451
		default:
2452 2453 2454 2455 2456
			if (*tx_flags & I40E_TX_FLAGS_TSO)
				return -1;

			skb_checksum_help(skb);
			return 0;
2457
		}
2458

2459 2460 2461 2462 2463 2464 2465
		/* compute tunnel header size */
		tunnel |= ((ip.hdr - l4.hdr) / 2) <<
			  I40E_TXD_CTX_QW0_NATLEN_SHIFT;

		/* record tunnel offload values */
		*cd_tunneling |= tunnel;

2466 2467
		/* switch L4 header pointer from outer to inner */
		l4.hdr = skb_inner_transport_header(skb);
2468
		l4_proto = 0;
2469

2470 2471 2472 2473 2474
		/* reset type as we transition from outer to inner headers */
		*tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
		if (ip.v4->version == 4)
			*tx_flags |= I40E_TX_FLAGS_IPV4;
		if (ip.v6->version == 6)
2475
			*tx_flags |= I40E_TX_FLAGS_IPV6;
2476 2477 2478
	}

	/* Enable IP checksum offloads */
2479
	if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2480
		l4_proto = ip.v4->protocol;
2481 2482 2483
		/* the stack computes the IP header already, the only time we
		 * need the hardware to recompute it is in the case of TSO.
		 */
2484 2485 2486
		cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
		       I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
		       I40E_TX_DESC_CMD_IIPT_IPV4;
2487
	} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2488
		cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2489 2490 2491 2492 2493 2494

		exthdr = ip.hdr + sizeof(*ip.v6);
		l4_proto = ip.v6->nexthdr;
		if (l4.hdr != exthdr)
			ipv6_skip_exthdr(skb, exthdr - skb->data,
					 &l4_proto, &frag_off);
2495
	}
2496

2497 2498
	/* compute inner L3 header size */
	offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2499 2500

	/* Enable L4 checksum offloads */
2501
	switch (l4_proto) {
2502 2503
	case IPPROTO_TCP:
		/* enable checksum offloads */
2504 2505
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
		offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2506 2507 2508
		break;
	case IPPROTO_SCTP:
		/* enable SCTP checksum offload */
2509 2510 2511
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
		offset |= (sizeof(struct sctphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2512 2513 2514
		break;
	case IPPROTO_UDP:
		/* enable UDP checksum offload */
2515 2516 2517
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
		offset |= (sizeof(struct udphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2518 2519
		break;
	default:
2520 2521 2522 2523
		if (*tx_flags & I40E_TX_FLAGS_TSO)
			return -1;
		skb_checksum_help(skb);
		return 0;
2524
	}
2525 2526 2527

	*td_cmd |= cmd;
	*td_offset |= offset;
2528 2529

	return 1;
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
}

/**
 * i40e_create_tx_ctx Build the Tx context descriptor
 * @tx_ring:  ring to create the descriptor on
 * @cd_type_cmd_tso_mss: Quad Word 1
 * @cd_tunneling: Quad Word 0 - bits 0-31
 * @cd_l2tag2: Quad Word 0 - bits 32-63
 **/
static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
			       const u64 cd_type_cmd_tso_mss,
			       const u32 cd_tunneling, const u32 cd_l2tag2)
{
	struct i40e_tx_context_desc *context_desc;
2544
	int i = tx_ring->next_to_use;
2545

2546 2547
	if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
	    !cd_tunneling && !cd_l2tag2)
2548 2549 2550
		return;

	/* grab the next descriptor */
2551 2552 2553 2554
	context_desc = I40E_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2555 2556 2557 2558

	/* cpu_to_le32 and assign to struct fields */
	context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
	context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
2559
	context_desc->rsvd = cpu_to_le16(0);
2560 2561 2562
	context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
}

E
Eric Dumazet 已提交
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
/**
 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
 * @tx_ring: the ring to be checked
 * @size:    the size buffer we want to assure is available
 *
 * Returns -EBUSY if a stop is needed, else 0
 **/
static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
	/* Memory barrier before checking head and tail */
	smp_mb();

	/* Check again in a case another CPU has just made room available. */
	if (likely(I40E_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

/**
 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
 * @tx_ring: the ring to be checked
 * @size:    the size buffer we want to assure is available
 *
 * Returns 0 if stop is not needed
 **/
#ifdef I40E_FCOE
2594
inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
E
Eric Dumazet 已提交
2595
#else
2596
static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
E
Eric Dumazet 已提交
2597 2598 2599 2600 2601 2602 2603
#endif
{
	if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
		return 0;
	return __i40e_maybe_stop_tx(tx_ring, size);
}

2604 2605 2606 2607 2608 2609 2610 2611 2612
/**
 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
 * @skb:      send buffer
 * @tx_flags: collected send information
 *
 * Note: Our HW can't scatter-gather more than 8 fragments to build
 * a packet on the wire and so we need to figure out the cases where we
 * need to linearize the skb.
 **/
2613
static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
{
	struct skb_frag_struct *frag;
	bool linearize = false;
	unsigned int size = 0;
	u16 num_frags;
	u16 gso_segs;

	num_frags = skb_shinfo(skb)->nr_frags;
	gso_segs = skb_shinfo(skb)->gso_segs;

	if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
2625
		u16 j = 0;
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639

		if (num_frags < (I40E_MAX_BUFFER_TXD))
			goto linearize_chk_done;
		/* try the simple math, if we have too many frags per segment */
		if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
		    I40E_MAX_BUFFER_TXD) {
			linearize = true;
			goto linearize_chk_done;
		}
		frag = &skb_shinfo(skb)->frags[0];
		/* we might still have more fragments per segment */
		do {
			size += skb_frag_size(frag);
			frag++; j++;
2640 2641 2642 2643 2644
			if ((size >= skb_shinfo(skb)->gso_size) &&
			    (j < I40E_MAX_BUFFER_TXD)) {
				size = (size % skb_shinfo(skb)->gso_size);
				j = (size) ? 1 : 0;
			}
2645
			if (j == I40E_MAX_BUFFER_TXD) {
2646 2647
				linearize = true;
				break;
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
			}
			num_frags--;
		} while (num_frags);
	} else {
		if (num_frags >= I40E_MAX_BUFFER_TXD)
			linearize = true;
	}

linearize_chk_done:
	return linearize;
}

2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
/**
 * i40e_tx_map - Build the Tx descriptor
 * @tx_ring:  ring to send buffer on
 * @skb:      send buffer
 * @first:    first buffer info buffer to use
 * @tx_flags: collected send information
 * @hdr_len:  size of the packet header
 * @td_cmd:   the command field in the descriptor
 * @td_offset: offset for checksum or crc
 **/
2670
#ifdef I40E_FCOE
2671
inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2672 2673
			struct i40e_tx_buffer *first, u32 tx_flags,
			const u8 hdr_len, u32 td_cmd, u32 td_offset)
2674 2675 2676 2677
#else
static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
			       struct i40e_tx_buffer *first, u32 tx_flags,
			       const u8 hdr_len, u32 td_cmd, u32 td_offset)
2678
#endif
2679 2680 2681
{
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
A
Alexander Duyck 已提交
2682
	struct skb_frag_struct *frag;
2683 2684
	struct i40e_tx_buffer *tx_bi;
	struct i40e_tx_desc *tx_desc;
A
Alexander Duyck 已提交
2685
	u16 i = tx_ring->next_to_use;
2686 2687 2688
	u32 td_tag = 0;
	dma_addr_t dma;
	u16 gso_segs;
2689 2690 2691
	u16 desc_count = 0;
	bool tail_bump = true;
	bool do_rs = false;
2692 2693 2694 2695 2696 2697 2698

	if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
		td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
		td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
			 I40E_TX_FLAGS_VLAN_SHIFT;
	}

A
Alexander Duyck 已提交
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
		gso_segs = skb_shinfo(skb)->gso_segs;
	else
		gso_segs = 1;

	/* multiply data chunks by size of headers */
	first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
	first->gso_segs = gso_segs;
	first->skb = skb;
	first->tx_flags = tx_flags;

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);

2712
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	tx_bi = first;

	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_bi, len, size);
		dma_unmap_addr_set(tx_bi, dma, dma);

		tx_desc->buffer_addr = cpu_to_le64(dma);

		while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2726 2727 2728 2729 2730 2731
			tx_desc->cmd_type_offset_bsz =
				build_ctob(td_cmd, td_offset,
					   I40E_MAX_DATA_PER_TXD, td_tag);

			tx_desc++;
			i++;
2732 2733
			desc_count++;

2734 2735 2736 2737 2738
			if (i == tx_ring->count) {
				tx_desc = I40E_TX_DESC(tx_ring, 0);
				i = 0;
			}

A
Alexander Duyck 已提交
2739 2740
			dma += I40E_MAX_DATA_PER_TXD;
			size -= I40E_MAX_DATA_PER_TXD;
2741

A
Alexander Duyck 已提交
2742 2743
			tx_desc->buffer_addr = cpu_to_le64(dma);
		}
2744 2745 2746 2747

		if (likely(!data_len))
			break;

A
Alexander Duyck 已提交
2748 2749
		tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
							  size, td_tag);
2750 2751 2752

		tx_desc++;
		i++;
2753 2754
		desc_count++;

2755 2756 2757 2758 2759
		if (i == tx_ring->count) {
			tx_desc = I40E_TX_DESC(tx_ring, 0);
			i = 0;
		}

A
Alexander Duyck 已提交
2760 2761
		size = skb_frag_size(frag);
		data_len -= size;
2762

A
Alexander Duyck 已提交
2763 2764
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
2765

A
Alexander Duyck 已提交
2766 2767
		tx_bi = &tx_ring->tx_bi[i];
	}
2768

A
Alexander Duyck 已提交
2769 2770 2771 2772 2773 2774 2775 2776 2777
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

2778 2779 2780
	netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
						 tx_ring->queue_index),
						 first->bytecount);
E
Eric Dumazet 已提交
2781
	i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829

	/* Algorithm to optimize tail and RS bit setting:
	 * if xmit_more is supported
	 *	if xmit_more is true
	 *		do not update tail and do not mark RS bit.
	 *	if xmit_more is false and last xmit_more was false
	 *		if every packet spanned less than 4 desc
	 *			then set RS bit on 4th packet and update tail
	 *			on every packet
	 *		else
	 *			update tail and set RS bit on every packet.
	 *	if xmit_more is false and last_xmit_more was true
	 *		update tail and set RS bit.
	 *
	 * Optimization: wmb to be issued only in case of tail update.
	 * Also optimize the Descriptor WB path for RS bit with the same
	 * algorithm.
	 *
	 * Note: If there are less than 4 packets
	 * pending and interrupts were disabled the service task will
	 * trigger a force WB.
	 */
	if (skb->xmit_more  &&
	    !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
						    tx_ring->queue_index))) {
		tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		tail_bump = false;
	} else if (!skb->xmit_more &&
		   !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
						       tx_ring->queue_index)) &&
		   (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
		   (tx_ring->packet_stride < WB_STRIDE) &&
		   (desc_count < WB_STRIDE)) {
		tx_ring->packet_stride++;
	} else {
		tx_ring->packet_stride = 0;
		tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		do_rs = true;
	}
	if (do_rs)
		tx_ring->packet_stride = 0;

	tx_desc->cmd_type_offset_bsz =
			build_ctob(td_cmd, td_offset, size, td_tag) |
			cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
						  I40E_TX_DESC_CMD_EOP) <<
						  I40E_TXD_QW1_CMD_SHIFT);

A
Alexander Duyck 已提交
2830
	/* notify HW of packet */
2831
	if (!tail_bump)
2832
		prefetchw(tx_desc + 1);
A
Alexander Duyck 已提交
2833

2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	if (tail_bump) {
		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, tx_ring->tail);
	}

2844 2845 2846
	return;

dma_error:
A
Alexander Duyck 已提交
2847
	dev_info(tx_ring->dev, "TX DMA map failed\n");
2848 2849 2850 2851

	/* clear dma mappings for failed tx_bi map */
	for (;;) {
		tx_bi = &tx_ring->tx_bi[i];
A
Alexander Duyck 已提交
2852
		i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
		if (tx_bi == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
}

/**
 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 *
 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
 * there is not enough descriptors available in this ring since we need at least
 * one descriptor.
 **/
2872
#ifdef I40E_FCOE
2873
inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2874
				      struct i40e_ring *tx_ring)
2875 2876 2877
#else
static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
					     struct i40e_ring *tx_ring)
2878
#endif
2879 2880 2881 2882 2883 2884
{
	unsigned int f;
	int count = 0;

	/* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2885
	 *       + 4 desc gap to avoid the cache line where head is,
2886 2887 2888 2889 2890
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
2891

2892
	count += TXD_USE_COUNT(skb_headlen(skb));
2893
	if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
		tx_ring->tx_stats.tx_busy++;
		return 0;
	}
	return count;
}

/**
 * i40e_xmit_frame_ring - Sends buffer on Tx ring
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
					struct i40e_ring *tx_ring)
{
	u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
	u32 cd_tunneling = 0, cd_l2tag2 = 0;
	struct i40e_tx_buffer *first;
	u32 td_offset = 0;
	u32 tx_flags = 0;
	__be16 protocol;
	u32 td_cmd = 0;
	u8 hdr_len = 0;
J
Jacob Keller 已提交
2918
	int tsyn;
2919
	int tso;
J
Jesse Brandeburg 已提交
2920

2921 2922 2923
	/* prefetch the data, we'll need it later */
	prefetch(skb->data);

2924 2925 2926 2927 2928 2929 2930 2931
	if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
		return NETDEV_TX_BUSY;

	/* prepare the xmit flags */
	if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
		goto out_drop;

	/* obtain protocol of skb */
2932
	protocol = vlan_get_protocol(skb);
2933 2934 2935 2936 2937

	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_bi[tx_ring->next_to_use];

	/* setup IPv4/IPv6 offloads */
2938
	if (protocol == htons(ETH_P_IP))
2939
		tx_flags |= I40E_TX_FLAGS_IPV4;
2940
	else if (protocol == htons(ETH_P_IPV6))
2941 2942
		tx_flags |= I40E_TX_FLAGS_IPV6;

2943
	tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
2944 2945 2946 2947 2948 2949

	if (tso < 0)
		goto out_drop;
	else if (tso)
		tx_flags |= I40E_TX_FLAGS_TSO;

J
Jacob Keller 已提交
2950 2951 2952 2953 2954
	tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);

	if (tsyn)
		tx_flags |= I40E_TX_FLAGS_TSYN;

2955
	if (i40e_chk_linearize(skb, tx_flags)) {
2956 2957
		if (skb_linearize(skb))
			goto out_drop;
2958 2959
		tx_ring->tx_stats.tx_linearize++;
	}
2960 2961
	skb_tx_timestamp(skb);

2962 2963 2964
	/* always enable CRC insertion offload */
	td_cmd |= I40E_TX_DESC_CMD_ICRC;

2965
	/* Always offload the checksum, since it's in the data descriptor */
2966 2967 2968 2969
	tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
				  tx_ring, &cd_tunneling);
	if (tso < 0)
		goto out_drop;
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000

	i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
			   cd_tunneling, cd_l2tag2);

	/* Add Flow Director ATR if it's enabled.
	 *
	 * NOTE: this must always be directly before the data descriptor.
	 */
	i40e_atr(tx_ring, skb, tx_flags, protocol);

	i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
		    td_cmd, td_offset);

	return NETDEV_TX_OK;

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
}

/**
 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
 * @skb:    send buffer
 * @netdev: network interface device structure
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct i40e_netdev_priv *np = netdev_priv(netdev);
	struct i40e_vsi *vsi = np->vsi;
3001
	struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
3002 3003 3004 3005

	/* hardware can't handle really short frames, hardware padding works
	 * beyond this point
	 */
3006 3007
	if (skb_put_padto(skb, I40E_MIN_TX_LEN))
		return NETDEV_TX_OK;
3008 3009 3010

	return i40e_xmit_frame_ring(skb, tx_ring);
}