i40e_txrx.c 82.8 KB
Newer Older
1 2 3
/*******************************************************************************
 *
 * Intel Ethernet Controller XL710 Family Linux Driver
4
 * Copyright(c) 2013 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
G
Greg Rose 已提交
15 16
 * You should have received a copy of the GNU General Public License along
 * with this program.  If not, see <http://www.gnu.org/licenses/>.
17 18 19 20 21 22 23 24 25 26
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 ******************************************************************************/

M
Mitch Williams 已提交
27
#include <linux/prefetch.h>
28
#include <net/busy_poll.h>
29
#include "i40e.h"
30
#include "i40e_prototype.h"
31 32 33 34 35 36 37 38 39 40 41

static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
				u32 td_tag)
{
	return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
			   ((u64)td_cmd  << I40E_TXD_QW1_CMD_SHIFT) |
			   ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
			   ((u64)size  << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
			   ((u64)td_tag  << I40E_TXD_QW1_L2TAG1_SHIFT));
}

42
#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
43
#define I40E_FD_CLEAN_DELAY 10
44 45
/**
 * i40e_program_fdir_filter - Program a Flow Director filter
46 47
 * @fdir_data: Packet data that will be filter parameters
 * @raw_packet: the pre-allocated packet buffer for FDir
48
 * @pf: The PF pointer
49 50
 * @add: True for add/update, False for remove
 **/
51
int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
52 53 54
			     struct i40e_pf *pf, bool add)
{
	struct i40e_filter_program_desc *fdir_desc;
55
	struct i40e_tx_buffer *tx_buf, *first;
56 57
	struct i40e_tx_desc *tx_desc;
	struct i40e_ring *tx_ring;
58
	unsigned int fpt, dcc;
59 60 61 62
	struct i40e_vsi *vsi;
	struct device *dev;
	dma_addr_t dma;
	u32 td_cmd = 0;
63
	u16 delay = 0;
64 65 66 67
	u16 i;

	/* find existing FDIR VSI */
	vsi = NULL;
M
Mitch Williams 已提交
68
	for (i = 0; i < pf->num_alloc_vsi; i++)
69 70 71 72 73
		if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
			vsi = pf->vsi[i];
	if (!vsi)
		return -ENOENT;

74
	tx_ring = vsi->tx_rings[0];
75 76
	dev = tx_ring->dev;

77 78 79 80 81 82 83 84 85 86 87
	/* we need two descriptors to add/del a filter and we can wait */
	do {
		if (I40E_DESC_UNUSED(tx_ring) > 1)
			break;
		msleep_interruptible(1);
		delay++;
	} while (delay < I40E_FD_CLEAN_DELAY);

	if (!(I40E_DESC_UNUSED(tx_ring) > 1))
		return -EAGAIN;

88 89
	dma = dma_map_single(dev, raw_packet,
			     I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
90 91 92 93
	if (dma_mapping_error(dev, dma))
		goto dma_fail;

	/* grab the next descriptor */
94 95
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
96 97
	first = &tx_ring->tx_bi[i];
	memset(first, 0, sizeof(struct i40e_tx_buffer));
98

99
	tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
100

101 102
	fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
	      I40E_TXD_FLTR_QW0_QINDEX_MASK;
103

104 105
	fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
	       I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
106

107 108
	fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
	       I40E_TXD_FLTR_QW0_PCTYPE_MASK;
109 110 111

	/* Use LAN VSI Id if not programmed by user */
	if (fdir_data->dest_vsi == 0)
112 113
		fpt |= (pf->vsi[pf->lan_vsi]->id) <<
		       I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
114
	else
115 116 117 118 119
		fpt |= ((u32)fdir_data->dest_vsi <<
			I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
		       I40E_TXD_FLTR_QW0_DEST_VSI_MASK;

	dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
120 121

	if (add)
122 123
		dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		       I40E_TXD_FLTR_QW1_PCMD_SHIFT;
124
	else
125 126
		dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		       I40E_TXD_FLTR_QW1_PCMD_SHIFT;
127

128 129
	dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
	       I40E_TXD_FLTR_QW1_DEST_MASK;
130

131 132
	dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
	       I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
133 134

	if (fdir_data->cnt_index != 0) {
135 136 137
		dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
		dcc |= ((u32)fdir_data->cnt_index <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
138
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
139 140
	}

J
Jesse Brandeburg 已提交
141 142
	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
	fdir_desc->rsvd = cpu_to_le32(0);
143
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
144 145 146
	fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);

	/* Now program a dummy descriptor */
147 148
	i = tx_ring->next_to_use;
	tx_desc = I40E_TX_DESC(tx_ring, i);
149
	tx_buf = &tx_ring->tx_bi[i];
150

151 152 153
	tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;

	memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
154

155
	/* record length, and DMA address */
156
	dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
157 158
	dma_unmap_addr_set(tx_buf, dma, dma);

159
	tx_desc->buffer_addr = cpu_to_le64(dma);
160
	td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
161

162 163 164
	tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
	tx_buf->raw_buf = (void *)raw_packet;

165
	tx_desc->cmd_type_offset_bsz =
166
		build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
167 168

	/* Force memory writes to complete before letting h/w
169
	 * know there are new descriptors to fetch.
170 171 172
	 */
	wmb();

173
	/* Mark the data descriptor to be watched */
174
	first->next_to_watch = tx_desc;
175

176 177 178 179 180 181 182
	writel(tx_ring->next_to_use, tx_ring->tail);
	return 0;

dma_fail:
	return -1;
}

183 184 185 186 187 188 189 190 191 192 193 194
#define IP_HEADER_OFFSET 14
#define I40E_UDPIP_DUMMY_PACKET_LEN 42
/**
 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
195
				   bool add)
196 197 198 199 200
{
	struct i40e_pf *pf = vsi->back;
	struct udphdr *udp;
	struct iphdr *ip;
	bool err = false;
201
	u8 *raw_packet;
202 203 204 205 206
	int ret;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};

207 208 209
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
210 211 212 213 214 215 216 217 218 219 220
	memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	udp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	udp->source = fd_data->src_port;

221 222 223 224
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
	if (ret) {
		dev_info(&pf->pdev->dev,
225 226
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
227
		err = true;
228
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
229 230 231 232 233 234 235 236
		if (add)
			dev_info(&pf->pdev->dev,
				 "Filter OK for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
237
	}
238 239 240
	if (err)
		kfree(raw_packet);

241 242 243 244 245 246 247 248 249 250 251 252 253 254
	return err ? -EOPNOTSUPP : 0;
}

#define I40E_TCPIP_DUMMY_PACKET_LEN 54
/**
 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
				   struct i40e_fdir_filter *fd_data,
255
				   bool add)
256 257 258 259 260
{
	struct i40e_pf *pf = vsi->back;
	struct tcphdr *tcp;
	struct iphdr *ip;
	bool err = false;
261
	u8 *raw_packet;
262 263 264 265 266 267 268
	int ret;
	/* Dummy packet */
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
		0x0, 0x72, 0, 0, 0, 0};

269 270 271
	raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
	if (!raw_packet)
		return -ENOMEM;
272 273 274 275 276 277 278 279 280 281 282 283
	memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);

	ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
	tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
	      + sizeof(struct iphdr));

	ip->daddr = fd_data->dst_ip[0];
	tcp->dest = fd_data->dst_port;
	ip->saddr = fd_data->src_ip[0];
	tcp->source = fd_data->src_port;

	if (add) {
284
		pf->fd_tcp_rule++;
285
		if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
286 287
			if (I40E_DEBUG_FD & pf->hw.debug_mask)
				dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
288 289
			pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
		}
290 291 292 293 294
	} else {
		pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
				  (pf->fd_tcp_rule - 1) : 0;
		if (pf->fd_tcp_rule == 0) {
			pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
295 296
			if (I40E_DEBUG_FD & pf->hw.debug_mask)
				dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
297
		}
298 299
	}

300
	fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
301 302 303 304
	ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

	if (ret) {
		dev_info(&pf->pdev->dev,
305 306
			 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
			 fd_data->pctype, fd_data->fd_id, ret);
307
		err = true;
308
	} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
309 310 311 312 313 314 315
		if (add)
			dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
				 fd_data->pctype, fd_data->fd_id);
		else
			dev_info(&pf->pdev->dev,
				 "Filter deleted for PCTYPE %d loc = %d\n",
				 fd_data->pctype, fd_data->fd_id);
316 317
	}

318 319 320
	if (err)
		kfree(raw_packet);

321 322 323 324 325 326 327 328 329 330
	return err ? -EOPNOTSUPP : 0;
}

/**
 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
 * a specific flow spec
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
J
Jesse Brandeburg 已提交
331
 * Returns 0 if the filters were successfully added or removed
332 333 334
 **/
static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
				    struct i40e_fdir_filter *fd_data,
335
				    bool add)
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
{
	return -EOPNOTSUPP;
}

#define I40E_IP_DUMMY_PACKET_LEN 34
/**
 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
 * a specific flow spec
 * @vsi: pointer to the targeted VSI
 * @fd_data: the flow director data required for the FDir descriptor
 * @add: true adds a filter, false removes it
 *
 * Returns 0 if the filters were successfully added or removed
 **/
static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
				  struct i40e_fdir_filter *fd_data,
352
				  bool add)
353 354 355 356
{
	struct i40e_pf *pf = vsi->back;
	struct iphdr *ip;
	bool err = false;
357
	u8 *raw_packet;
358 359 360 361 362 363 364 365
	int ret;
	int i;
	static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
		0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0};

	for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
	     i <= I40E_FILTER_PCTYPE_FRAG_IPV4;	i++) {
366 367 368 369 370 371 372 373 374 375
		raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
		if (!raw_packet)
			return -ENOMEM;
		memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
		ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);

		ip->saddr = fd_data->src_ip[0];
		ip->daddr = fd_data->dst_ip[0];
		ip->protocol = 0;

376 377 378 379 380
		fd_data->pctype = i;
		ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);

		if (ret) {
			dev_info(&pf->pdev->dev,
381 382
				 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
				 fd_data->pctype, fd_data->fd_id, ret);
383
			err = true;
384
		} else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
385 386 387 388 389 390 391 392
			if (add)
				dev_info(&pf->pdev->dev,
					 "Filter OK for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
			else
				dev_info(&pf->pdev->dev,
					 "Filter deleted for PCTYPE %d loc = %d\n",
					 fd_data->pctype, fd_data->fd_id);
393 394 395
		}
	}

396 397 398
	if (err)
		kfree(raw_packet);

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	return err ? -EOPNOTSUPP : 0;
}

/**
 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
 * @vsi: pointer to the targeted VSI
 * @cmd: command to get or set RX flow classification rules
 * @add: true adds a filter, false removes it
 *
 **/
int i40e_add_del_fdir(struct i40e_vsi *vsi,
		      struct i40e_fdir_filter *input, bool add)
{
	struct i40e_pf *pf = vsi->back;
	int ret;

	switch (input->flow_type & ~FLOW_EXT) {
	case TCP_V4_FLOW:
417
		ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
418 419
		break;
	case UDP_V4_FLOW:
420
		ret = i40e_add_del_fdir_udpv4(vsi, input, add);
421 422
		break;
	case SCTP_V4_FLOW:
423
		ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
424 425
		break;
	case IPV4_FLOW:
426
		ret = i40e_add_del_fdir_ipv4(vsi, input, add);
427 428 429 430
		break;
	case IP_USER_FLOW:
		switch (input->ip4_proto) {
		case IPPROTO_TCP:
431
			ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
432 433
			break;
		case IPPROTO_UDP:
434
			ret = i40e_add_del_fdir_udpv4(vsi, input, add);
435 436
			break;
		case IPPROTO_SCTP:
437
			ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
438 439
			break;
		default:
440
			ret = i40e_add_del_fdir_ipv4(vsi, input, add);
441 442 443 444
			break;
		}
		break;
	default:
445
		dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
446 447 448 449
			 input->flow_type);
		ret = -EINVAL;
	}

450
	/* The buffer allocated here is freed by the i40e_clean_tx_ring() */
451 452 453
	return ret;
}

454 455 456
/**
 * i40e_fd_handle_status - check the Programming Status for FD
 * @rx_ring: the Rx ring for this descriptor
457
 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
458 459 460 461 462
 * @prog_id: the id originally used for programming
 *
 * This is used to verify if the FD programming or invalidation
 * requested by SW to the HW is successful or not and take actions accordingly.
 **/
463 464
static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
				  union i40e_rx_desc *rx_desc, u8 prog_id)
465
{
466 467 468
	struct i40e_pf *pf = rx_ring->vsi->back;
	struct pci_dev *pdev = pf->pdev;
	u32 fcnt_prog, fcnt_avail;
469
	u32 error;
470
	u64 qw;
471

472
	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
473 474 475
	error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
		I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;

476
	if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
477
		pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
478 479 480
		if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
		    (I40E_DEBUG_FD & pf->hw.debug_mask))
			dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
481
				 pf->fd_inv);
482

483 484 485 486 487 488 489 490 491
		/* Check if the programming error is for ATR.
		 * If so, auto disable ATR and set a state for
		 * flush in progress. Next time we come here if flush is in
		 * progress do nothing, once flush is complete the state will
		 * be cleared.
		 */
		if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
			return;

492 493 494 495
		pf->fd_add_err++;
		/* store the current atr filter count */
		pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);

496 497 498 499 500 501
		if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
		    (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
			pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
			set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
		}

502
		/* filter programming failed most likely due to table full */
503
		fcnt_prog = i40e_get_global_fd_count(pf);
504
		fcnt_avail = pf->fdir_pf_filter_count;
505 506 507 508 509
		/* If ATR is running fcnt_prog can quickly change,
		 * if we are very close to full, it makes sense to disable
		 * FD ATR/SB and then re-enable it when there is room.
		 */
		if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
510
			if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
511 512
			    !(pf->auto_disable_flags &
				     I40E_FLAG_FD_SB_ENABLED)) {
513 514
				if (I40E_DEBUG_FD & pf->hw.debug_mask)
					dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
515 516 517 518
				pf->auto_disable_flags |=
							I40E_FLAG_FD_SB_ENABLED;
			}
		}
519
	} else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
520
		if (I40E_DEBUG_FD & pf->hw.debug_mask)
521
			dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
522
				 rx_desc->wb.qword0.hi_dword.fd_id);
523
	}
524 525 526
}

/**
A
Alexander Duyck 已提交
527
 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
528 529 530
 * @ring:      the ring that owns the buffer
 * @tx_buffer: the buffer to free
 **/
A
Alexander Duyck 已提交
531 532
static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
					    struct i40e_tx_buffer *tx_buffer)
533
{
A
Alexander Duyck 已提交
534
	if (tx_buffer->skb) {
535
		dev_kfree_skb_any(tx_buffer->skb);
A
Alexander Duyck 已提交
536
		if (dma_unmap_len(tx_buffer, len))
537
			dma_unmap_single(ring->dev,
538 539
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
540
					 DMA_TO_DEVICE);
A
Alexander Duyck 已提交
541 542 543 544 545
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
546
	}
547 548 549 550

	if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
		kfree(tx_buffer->raw_buf);

A
Alexander Duyck 已提交
551 552
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
553
	dma_unmap_len_set(tx_buffer, len, 0);
A
Alexander Duyck 已提交
554
	/* tx_buffer must be completely set up in the transmit path */
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
}

/**
 * i40e_clean_tx_ring - Free any empty Tx buffers
 * @tx_ring: ring to be cleaned
 **/
void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
{
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_bi)
		return;

	/* Free all the Tx ring sk_buffs */
A
Alexander Duyck 已提交
571 572
	for (i = 0; i < tx_ring->count; i++)
		i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
573 574 575 576 577 578 579 580 581

	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
582 583 584 585 586 587 588

	if (!tx_ring->netdev)
		return;

	/* cleanup Tx queue statistics */
	netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
						  tx_ring->queue_index));
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
}

/**
 * i40e_free_tx_resources - Free Tx resources per queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
void i40e_free_tx_resources(struct i40e_ring *tx_ring)
{
	i40e_clean_tx_ring(tx_ring);
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;

	if (tx_ring->desc) {
		dma_free_coherent(tx_ring->dev, tx_ring->size,
				  tx_ring->desc, tx_ring->dma);
		tx_ring->desc = NULL;
	}
}

/**
 * i40e_get_tx_pending - how many tx descriptors not processed
 * @tx_ring: the ring of descriptors
613
 * @in_sw: is tx_pending being checked in SW or HW
614 615 616 617
 *
 * Since there is no access to the ring head register
 * in XL710, we need to use our local copies
 **/
618
u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
619
{
J
Jesse Brandeburg 已提交
620 621
	u32 head, tail;

622 623 624 625
	if (!in_sw)
		head = i40e_get_head(ring);
	else
		head = ring->next_to_clean;
J
Jesse Brandeburg 已提交
626 627 628 629 630 631 632
	tail = readl(ring->tail);

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
633 634
}

635 636
#define WB_STRIDE 0x3

637 638
/**
 * i40e_clean_tx_irq - Reclaim resources after transmit completes
639 640 641
 * @vsi: the VSI we care about
 * @tx_ring: Tx ring to clean
 * @napi_budget: Used to determine if we are in netpoll
642 643 644
 *
 * Returns true if there's any budget left (e.g. the clean is finished)
 **/
645 646
static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
			      struct i40e_ring *tx_ring, int napi_budget)
647 648 649
{
	u16 i = tx_ring->next_to_clean;
	struct i40e_tx_buffer *tx_buf;
650
	struct i40e_tx_desc *tx_head;
651
	struct i40e_tx_desc *tx_desc;
652 653
	unsigned int total_bytes = 0, total_packets = 0;
	unsigned int budget = vsi->work_limit;
654 655 656

	tx_buf = &tx_ring->tx_bi[i];
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
657
	i -= tx_ring->count;
658

659 660
	tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));

A
Alexander Duyck 已提交
661 662
	do {
		struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
663 664 665 666 667

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

A
Alexander Duyck 已提交
668 669 670
		/* prevent any other reads prior to eop_desc */
		read_barrier_depends();

671 672
		/* we have caught up to head, no work left to do */
		if (tx_head == tx_desc)
673 674
			break;

A
Alexander Duyck 已提交
675
		/* clear next_to_watch to prevent false hangs */
676 677
		tx_buf->next_to_watch = NULL;

A
Alexander Duyck 已提交
678 679 680
		/* update the statistics for this packet */
		total_bytes += tx_buf->bytecount;
		total_packets += tx_buf->gso_segs;
681

A
Alexander Duyck 已提交
682
		/* free the skb */
683
		napi_consume_skb(tx_buf->skb, napi_budget);
684

A
Alexander Duyck 已提交
685 686 687 688 689
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buf, dma),
				 dma_unmap_len(tx_buf, len),
				 DMA_TO_DEVICE);
690

A
Alexander Duyck 已提交
691 692 693
		/* clear tx_buffer data */
		tx_buf->skb = NULL;
		dma_unmap_len_set(tx_buf, len, 0);
694

A
Alexander Duyck 已提交
695 696
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
697 698 699 700

			tx_buf++;
			tx_desc++;
			i++;
A
Alexander Duyck 已提交
701 702
			if (unlikely(!i)) {
				i -= tx_ring->count;
703 704 705 706
				tx_buf = tx_ring->tx_bi;
				tx_desc = I40E_TX_DESC(tx_ring, 0);
			}

A
Alexander Duyck 已提交
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buf, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buf, dma),
					       dma_unmap_len(tx_buf, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buf, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buf++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buf = tx_ring->tx_bi;
			tx_desc = I40E_TX_DESC(tx_ring, 0);
		}

727 728
		prefetch(tx_desc);

A
Alexander Duyck 已提交
729 730 731 732 733
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
734
	tx_ring->next_to_clean = i;
735
	u64_stats_update_begin(&tx_ring->syncp);
736 737
	tx_ring->stats.bytes += total_bytes;
	tx_ring->stats.packets += total_packets;
738
	u64_stats_update_end(&tx_ring->syncp);
739 740
	tx_ring->q_vector->tx.total_bytes += total_bytes;
	tx_ring->q_vector->tx.total_packets += total_packets;
A
Alexander Duyck 已提交
741

742 743 744 745 746 747 748 749
	if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
		unsigned int j = 0;

		/* check to see if there are < 4 descriptors
		 * waiting to be written back, then kick the hardware to force
		 * them to be written back in case we stay in NAPI.
		 * In this mode on X722 we do not enable Interrupt.
		 */
750
		j = i40e_get_tx_pending(tx_ring, false);
751 752 753

		if (budget &&
		    ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
754
		    !test_bit(__I40E_DOWN, &vsi->state) &&
755 756 757
		    (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
			tx_ring->arm_wb = true;
	}
758

759 760 761 762
	netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
						      tx_ring->queue_index),
				  total_packets, total_bytes);

763 764 765 766 767 768 769 770 771
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
		     (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
772
		   !test_bit(__I40E_DOWN, &vsi->state)) {
773 774 775 776 777 778
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
			++tx_ring->tx_stats.restart_queue;
		}
	}

779 780 781 782
	return !!budget;
}

/**
783
 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
784
 * @vsi: the VSI we care about
785
 * @q_vector: the vector on which to enable writeback
786 787
 *
 **/
788 789
static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
				  struct i40e_q_vector *q_vector)
790
{
791
	u16 flags = q_vector->tx.ring[0].flags;
792
	u32 val;
793

794 795
	if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
		return;
796

797 798
	if (q_vector->arm_wb_state)
		return;
799

800 801 802
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
803

804 805 806 807 808 809
		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
		     val);
	} else {
		val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
		      I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
810

811 812 813 814 815 816 817 818 819 820 821 822 823 824
		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
	q_vector->arm_wb_state = true;
}

/**
 * i40e_force_wb - Issue SW Interrupt so HW does a wb
 * @vsi: the VSI we care about
 * @q_vector: the vector  on which to force writeback
 *
 **/
void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
{
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
		u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
			  I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
			  /* allow 00 to be written to the index */

		wr32(&vsi->back->hw,
		     I40E_PFINT_DYN_CTLN(q_vector->v_idx +
					 vsi->base_vector - 1), val);
	} else {
		u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
			  I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
			  I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
			  I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
			/* allow 00 to be written to the index */

		wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
	}
843 844 845 846 847 848
}

/**
 * i40e_set_new_dynamic_itr - Find new ITR level
 * @rc: structure containing ring performance data
 *
849 850
 * Returns true if ITR changed, false if not
 *
851 852 853 854 855 856 857 858
 * Stores a new ITR value based on packets and byte counts during
 * the last interrupt.  The advantage of per interrupt computation
 * is faster updates and more accurate ITR for the current traffic
 * pattern.  Constants in this function were computed based on
 * theoretical maximum wire speed and thresholds were set based on
 * testing data as well as attempting to minimize response time
 * while increasing bulk throughput.
 **/
859
static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
860 861
{
	enum i40e_latency_range new_latency_range = rc->latency_range;
862
	struct i40e_q_vector *qv = rc->ring->q_vector;
863 864
	u32 new_itr = rc->itr;
	int bytes_per_int;
865
	int usecs;
866 867

	if (rc->total_packets == 0 || !rc->itr)
868
		return false;
869 870

	/* simple throttlerate management
871
	 *   0-10MB/s   lowest (50000 ints/s)
872
	 *  10-20MB/s   low    (20000 ints/s)
873 874
	 *  20-1249MB/s bulk   (18000 ints/s)
	 *  > 40000 Rx packets per second (8000 ints/s)
875 876 877 878
	 *
	 * The math works out because the divisor is in 10^(-6) which
	 * turns the bytes/us input value into MB/s values, but
	 * make sure to use usecs, as the register values written
879 880
	 * are in 2 usec increments in the ITR registers, and make sure
	 * to use the smoothed values that the countdown timer gives us.
881
	 */
882
	usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
883
	bytes_per_int = rc->total_bytes / usecs;
884

885
	switch (new_latency_range) {
886 887 888 889 890 891 892 893 894 895 896
	case I40E_LOWEST_LATENCY:
		if (bytes_per_int > 10)
			new_latency_range = I40E_LOW_LATENCY;
		break;
	case I40E_LOW_LATENCY:
		if (bytes_per_int > 20)
			new_latency_range = I40E_BULK_LATENCY;
		else if (bytes_per_int <= 10)
			new_latency_range = I40E_LOWEST_LATENCY;
		break;
	case I40E_BULK_LATENCY:
897
	case I40E_ULTRA_LATENCY:
898 899 900
	default:
		if (bytes_per_int <= 20)
			new_latency_range = I40E_LOW_LATENCY;
901 902
		break;
	}
903 904 905 906 907 908 909 910 911 912 913 914

	/* this is to adjust RX more aggressively when streaming small
	 * packets.  The value of 40000 was picked as it is just beyond
	 * what the hardware can receive per second if in low latency
	 * mode.
	 */
#define RX_ULTRA_PACKET_RATE 40000

	if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
	    (&qv->rx == rc))
		new_latency_range = I40E_ULTRA_LATENCY;

915
	rc->latency_range = new_latency_range;
916 917 918

	switch (new_latency_range) {
	case I40E_LOWEST_LATENCY:
919
		new_itr = I40E_ITR_50K;
920 921 922 923 924
		break;
	case I40E_LOW_LATENCY:
		new_itr = I40E_ITR_20K;
		break;
	case I40E_BULK_LATENCY:
925 926 927
		new_itr = I40E_ITR_18K;
		break;
	case I40E_ULTRA_LATENCY:
928 929 930 931 932 933 934 935
		new_itr = I40E_ITR_8K;
		break;
	default:
		break;
	}

	rc->total_bytes = 0;
	rc->total_packets = 0;
936 937 938 939 940 941 942

	if (new_itr != rc->itr) {
		rc->itr = new_itr;
		return true;
	}

	return false;
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
}

/**
 * i40e_clean_programming_status - clean the programming status descriptor
 * @rx_ring: the rx ring that has this descriptor
 * @rx_desc: the rx descriptor written back by HW
 *
 * Flow director should handle FD_FILTER_STATUS to check its filter programming
 * status being successful or not and take actions accordingly. FCoE should
 * handle its context/filter programming/invalidation status and take actions.
 *
 **/
static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
					  union i40e_rx_desc *rx_desc)
{
	u64 qw;
	u8 id;

	qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
	id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
		  I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;

	if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
966
		i40e_fd_handle_status(rx_ring, rx_desc, id);
967 968 969 970 971
#ifdef I40E_FCOE
	else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
		 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
		i40e_fcoe_handle_status(rx_ring, rx_desc, id);
#endif
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
}

/**
 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
 * @tx_ring: the tx ring to set up
 *
 * Return 0 on success, negative on error
 **/
int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
{
	struct device *dev = tx_ring->dev;
	int bi_size;

	if (!dev)
		return -ENOMEM;

J
Jesse Brandeburg 已提交
988 989
	/* warn if we are about to overwrite the pointer */
	WARN_ON(tx_ring->tx_bi);
990 991 992 993 994 995 996
	bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
	tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!tx_ring->tx_bi)
		goto err;

	/* round up to nearest 4K */
	tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
997 998 999 1000
	/* add u32 for head writeback, align after this takes care of
	 * guaranteeing this is at least one cache line in size
	 */
	tx_ring->size += sizeof(u32);
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	tx_ring->size = ALIGN(tx_ring->size, 4096);
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
	if (!tx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
			 tx_ring->size);
		goto err;
	}

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	return 0;

err:
	kfree(tx_ring->tx_bi);
	tx_ring->tx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_clean_rx_ring - Free Rx buffers
 * @rx_ring: ring to be cleaned
 **/
void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	struct i40e_rx_buffer *rx_bi;
	unsigned long bi_size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_bi)
		return;

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	if (ring_is_ps_enabled(rx_ring)) {
		int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;

		rx_bi = &rx_ring->rx_bi[0];
		if (rx_bi->hdr_buf) {
			dma_free_coherent(dev,
					  bufsz,
					  rx_bi->hdr_buf,
					  rx_bi->dma);
			for (i = 0; i < rx_ring->count; i++) {
				rx_bi = &rx_ring->rx_bi[i];
				rx_bi->dma = 0;
1047
				rx_bi->hdr_buf = NULL;
1048 1049 1050
			}
		}
	}
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
		rx_bi = &rx_ring->rx_bi[i];
		if (rx_bi->dma) {
			dma_unmap_single(dev,
					 rx_bi->dma,
					 rx_ring->rx_buf_len,
					 DMA_FROM_DEVICE);
			rx_bi->dma = 0;
		}
		if (rx_bi->skb) {
			dev_kfree_skb(rx_bi->skb);
			rx_bi->skb = NULL;
		}
		if (rx_bi->page) {
			if (rx_bi->page_dma) {
				dma_unmap_page(dev,
					       rx_bi->page_dma,
1069
					       PAGE_SIZE,
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
					       DMA_FROM_DEVICE);
				rx_bi->page_dma = 0;
			}
			__free_page(rx_bi->page);
			rx_bi->page = NULL;
			rx_bi->page_offset = 0;
		}
	}

	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_bi, 0, bi_size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * i40e_free_rx_resources - Free Rx resources
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
void i40e_free_rx_resources(struct i40e_ring *rx_ring)
{
	i40e_clean_rx_ring(rx_ring);
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;

	if (rx_ring->desc) {
		dma_free_coherent(rx_ring->dev, rx_ring->size,
				  rx_ring->desc, rx_ring->dma);
		rx_ring->desc = NULL;
	}
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
/**
 * i40e_alloc_rx_headers - allocate rx header buffers
 * @rx_ring: ring to alloc buffers
 *
 * Allocate rx header buffers for the entire ring. As these are static,
 * this is only called when setting up a new ring.
 **/
void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	struct i40e_rx_buffer *rx_bi;
	dma_addr_t dma;
	void *buffer;
	int buf_size;
	int i;

	if (rx_ring->rx_bi[0].hdr_buf)
		return;
	/* Make sure the buffers don't cross cache line boundaries. */
	buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
	buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
				    &dma, GFP_KERNEL);
	if (!buffer)
		return;
	for (i = 0; i < rx_ring->count; i++) {
		rx_bi = &rx_ring->rx_bi[i];
		rx_bi->dma = dma + (i * buf_size);
		rx_bi->hdr_buf = buffer + (i * buf_size);
	}
}

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
/**
 * i40e_setup_rx_descriptors - Allocate Rx descriptors
 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
 *
 * Returns 0 on success, negative on failure
 **/
int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	int bi_size;

J
Jesse Brandeburg 已提交
1150 1151
	/* warn if we are about to overwrite the pointer */
	WARN_ON(rx_ring->rx_bi);
1152 1153 1154 1155 1156
	bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
	rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
	if (!rx_ring->rx_bi)
		goto err;

1157
	u64_stats_init(&rx_ring->syncp);
1158

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	/* Round up to nearest 4K */
	rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
		? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
		: rx_ring->count * sizeof(union i40e_32byte_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);

	if (!rx_ring->desc) {
		dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
			 rx_ring->size);
		goto err;
	}

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;
err:
	kfree(rx_ring->rx_bi);
	rx_ring->rx_bi = NULL;
	return -ENOMEM;
}

/**
 * i40e_release_rx_desc - Store the new tail and head values
 * @rx_ring: ring to bump
 * @val: new head index
 **/
static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
{
	rx_ring->next_to_use = val;
	/* Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	writel(val, rx_ring->tail);
}

/**
1201
 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
1202 1203
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1204 1205
 *
 * Returns true if any errors on allocation
1206
 **/
1207
bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1208 1209 1210 1211
{
	u16 i = rx_ring->next_to_use;
	union i40e_rx_desc *rx_desc;
	struct i40e_rx_buffer *bi;
1212
	const int current_node = numa_node_id();
1213 1214 1215

	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev || !cleaned_count)
1216
		return false;
1217 1218 1219 1220 1221 1222 1223

	while (cleaned_count--) {
		rx_desc = I40E_RX_DESC(rx_ring, i);
		bi = &rx_ring->rx_bi[i];

		if (bi->skb) /* desc is in use */
			goto no_buffers;
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240

	/* If we've been moved to a different NUMA node, release the
	 * page so we can get a new one on the current node.
	 */
		if (bi->page &&  page_to_nid(bi->page) != current_node) {
			dma_unmap_page(rx_ring->dev,
				       bi->page_dma,
				       PAGE_SIZE,
				       DMA_FROM_DEVICE);
			__free_page(bi->page);
			bi->page = NULL;
			bi->page_dma = 0;
			rx_ring->rx_stats.realloc_count++;
		} else if (bi->page) {
			rx_ring->rx_stats.page_reuse_count++;
		}

1241 1242 1243 1244 1245 1246 1247 1248
		if (!bi->page) {
			bi->page = alloc_page(GFP_ATOMIC);
			if (!bi->page) {
				rx_ring->rx_stats.alloc_page_failed++;
				goto no_buffers;
			}
			bi->page_dma = dma_map_page(rx_ring->dev,
						    bi->page,
1249 1250
						    0,
						    PAGE_SIZE,
1251
						    DMA_FROM_DEVICE);
1252
			if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
1253
				rx_ring->rx_stats.alloc_page_failed++;
1254 1255
				__free_page(bi->page);
				bi->page = NULL;
1256
				bi->page_dma = 0;
1257
				bi->page_offset = 0;
1258 1259
				goto no_buffers;
			}
1260
			bi->page_offset = 0;
1261 1262 1263 1264 1265
		}

		/* Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
1266 1267
		rx_desc->read.pkt_addr =
				cpu_to_le64(bi->page_dma + bi->page_offset);
1268 1269 1270 1271 1272 1273
		rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
		i++;
		if (i == rx_ring->count)
			i = 0;
	}

1274 1275 1276 1277 1278
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);

	return false;

1279 1280 1281
no_buffers:
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);
1282 1283 1284 1285 1286

	/* make sure to come back via polling to try again after
	 * allocation failure
	 */
	return true;
1287 1288 1289 1290 1291 1292
}

/**
 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1293 1294
 *
 * Returns true if any errors on allocation
1295
 **/
1296
bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
1297 1298 1299 1300 1301 1302 1303 1304
{
	u16 i = rx_ring->next_to_use;
	union i40e_rx_desc *rx_desc;
	struct i40e_rx_buffer *bi;
	struct sk_buff *skb;

	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev || !cleaned_count)
1305
		return false;
1306 1307 1308 1309 1310 1311 1312

	while (cleaned_count--) {
		rx_desc = I40E_RX_DESC(rx_ring, i);
		bi = &rx_ring->rx_bi[i];
		skb = bi->skb;

		if (!skb) {
J
Jesse Brandeburg 已提交
1313 1314 1315 1316
			skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
							  rx_ring->rx_buf_len,
							  GFP_ATOMIC |
							  __GFP_NOWARN);
1317
			if (!skb) {
M
Mitch Williams 已提交
1318
				rx_ring->rx_stats.alloc_buff_failed++;
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
				goto no_buffers;
			}
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
			bi->skb = skb;
		}

		if (!bi->dma) {
			bi->dma = dma_map_single(rx_ring->dev,
						 skb->data,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
M
Mitch Williams 已提交
1332
				rx_ring->rx_stats.alloc_buff_failed++;
1333
				bi->dma = 0;
1334 1335
				dev_kfree_skb(bi->skb);
				bi->skb = NULL;
1336 1337 1338 1339
				goto no_buffers;
			}
		}

1340 1341
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
		rx_desc->read.hdr_addr = 0;
1342 1343 1344 1345 1346
		i++;
		if (i == rx_ring->count)
			i = 0;
	}

1347 1348 1349 1350 1351
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);

	return false;

1352 1353 1354
no_buffers:
	if (rx_ring->next_to_use != i)
		i40e_release_rx_desc(rx_ring, i);
1355 1356 1357 1358 1359

	/* make sure to come back via polling to try again after
	 * allocation failure
	 */
	return true;
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
}

/**
 * i40e_receive_skb - Send a completed packet up the stack
 * @rx_ring:  rx ring in play
 * @skb: packet to send up
 * @vlan_tag: vlan tag for packet
 **/
static void i40e_receive_skb(struct i40e_ring *rx_ring,
			     struct sk_buff *skb, u16 vlan_tag)
{
	struct i40e_q_vector *q_vector = rx_ring->q_vector;

1373 1374
	if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
	    (vlan_tag & VLAN_VID_MASK))
1375 1376
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);

1377
	napi_gro_receive(&q_vector->napi, skb);
1378 1379 1380 1381 1382 1383 1384 1385
}

/**
 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
 * @vsi: the VSI we care about
 * @skb: skb currently being received and modified
 * @rx_status: status value of last descriptor in packet
 * @rx_error: error value of last descriptor in packet
1386
 * @rx_ptype: ptype value of last descriptor in packet
1387 1388 1389 1390
 **/
static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
				    struct sk_buff *skb,
				    u32 rx_status,
1391 1392
				    u32 rx_error,
				    u16 rx_ptype)
1393
{
1394
	struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1395
	bool ipv4, ipv6, ipv4_tunnel, ipv6_tunnel;
1396

1397 1398 1399
	skb->ip_summed = CHECKSUM_NONE;

	/* Rx csum enabled and ip headers found? */
1400 1401 1402 1403
	if (!(vsi->netdev->features & NETIF_F_RXCSUM))
		return;

	/* did the hardware decode the packet and checksum? */
1404
	if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1405 1406 1407 1408
		return;

	/* both known and outer_ip must be set for the below code to work */
	if (!(decoded.known && decoded.outer_ip))
1409 1410
		return;

1411 1412 1413 1414
	ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
	ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
	       (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
1415 1416

	if (ipv4 &&
1417 1418
	    (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
			 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1419 1420
		goto checksum_fail;

J
Jesse Brandeburg 已提交
1421
	/* likely incorrect csum if alternate IP extension headers found */
1422
	if (ipv6 &&
1423
	    rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1424
		/* don't increment checksum err here, non-fatal err */
1425 1426
		return;

1427
	/* there was some L4 error, count error and punt packet to the stack */
1428
	if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
1429 1430 1431 1432 1433 1434
		goto checksum_fail;

	/* handle packets that were not able to be checksummed due
	 * to arrival speed, in this case the stack can compute
	 * the csum.
	 */
1435
	if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
1436 1437
		return;

1438 1439 1440 1441 1442
	/* The hardware supported by this driver does not validate outer
	 * checksums for tunneled VXLAN or GENEVE frames.  I don't agree
	 * with it but the specification states that you "MAY validate", it
	 * doesn't make it a hard requirement so if we have validated the
	 * inner checksum report CHECKSUM_UNNECESSARY.
1443
	 */
1444

1445 1446 1447 1448 1449
	ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
		     (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
	ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
		     (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);

1450
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1451
	skb->csum_level = ipv4_tunnel || ipv6_tunnel;
1452 1453 1454 1455 1456

	return;

checksum_fail:
	vsi->back->hw_csum_rx_error++;
1457 1458 1459
}

/**
1460
 * i40e_ptype_to_htype - get a hash type
1461 1462 1463 1464
 * @ptype: the ptype value from the descriptor
 *
 * Returns a hash type to be used by skb_set_hash
 **/
1465
static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
{
	struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);

	if (!decoded.known)
		return PKT_HASH_TYPE_NONE;

	if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
	    decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
		return PKT_HASH_TYPE_L4;
	else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
		 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
		return PKT_HASH_TYPE_L3;
	else
		return PKT_HASH_TYPE_L2;
}

1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
/**
 * i40e_rx_hash - set the hash value in the skb
 * @ring: descriptor ring
 * @rx_desc: specific descriptor
 **/
static inline void i40e_rx_hash(struct i40e_ring *ring,
				union i40e_rx_desc *rx_desc,
				struct sk_buff *skb,
				u8 rx_ptype)
{
	u32 hash;
	const __le64 rss_mask  =
		cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
			    I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);

	if (ring->netdev->features & NETIF_F_RXHASH)
		return;

	if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
		hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
		skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
	}
}

1506
/**
1507
 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
1508 1509 1510 1511 1512
 * @rx_ring:  rx ring to clean
 * @budget:   how many cleans we're allowed
 *
 * Returns true if there's any budget left (e.g. the clean is finished)
 **/
1513
static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
1514 1515 1516 1517 1518 1519 1520 1521
{
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
	u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
	u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
	struct i40e_vsi *vsi = rx_ring->vsi;
	u16 i = rx_ring->next_to_clean;
	union i40e_rx_desc *rx_desc;
	u32 rx_error, rx_status;
1522
	bool failure = false;
1523
	u8 rx_ptype;
1524
	u64 qword;
1525
	u32 copysize;
1526

1527 1528 1529
	if (budget <= 0)
		return 0;

1530
	do {
1531 1532 1533
		struct i40e_rx_buffer *rx_bi;
		struct sk_buff *skb;
		u16 vlan_tag;
1534 1535
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1536 1537 1538
			failure = failure ||
				  i40e_alloc_rx_buffers_ps(rx_ring,
							   cleaned_count);
1539 1540 1541 1542 1543 1544 1545 1546 1547
			cleaned_count = 0;
		}

		i = rx_ring->next_to_clean;
		rx_desc = I40E_RX_DESC(rx_ring, i);
		qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
		rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
			I40E_RXD_QW1_STATUS_SHIFT;

1548
		if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
1549 1550 1551 1552 1553 1554
			break;

		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * DD bit is set.
		 */
1555
		dma_rmb();
1556 1557 1558 1559 1560 1561
		/* sync header buffer for reading */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_ring->rx_bi[0].dma,
					      i * rx_ring->rx_hdr_len,
					      rx_ring->rx_hdr_len,
					      DMA_FROM_DEVICE);
1562 1563
		if (i40e_rx_is_programming_status(qword)) {
			i40e_clean_programming_status(rx_ring, rx_desc);
1564 1565
			I40E_RX_INCREMENT(rx_ring, i);
			continue;
1566 1567 1568
		}
		rx_bi = &rx_ring->rx_bi[i];
		skb = rx_bi->skb;
1569
		if (likely(!skb)) {
J
Jesse Brandeburg 已提交
1570 1571 1572 1573
			skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
							  rx_ring->rx_hdr_len,
							  GFP_ATOMIC |
							  __GFP_NOWARN);
1574
			if (!skb) {
1575
				rx_ring->rx_stats.alloc_buff_failed++;
1576
				failure = true;
1577 1578 1579
				break;
			}

1580 1581 1582 1583
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
			/* we are reusing so sync this buffer for CPU use */
			dma_sync_single_range_for_cpu(rx_ring->dev,
J
Jesse Brandeburg 已提交
1584 1585
						      rx_ring->rx_bi[0].dma,
						      i * rx_ring->rx_hdr_len,
1586 1587 1588
						      rx_ring->rx_hdr_len,
						      DMA_FROM_DEVICE);
		}
1589 1590 1591 1592 1593 1594 1595 1596 1597
		rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
		rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
		rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
			 I40E_RXD_QW1_LENGTH_SPH_SHIFT;

		rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
			   I40E_RXD_QW1_ERROR_SHIFT;
1598 1599
		rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
		rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1600

1601 1602
		rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
			   I40E_RXD_QW1_PTYPE_SHIFT;
1603 1604 1605 1606 1607 1608 1609
		/* sync half-page for reading */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_bi->page_dma,
					      rx_bi->page_offset,
					      PAGE_SIZE / 2,
					      DMA_FROM_DEVICE);
		prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
1610
		rx_bi->skb = NULL;
1611
		cleaned_count++;
1612
		copysize = 0;
1613 1614
		if (rx_hbo || rx_sph) {
			int len;
J
Jesse Brandeburg 已提交
1615

1616 1617 1618
			if (rx_hbo)
				len = I40E_RX_HDR_SIZE;
			else
1619 1620 1621 1622
				len = rx_header_len;
			memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
		} else if (skb->len == 0) {
			int len;
1623 1624
			unsigned char *va = page_address(rx_bi->page) +
					    rx_bi->page_offset;
1625

1626 1627 1628
			len = min(rx_packet_len, rx_ring->rx_hdr_len);
			memcpy(__skb_put(skb, len), va, len);
			copysize = len;
1629
			rx_packet_len -= len;
1630 1631
		}
		/* Get the rest of the data if this was a header split */
1632
		if (rx_packet_len) {
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
					rx_bi->page,
					rx_bi->page_offset + copysize,
					rx_packet_len, I40E_RXBUFFER_2048);

			/* If the page count is more than 2, then both halves
			 * of the page are used and we need to free it. Do it
			 * here instead of in the alloc code. Otherwise one
			 * of the half-pages might be released between now and
			 * then, and we wouldn't know which one to use.
M
Mitch Williams 已提交
1643 1644 1645 1646
			 * Don't call get_page and free_page since those are
			 * both expensive atomic operations that just change
			 * the refcount in opposite directions. Just give the
			 * page to the stack; he can have our refcount.
1647 1648 1649 1650 1651 1652
			 */
			if (page_count(rx_bi->page) > 2) {
				dma_unmap_page(rx_ring->dev,
					       rx_bi->page_dma,
					       PAGE_SIZE,
					       DMA_FROM_DEVICE);
1653
				rx_bi->page = NULL;
1654 1655
				rx_bi->page_dma = 0;
				rx_ring->rx_stats.realloc_count++;
M
Mitch Williams 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664
			} else {
				get_page(rx_bi->page);
				/* switch to the other half-page here; the
				 * allocation code programs the right addr
				 * into HW. If we haven't used this half-page,
				 * the address won't be changed, and HW can
				 * just use it next time through.
				 */
				rx_bi->page_offset ^= PAGE_SIZE / 2;
1665
			}
1666 1667

		}
1668
		I40E_RX_INCREMENT(rx_ring, i);
1669 1670

		if (unlikely(
1671
		    !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1672 1673 1674
			struct i40e_rx_buffer *next_buffer;

			next_buffer = &rx_ring->rx_bi[i];
1675
			next_buffer->skb = skb;
1676
			rx_ring->rx_stats.non_eop_descs++;
1677
			continue;
1678 1679 1680
		}

		/* ERR_MASK will only have valid bits if EOP set */
1681
		if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1682
			dev_kfree_skb_any(skb);
1683
			continue;
1684 1685
		}

1686 1687
		i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);

J
Jacob Keller 已提交
1688 1689 1690 1691 1692 1693 1694
		if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
			i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
					   I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
					   I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
			rx_ring->last_rx_timestamp = jiffies;
		}

1695 1696 1697 1698 1699
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1700 1701 1702

		i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);

1703
		vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1704 1705
			 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
			 : 0;
1706
#ifdef I40E_FCOE
1707 1708 1709
		if (unlikely(
		    i40e_rx_is_fcoe(rx_ptype) &&
		    !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
1710
			dev_kfree_skb_any(skb);
1711
			continue;
1712 1713
		}
#endif
1714 1715 1716 1717
		i40e_receive_skb(rx_ring, skb, vlan_tag);

		rx_desc->wb.qword1.status_error_len = 0;

1718 1719 1720 1721 1722 1723 1724 1725 1726
	} while (likely(total_rx_packets < budget));

	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
	rx_ring->q_vector->rx.total_packets += total_rx_packets;
	rx_ring->q_vector->rx.total_bytes += total_rx_bytes;

1727
	return failure ? budget : total_rx_packets;
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
}

/**
 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
 * @rx_ring:  rx ring to clean
 * @budget:   how many cleans we're allowed
 *
 * Returns number of packets cleaned
 **/
static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
{
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
	u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
	struct i40e_vsi *vsi = rx_ring->vsi;
	union i40e_rx_desc *rx_desc;
	u32 rx_error, rx_status;
	u16 rx_packet_len;
1745
	bool failure = false;
1746 1747 1748 1749 1750 1751 1752 1753
	u8 rx_ptype;
	u64 qword;
	u16 i;

	do {
		struct i40e_rx_buffer *rx_bi;
		struct sk_buff *skb;
		u16 vlan_tag;
1754 1755
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1756 1757 1758
			failure = failure ||
				  i40e_alloc_rx_buffers_1buf(rx_ring,
							     cleaned_count);
1759 1760 1761
			cleaned_count = 0;
		}

1762 1763
		i = rx_ring->next_to_clean;
		rx_desc = I40E_RX_DESC(rx_ring, i);
1764
		qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1765
		rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1766 1767
			I40E_RXD_QW1_STATUS_SHIFT;

1768
		if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
1769 1770 1771 1772 1773 1774
			break;

		/* This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * DD bit is set.
		 */
1775
		dma_rmb();
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790

		if (i40e_rx_is_programming_status(qword)) {
			i40e_clean_programming_status(rx_ring, rx_desc);
			I40E_RX_INCREMENT(rx_ring, i);
			continue;
		}
		rx_bi = &rx_ring->rx_bi[i];
		skb = rx_bi->skb;
		prefetch(skb->data);

		rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
				I40E_RXD_QW1_LENGTH_PBUF_SHIFT;

		rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
			   I40E_RXD_QW1_ERROR_SHIFT;
1791
		rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808

		rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
			   I40E_RXD_QW1_PTYPE_SHIFT;
		rx_bi->skb = NULL;
		cleaned_count++;

		/* Get the header and possibly the whole packet
		 * If this is an skb from previous receive dma will be 0
		 */
		skb_put(skb, rx_packet_len);
		dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
				 DMA_FROM_DEVICE);
		rx_bi->dma = 0;

		I40E_RX_INCREMENT(rx_ring, i);

		if (unlikely(
1809
		    !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1810 1811 1812 1813 1814
			rx_ring->rx_stats.non_eop_descs++;
			continue;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1815
		if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1816 1817 1818 1819
			dev_kfree_skb_any(skb);
			continue;
		}

1820
		i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
		if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
			i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
					   I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
					   I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
			rx_ring->last_rx_timestamp = jiffies;
		}

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

		skb->protocol = eth_type_trans(skb, rx_ring->netdev);

		i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);

1836
		vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1837 1838 1839
			 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
			 : 0;
#ifdef I40E_FCOE
1840 1841 1842
		if (unlikely(
		    i40e_rx_is_fcoe(rx_ptype) &&
		    !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
1843 1844 1845 1846 1847 1848 1849 1850
			dev_kfree_skb_any(skb);
			continue;
		}
#endif
		i40e_receive_skb(rx_ring, skb, vlan_tag);

		rx_desc->wb.qword1.status_error_len = 0;
	} while (likely(total_rx_packets < budget));
1851

1852
	u64_stats_update_begin(&rx_ring->syncp);
1853 1854
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
1855
	u64_stats_update_end(&rx_ring->syncp);
1856 1857 1858
	rx_ring->q_vector->rx.total_packets += total_rx_packets;
	rx_ring->q_vector->rx.total_bytes += total_rx_bytes;

1859
	return failure ? budget : total_rx_packets;
1860 1861
}

1862 1863 1864 1865 1866
static u32 i40e_buildreg_itr(const int type, const u16 itr)
{
	u32 val;

	val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1867 1868 1869
	      /* Don't clear PBA because that can cause lost interrupts that
	       * came in while we were cleaning/polling
	       */
1870 1871 1872 1873 1874 1875 1876 1877 1878
	      (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
	      (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);

	return val;
}

/* a small macro to shorten up some long lines */
#define INTREG I40E_PFINT_DYN_CTLN

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
/**
 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
 * @vsi: the VSI we care about
 * @q_vector: q_vector for which itr is being updated and interrupt enabled
 *
 **/
static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
					  struct i40e_q_vector *q_vector)
{
	struct i40e_hw *hw = &vsi->back->hw;
1889 1890
	bool rx = false, tx = false;
	u32 rxval, txval;
1891
	int vector;
1892
	int idx = q_vector->v_idx;
1893 1894

	vector = (q_vector->v_idx + vsi->base_vector);
1895

1896 1897 1898
	/* avoid dynamic calculation if in countdown mode OR if
	 * all dynamic is disabled
	 */
1899 1900
	rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);

1901
	if (q_vector->itr_countdown > 0 ||
1902 1903
	    (!ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting) &&
	     !ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting))) {
1904 1905 1906
		goto enable_int;
	}

1907
	if (ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting)) {
1908 1909
		rx = i40e_set_new_dynamic_itr(&q_vector->rx);
		rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
1910
	}
1911

1912
	if (ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting)) {
1913 1914
		tx = i40e_set_new_dynamic_itr(&q_vector->tx);
		txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
1915
	}
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943

	if (rx || tx) {
		/* get the higher of the two ITR adjustments and
		 * use the same value for both ITR registers
		 * when in adaptive mode (Rx and/or Tx)
		 */
		u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);

		q_vector->tx.itr = q_vector->rx.itr = itr;
		txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
		tx = true;
		rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
		rx = true;
	}

	/* only need to enable the interrupt once, but need
	 * to possibly update both ITR values
	 */
	if (rx) {
		/* set the INTENA_MSK_MASK so that this first write
		 * won't actually enable the interrupt, instead just
		 * updating the ITR (it's bit 31 PF and VF)
		 */
		rxval |= BIT(31);
		/* don't check _DOWN because interrupt isn't being enabled */
		wr32(hw, INTREG(vector - 1), rxval);
	}

1944
enable_int:
1945 1946
	if (!test_bit(__I40E_DOWN, &vsi->state))
		wr32(hw, INTREG(vector - 1), txval);
1947 1948 1949 1950 1951

	if (q_vector->itr_countdown)
		q_vector->itr_countdown--;
	else
		q_vector->itr_countdown = ITR_COUNTDOWN_START;
1952 1953
}

1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
/**
 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean all queues associated with a q_vector.
 *
 * Returns the amount of work done
 **/
int i40e_napi_poll(struct napi_struct *napi, int budget)
{
	struct i40e_q_vector *q_vector =
			       container_of(napi, struct i40e_q_vector, napi);
	struct i40e_vsi *vsi = q_vector->vsi;
1968
	struct i40e_ring *ring;
1969
	bool clean_complete = true;
1970
	bool arm_wb = false;
1971
	int budget_per_ring;
1972
	int work_done = 0;
1973 1974 1975 1976 1977 1978

	if (test_bit(__I40E_DOWN, &vsi->state)) {
		napi_complete(napi);
		return 0;
	}

1979 1980
	/* Clear hung_detected bit */
	clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
1981 1982 1983
	/* Since the actual Tx work is minimal, we can give the Tx a larger
	 * budget and be more aggressive about cleaning up the Tx descriptors.
	 */
1984
	i40e_for_each_ring(ring, q_vector->tx) {
1985
		if (!i40e_clean_tx_irq(vsi, ring, budget)) {
1986 1987 1988 1989
			clean_complete = false;
			continue;
		}
		arm_wb |= ring->arm_wb;
1990
		ring->arm_wb = false;
1991
	}
1992

1993 1994 1995 1996
	/* Handle case where we are called by netpoll with a budget of 0 */
	if (budget <= 0)
		goto tx_only;

1997 1998 1999 2000
	/* We attempt to distribute budget to each Rx queue fairly, but don't
	 * allow the budget to go below 1 because that would exit polling early.
	 */
	budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
2001

2002
	i40e_for_each_ring(ring, q_vector->rx) {
2003 2004
		int cleaned;

2005 2006 2007 2008
		if (ring_is_ps_enabled(ring))
			cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
		else
			cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
2009 2010

		work_done += cleaned;
2011 2012 2013
		/* if we clean as many as budgeted, we must not be done */
		if (cleaned >= budget_per_ring)
			clean_complete = false;
2014
	}
2015 2016

	/* If work not completed, return budget and polling will return */
2017
	if (!clean_complete) {
2018
tx_only:
2019 2020
		if (arm_wb) {
			q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2021
			i40e_enable_wb_on_itr(vsi, q_vector);
2022
		}
2023
		return budget;
2024
	}
2025

2026 2027 2028
	if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
		q_vector->arm_wb_state = false;

2029
	/* Work is done so exit the polling mode and re-enable the interrupt */
2030
	napi_complete_done(napi, work_done);
2031 2032 2033
	if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
		i40e_update_enable_itr(vsi, q_vector);
	} else { /* Legacy mode */
2034
		i40e_irq_dynamic_enable_icr0(vsi->back, false);
2035 2036 2037 2038 2039 2040 2041 2042
	}
	return 0;
}

/**
 * i40e_atr - Add a Flow Director ATR filter
 * @tx_ring:  ring to add programming descriptor to
 * @skb:      send buffer
2043
 * @tx_flags: send tx flags
2044 2045
 **/
static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
2046
		     u32 tx_flags)
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
{
	struct i40e_filter_program_desc *fdir_desc;
	struct i40e_pf *pf = tx_ring->vsi->back;
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
	struct tcphdr *th;
	unsigned int hlen;
	u32 flex_ptype, dtype_cmd;
2058
	int l4_proto;
2059
	u16 i;
2060 2061

	/* make sure ATR is enabled */
J
Jesse Brandeburg 已提交
2062
	if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
2063 2064
		return;

2065 2066 2067
	if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;

2068 2069 2070 2071
	/* if sampling is disabled do nothing */
	if (!tx_ring->atr_sample_rate)
		return;

2072
	/* Currently only IPv4/IPv6 with TCP is supported */
2073 2074
	if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
		return;
2075

2076 2077 2078
	/* snag network header to get L4 type and address */
	hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
		      skb_inner_network_header(skb) : skb_network_header(skb);
2079

2080 2081 2082 2083
	/* Note: tx_flags gets modified to reflect inner protocols in
	 * tx_enable_csum function if encap is enabled.
	 */
	if (tx_flags & I40E_TX_FLAGS_IPV4) {
2084
		/* access ihl as u8 to avoid unaligned access on ia64 */
2085 2086
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
2087
	} else {
2088 2089 2090
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
2091 2092
	}

2093
	if (l4_proto != IPPROTO_TCP)
2094 2095
		return;

2096 2097
	th = (struct tcphdr *)(hdr.network + hlen);

2098 2099 2100
	/* Due to lack of space, no more new filters can be programmed */
	if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
		return;
2101 2102
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
2103 2104 2105 2106 2107 2108
		/* HW ATR eviction will take care of removing filters on FIN
		 * and RST packets.
		 */
		if (th->fin || th->rst)
			return;
	}
2109 2110 2111

	tx_ring->atr_count++;

2112 2113 2114 2115 2116
	/* sample on all syn/fin/rst packets or once every atr sample rate */
	if (!th->fin &&
	    !th->syn &&
	    !th->rst &&
	    (tx_ring->atr_count < tx_ring->atr_sample_rate))
2117 2118 2119 2120 2121
		return;

	tx_ring->atr_count = 0;

	/* grab the next descriptor */
2122 2123 2124 2125 2126
	i = tx_ring->next_to_use;
	fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2127 2128 2129

	flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
		      I40E_TXD_FLTR_QW0_QINDEX_MASK;
2130
	flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
2131 2132 2133 2134 2135 2136 2137 2138 2139
		      (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
		      (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
		       I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);

	flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;

	dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;

2140
	dtype_cmd |= (th->fin || th->rst) ?
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
		     (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
		     (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
		      I40E_TXD_FLTR_QW1_PCMD_SHIFT);

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
		     I40E_TXD_FLTR_QW1_DEST_SHIFT;

	dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
		     I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;

2152
	dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
2153
	if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
2154 2155 2156 2157 2158 2159 2160 2161 2162
		dtype_cmd |=
			((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
	else
		dtype_cmd |=
			((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
			I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
			I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2163

2164 2165
	if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
	    (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
2166 2167
		dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;

2168
	fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
J
Jesse Brandeburg 已提交
2169
	fdir_desc->rsvd = cpu_to_le32(0);
2170
	fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
J
Jesse Brandeburg 已提交
2171
	fdir_desc->fd_id = cpu_to_le32(0);
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
}

/**
 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 * @flags:   the tx flags to be set
 *
 * Checks the skb and set up correspondingly several generic transmit flags
 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
 *
 * Returns error code indicate the frame should be dropped upon error and the
 * otherwise  returns 0 to indicate the flags has been set properly.
 **/
2186
#ifdef I40E_FCOE
2187
inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2188 2189
				      struct i40e_ring *tx_ring,
				      u32 *flags)
2190 2191 2192 2193
#else
static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
					     struct i40e_ring *tx_ring,
					     u32 *flags)
2194
#endif
2195 2196 2197 2198
{
	__be16 protocol = skb->protocol;
	u32  tx_flags = 0;

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
	if (protocol == htons(ETH_P_8021Q) &&
	    !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
		/* When HW VLAN acceleration is turned off by the user the
		 * stack sets the protocol to 8021q so that the driver
		 * can take any steps required to support the SW only
		 * VLAN handling.  In our case the driver doesn't need
		 * to take any further steps so just set the protocol
		 * to the encapsulated ethertype.
		 */
		skb->protocol = vlan_get_protocol(skb);
		goto out;
	}

2212
	/* if we have a HW VLAN tag being added, default to the HW one */
2213 2214
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
2215 2216
		tx_flags |= I40E_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN, check the next protocol and store the tag */
2217
	} else if (protocol == htons(ETH_P_8021Q)) {
2218
		struct vlan_hdr *vhdr, _vhdr;
J
Jesse Brandeburg 已提交
2219

2220 2221 2222 2223 2224 2225 2226 2227 2228
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			return -EINVAL;

		protocol = vhdr->h_vlan_encapsulated_proto;
		tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= I40E_TX_FLAGS_SW_VLAN;
	}

2229 2230 2231
	if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
		goto out;

2232
	/* Insert 802.1p priority into VLAN header */
2233 2234
	if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
	    (skb->priority != TC_PRIO_CONTROL)) {
2235 2236 2237 2238 2239
		tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
		tx_flags |= (skb->priority & 0x7) <<
				I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
		if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
2240 2241 2242 2243 2244
			int rc;

			rc = skb_cow_head(skb, 0);
			if (rc < 0)
				return rc;
2245 2246 2247 2248 2249 2250 2251
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 I40E_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= I40E_TX_FLAGS_HW_VLAN;
		}
	}
2252 2253

out:
2254 2255 2256 2257 2258 2259 2260 2261
	*flags = tx_flags;
	return 0;
}

/**
 * i40e_tso - set up the tso context descriptor
 * @skb:      ptr to the skb we're sending
 * @hdr_len:  ptr to the size of the packet header
2262
 * @cd_type_cmd_tso_mss: Quad Word 1
2263 2264 2265
 *
 * Returns 0 if no TSO can happen, 1 if tso is going, or error
 **/
2266
static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
2267
{
2268
	u64 cd_cmd, cd_tso_len, cd_mss;
2269 2270 2271 2272 2273
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
2274 2275
	union {
		struct tcphdr *tcp;
2276
		struct udphdr *udp;
2277 2278 2279
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
2280 2281
	int err;

2282 2283 2284
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2285 2286 2287
	if (!skb_is_gso(skb))
		return 0;

2288 2289 2290
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
2291

2292 2293
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2294

2295 2296 2297 2298
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
		ip.v4->tot_len = 0;
		ip.v4->check = 0;
2299
	} else {
2300 2301 2302
		ip.v6->payload_len = 0;
	}

2303 2304 2305 2306
	if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
					 SKB_GSO_IPIP |
					 SKB_GSO_SIT |
					 SKB_GSO_UDP_TUNNEL |
2307 2308 2309 2310 2311 2312
					 SKB_GSO_UDP_TUNNEL_CSUM)) {
		if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM) {
			/* determine offset of outer transport header */
			l4_offset = l4.hdr - skb->data;

			/* remove payload length from outer checksum */
2313 2314
			paylen = skb->len - l4_offset;
			csum_replace_by_diff(&l4.udp->check, htonl(paylen));
2315 2316
		}

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
		/* reset pointers to inner headers */
		ip.hdr = skb_inner_network_header(skb);
		l4.hdr = skb_inner_transport_header(skb);

		/* initialize inner IP header fields */
		if (ip.v4->version == 4) {
			ip.v4->tot_len = 0;
			ip.v4->check = 0;
		} else {
			ip.v6->payload_len = 0;
		}
2328 2329
	}

2330 2331 2332 2333
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* remove payload length from inner checksum */
2334 2335
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
2336 2337 2338

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;
2339 2340 2341 2342 2343

	/* find the field values */
	cd_cmd = I40E_TX_CTX_DESC_TSO;
	cd_tso_len = skb->len - *hdr_len;
	cd_mss = skb_shinfo(skb)->gso_size;
2344 2345 2346
	*cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
				(cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
				(cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
2347 2348 2349
	return 1;
}

J
Jacob Keller 已提交
2350 2351 2352 2353 2354
/**
 * i40e_tsyn - set up the tsyn context descriptor
 * @tx_ring:  ptr to the ring to send
 * @skb:      ptr to the skb we're sending
 * @tx_flags: the collected send information
2355
 * @cd_type_cmd_tso_mss: Quad Word 1
J
Jacob Keller 已提交
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
 *
 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
 **/
static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, u64 *cd_type_cmd_tso_mss)
{
	struct i40e_pf *pf;

	if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
		return 0;

	/* Tx timestamps cannot be sampled when doing TSO */
	if (tx_flags & I40E_TX_FLAGS_TSO)
		return 0;

	/* only timestamp the outbound packet if the user has requested it and
	 * we are not already transmitting a packet to be timestamped
	 */
	pf = i40e_netdev_to_pf(tx_ring->netdev);
2375 2376 2377
	if (!(pf->flags & I40E_FLAG_PTP))
		return 0;

2378 2379
	if (pf->ptp_tx &&
	    !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
J
Jacob Keller 已提交
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		pf->ptp_tx_skb = skb_get(skb);
	} else {
		return 0;
	}

	*cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
				I40E_TXD_CTX_QW1_CMD_SHIFT;

	return 1;
}

2392 2393 2394
/**
 * i40e_tx_enable_csum - Enable Tx checksum offloads
 * @skb: send buffer
2395
 * @tx_flags: pointer to Tx flags currently set
2396 2397
 * @td_cmd: Tx descriptor command bits to set
 * @td_offset: Tx descriptor header offsets to set
2398
 * @tx_ring: Tx descriptor ring
2399 2400
 * @cd_tunneling: ptr to context desc bits
 **/
2401 2402 2403 2404
static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
			       u32 *td_cmd, u32 *td_offset,
			       struct i40e_ring *tx_ring,
			       u32 *cd_tunneling)
2405
{
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		struct udphdr *udp;
		unsigned char *hdr;
	} l4;
2416
	unsigned char *exthdr;
2417
	u32 offset, cmd = 0;
2418
	__be16 frag_off;
2419 2420
	u8 l4_proto = 0;

2421 2422 2423
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

2424 2425
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);
2426

2427 2428 2429
	/* compute outer L2 header size */
	offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;

2430
	if (skb->encapsulation) {
2431
		u32 tunnel = 0;
2432 2433
		/* define outer network header type */
		if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2434 2435 2436 2437
			tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
				  I40E_TX_CTX_EXT_IP_IPV4 :
				  I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;

2438 2439
			l4_proto = ip.v4->protocol;
		} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2440
			tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
2441 2442

			exthdr = ip.hdr + sizeof(*ip.v6);
2443
			l4_proto = ip.v6->nexthdr;
2444 2445 2446
			if (l4.hdr != exthdr)
				ipv6_skip_exthdr(skb, exthdr - skb->data,
						 &l4_proto, &frag_off);
2447 2448 2449 2450
		}

		/* define outer transport */
		switch (l4_proto) {
2451
		case IPPROTO_UDP:
2452
			tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
2453
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2454
			break;
2455
		case IPPROTO_GRE:
2456
			tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
2457
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2458
			break;
2459 2460 2461 2462 2463
		case IPPROTO_IPIP:
		case IPPROTO_IPV6:
			*tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
			l4.hdr = skb_inner_network_header(skb);
			break;
2464
		default:
2465 2466 2467 2468 2469
			if (*tx_flags & I40E_TX_FLAGS_TSO)
				return -1;

			skb_checksum_help(skb);
			return 0;
2470
		}
2471

2472 2473 2474 2475 2476 2477 2478
		/* compute outer L3 header size */
		tunnel |= ((l4.hdr - ip.hdr) / 4) <<
			  I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;

		/* switch IP header pointer from outer to inner header */
		ip.hdr = skb_inner_network_header(skb);

2479 2480 2481 2482
		/* compute tunnel header size */
		tunnel |= ((ip.hdr - l4.hdr) / 2) <<
			  I40E_TXD_CTX_QW0_NATLEN_SHIFT;

2483 2484 2485 2486 2487
		/* indicate if we need to offload outer UDP header */
		if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
		    (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
			tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;

2488 2489 2490
		/* record tunnel offload values */
		*cd_tunneling |= tunnel;

2491 2492
		/* switch L4 header pointer from outer to inner */
		l4.hdr = skb_inner_transport_header(skb);
2493
		l4_proto = 0;
2494

2495 2496 2497 2498 2499
		/* reset type as we transition from outer to inner headers */
		*tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
		if (ip.v4->version == 4)
			*tx_flags |= I40E_TX_FLAGS_IPV4;
		if (ip.v6->version == 6)
2500
			*tx_flags |= I40E_TX_FLAGS_IPV6;
2501 2502 2503
	}

	/* Enable IP checksum offloads */
2504
	if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2505
		l4_proto = ip.v4->protocol;
2506 2507 2508
		/* the stack computes the IP header already, the only time we
		 * need the hardware to recompute it is in the case of TSO.
		 */
2509 2510 2511
		cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
		       I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
		       I40E_TX_DESC_CMD_IIPT_IPV4;
2512
	} else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
2513
		cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2514 2515 2516 2517 2518 2519

		exthdr = ip.hdr + sizeof(*ip.v6);
		l4_proto = ip.v6->nexthdr;
		if (l4.hdr != exthdr)
			ipv6_skip_exthdr(skb, exthdr - skb->data,
					 &l4_proto, &frag_off);
2520
	}
2521

2522 2523
	/* compute inner L3 header size */
	offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2524 2525

	/* Enable L4 checksum offloads */
2526
	switch (l4_proto) {
2527 2528
	case IPPROTO_TCP:
		/* enable checksum offloads */
2529 2530
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
		offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2531 2532 2533
		break;
	case IPPROTO_SCTP:
		/* enable SCTP checksum offload */
2534 2535 2536
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
		offset |= (sizeof(struct sctphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2537 2538 2539
		break;
	case IPPROTO_UDP:
		/* enable UDP checksum offload */
2540 2541 2542
		cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
		offset |= (sizeof(struct udphdr) >> 2) <<
			  I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2543 2544
		break;
	default:
2545 2546 2547 2548
		if (*tx_flags & I40E_TX_FLAGS_TSO)
			return -1;
		skb_checksum_help(skb);
		return 0;
2549
	}
2550 2551 2552

	*td_cmd |= cmd;
	*td_offset |= offset;
2553 2554

	return 1;
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
}

/**
 * i40e_create_tx_ctx Build the Tx context descriptor
 * @tx_ring:  ring to create the descriptor on
 * @cd_type_cmd_tso_mss: Quad Word 1
 * @cd_tunneling: Quad Word 0 - bits 0-31
 * @cd_l2tag2: Quad Word 0 - bits 32-63
 **/
static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
			       const u64 cd_type_cmd_tso_mss,
			       const u32 cd_tunneling, const u32 cd_l2tag2)
{
	struct i40e_tx_context_desc *context_desc;
2569
	int i = tx_ring->next_to_use;
2570

2571 2572
	if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
	    !cd_tunneling && !cd_l2tag2)
2573 2574 2575
		return;

	/* grab the next descriptor */
2576 2577 2578 2579
	context_desc = I40E_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
2580 2581 2582 2583

	/* cpu_to_le32 and assign to struct fields */
	context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
	context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
2584
	context_desc->rsvd = cpu_to_le16(0);
2585 2586 2587
	context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
}

E
Eric Dumazet 已提交
2588 2589 2590 2591 2592 2593 2594
/**
 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
 * @tx_ring: the ring to be checked
 * @size:    the size buffer we want to assure is available
 *
 * Returns -EBUSY if a stop is needed, else 0
 **/
2595
int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
E
Eric Dumazet 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
	/* Memory barrier before checking head and tail */
	smp_mb();

	/* Check again in a case another CPU has just made room available. */
	if (likely(I40E_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

2611
/**
2612
 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
2613 2614
 * @skb:      send buffer
 *
2615 2616 2617 2618 2619 2620 2621 2622
 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
 * and so we need to figure out the cases where we need to linearize the skb.
 *
 * For TSO we need to count the TSO header and segment payload separately.
 * As such we need to check cases where we have 7 fragments or more as we
 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
 * the segment payload in the first descriptor, and another 7 for the
 * fragments.
2623
 **/
2624
bool __i40e_chk_linearize(struct sk_buff *skb)
2625
{
2626
	const struct skb_frag_struct *frag, *stale;
2627
	int nr_frags, sum;
2628

2629
	/* no need to check if number of frags is less than 7 */
2630
	nr_frags = skb_shinfo(skb)->nr_frags;
2631
	if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
2632
		return false;
2633

2634 2635
	/* We need to walk through the list and validate that each group
	 * of 6 fragments totals at least gso_size.  However we don't need
2636 2637
	 * to perform such validation on the last 6 since the last 6 cannot
	 * inherit any data from a descriptor after them.
2638
	 */
2639
	nr_frags -= I40E_MAX_BUFFER_TXD - 2;
2640 2641 2642 2643 2644 2645 2646 2647
	frag = &skb_shinfo(skb)->frags[0];

	/* Initialize size to the negative value of gso_size minus 1.  We
	 * use this as the worst case scenerio in which the frag ahead
	 * of us only provides one byte which is why we are limited to 6
	 * descriptors for a single transmit as the header and previous
	 * fragment are already consuming 2 descriptors.
	 */
2648
	sum = 1 - skb_shinfo(skb)->gso_size;
2649

2650 2651 2652 2653 2654 2655
	/* Add size of frags 0 through 4 to create our initial sum */
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
	sum += skb_frag_size(frag++);
2656 2657 2658 2659 2660 2661

	/* Walk through fragments adding latest fragment, testing it, and
	 * then removing stale fragments from the sum.
	 */
	stale = &skb_shinfo(skb)->frags[0];
	for (;;) {
2662
		sum += skb_frag_size(frag++);
2663 2664 2665 2666 2667 2668 2669 2670 2671

		/* if sum is negative we failed to make sufficient progress */
		if (sum < 0)
			return true;

		/* use pre-decrement to avoid processing last fragment */
		if (!--nr_frags)
			break;

2672
		sum -= skb_frag_size(stale++);
2673 2674
	}

2675
	return false;
2676 2677
}

2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
/**
 * i40e_tx_map - Build the Tx descriptor
 * @tx_ring:  ring to send buffer on
 * @skb:      send buffer
 * @first:    first buffer info buffer to use
 * @tx_flags: collected send information
 * @hdr_len:  size of the packet header
 * @td_cmd:   the command field in the descriptor
 * @td_offset: offset for checksum or crc
 **/
2688
#ifdef I40E_FCOE
2689
inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2690 2691
			struct i40e_tx_buffer *first, u32 tx_flags,
			const u8 hdr_len, u32 td_cmd, u32 td_offset)
2692 2693 2694 2695
#else
static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
			       struct i40e_tx_buffer *first, u32 tx_flags,
			       const u8 hdr_len, u32 td_cmd, u32 td_offset)
2696
#endif
2697 2698 2699
{
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
A
Alexander Duyck 已提交
2700
	struct skb_frag_struct *frag;
2701 2702
	struct i40e_tx_buffer *tx_bi;
	struct i40e_tx_desc *tx_desc;
A
Alexander Duyck 已提交
2703
	u16 i = tx_ring->next_to_use;
2704 2705 2706
	u32 td_tag = 0;
	dma_addr_t dma;
	u16 gso_segs;
2707 2708 2709
	u16 desc_count = 0;
	bool tail_bump = true;
	bool do_rs = false;
2710 2711 2712 2713 2714 2715 2716

	if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
		td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
		td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
			 I40E_TX_FLAGS_VLAN_SHIFT;
	}

A
Alexander Duyck 已提交
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
	if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
		gso_segs = skb_shinfo(skb)->gso_segs;
	else
		gso_segs = 1;

	/* multiply data chunks by size of headers */
	first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
	first->gso_segs = gso_segs;
	first->skb = skb;
	first->tx_flags = tx_flags;

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);

2730
	tx_desc = I40E_TX_DESC(tx_ring, i);
A
Alexander Duyck 已提交
2731 2732 2733
	tx_bi = first;

	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2734 2735
		unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;

A
Alexander Duyck 已提交
2736 2737 2738 2739 2740 2741 2742
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_bi, len, size);
		dma_unmap_addr_set(tx_bi, dma, dma);

2743 2744
		/* align size to end of page */
		max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
A
Alexander Duyck 已提交
2745 2746 2747
		tx_desc->buffer_addr = cpu_to_le64(dma);

		while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2748 2749
			tx_desc->cmd_type_offset_bsz =
				build_ctob(td_cmd, td_offset,
2750
					   max_data, td_tag);
2751 2752 2753

			tx_desc++;
			i++;
2754 2755
			desc_count++;

2756 2757 2758 2759 2760
			if (i == tx_ring->count) {
				tx_desc = I40E_TX_DESC(tx_ring, 0);
				i = 0;
			}

2761 2762
			dma += max_data;
			size -= max_data;
2763

2764
			max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
A
Alexander Duyck 已提交
2765 2766
			tx_desc->buffer_addr = cpu_to_le64(dma);
		}
2767 2768 2769 2770

		if (likely(!data_len))
			break;

A
Alexander Duyck 已提交
2771 2772
		tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
							  size, td_tag);
2773 2774 2775

		tx_desc++;
		i++;
2776 2777
		desc_count++;

2778 2779 2780 2781 2782
		if (i == tx_ring->count) {
			tx_desc = I40E_TX_DESC(tx_ring, 0);
			i = 0;
		}

A
Alexander Duyck 已提交
2783 2784
		size = skb_frag_size(frag);
		data_len -= size;
2785

A
Alexander Duyck 已提交
2786 2787
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
2788

A
Alexander Duyck 已提交
2789 2790
		tx_bi = &tx_ring->tx_bi[i];
	}
2791

A
Alexander Duyck 已提交
2792 2793 2794 2795 2796 2797 2798 2799 2800
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

2801 2802 2803
	netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
						 tx_ring->queue_index),
						 first->bytecount);
E
Eric Dumazet 已提交
2804
	i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

	/* Algorithm to optimize tail and RS bit setting:
	 * if xmit_more is supported
	 *	if xmit_more is true
	 *		do not update tail and do not mark RS bit.
	 *	if xmit_more is false and last xmit_more was false
	 *		if every packet spanned less than 4 desc
	 *			then set RS bit on 4th packet and update tail
	 *			on every packet
	 *		else
	 *			update tail and set RS bit on every packet.
	 *	if xmit_more is false and last_xmit_more was true
	 *		update tail and set RS bit.
	 *
	 * Optimization: wmb to be issued only in case of tail update.
	 * Also optimize the Descriptor WB path for RS bit with the same
	 * algorithm.
	 *
	 * Note: If there are less than 4 packets
	 * pending and interrupts were disabled the service task will
	 * trigger a force WB.
	 */
	if (skb->xmit_more  &&
	    !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
						    tx_ring->queue_index))) {
		tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		tail_bump = false;
	} else if (!skb->xmit_more &&
		   !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
						       tx_ring->queue_index)) &&
		   (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
		   (tx_ring->packet_stride < WB_STRIDE) &&
		   (desc_count < WB_STRIDE)) {
		tx_ring->packet_stride++;
	} else {
		tx_ring->packet_stride = 0;
		tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
		do_rs = true;
	}
	if (do_rs)
		tx_ring->packet_stride = 0;

	tx_desc->cmd_type_offset_bsz =
			build_ctob(td_cmd, td_offset, size, td_tag) |
			cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
						  I40E_TX_DESC_CMD_EOP) <<
						  I40E_TXD_QW1_CMD_SHIFT);

A
Alexander Duyck 已提交
2853
	/* notify HW of packet */
2854
	if (!tail_bump)
2855
		prefetchw(tx_desc + 1);
A
Alexander Duyck 已提交
2856

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	if (tail_bump) {
		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, tx_ring->tail);
	}

2867 2868 2869
	return;

dma_error:
A
Alexander Duyck 已提交
2870
	dev_info(tx_ring->dev, "TX DMA map failed\n");
2871 2872 2873 2874

	/* clear dma mappings for failed tx_bi map */
	for (;;) {
		tx_bi = &tx_ring->tx_bi[i];
A
Alexander Duyck 已提交
2875
		i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
		if (tx_bi == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
}

/**
 * i40e_xmit_frame_ring - Sends buffer on Tx ring
 * @skb:     send buffer
 * @tx_ring: ring to send buffer on
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
					struct i40e_ring *tx_ring)
{
	u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
	u32 cd_tunneling = 0, cd_l2tag2 = 0;
	struct i40e_tx_buffer *first;
	u32 td_offset = 0;
	u32 tx_flags = 0;
	__be16 protocol;
	u32 td_cmd = 0;
	u8 hdr_len = 0;
2904
	int tso, count;
J
Jacob Keller 已提交
2905
	int tsyn;
J
Jesse Brandeburg 已提交
2906

2907 2908 2909
	/* prefetch the data, we'll need it later */
	prefetch(skb->data);

2910
	count = i40e_xmit_descriptor_count(skb);
2911 2912 2913
	if (i40e_chk_linearize(skb, count)) {
		if (__skb_linearize(skb))
			goto out_drop;
2914
		count = i40e_txd_use_count(skb->len);
2915 2916
		tx_ring->tx_stats.tx_linearize++;
	}
2917 2918 2919 2920 2921 2922 2923 2924 2925

	/* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
	 *       + 4 desc gap to avoid the cache line where head is,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
		tx_ring->tx_stats.tx_busy++;
2926
		return NETDEV_TX_BUSY;
2927
	}
2928 2929 2930 2931 2932 2933

	/* prepare the xmit flags */
	if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
		goto out_drop;

	/* obtain protocol of skb */
2934
	protocol = vlan_get_protocol(skb);
2935 2936 2937 2938 2939

	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_bi[tx_ring->next_to_use];

	/* setup IPv4/IPv6 offloads */
2940
	if (protocol == htons(ETH_P_IP))
2941
		tx_flags |= I40E_TX_FLAGS_IPV4;
2942
	else if (protocol == htons(ETH_P_IPV6))
2943 2944
		tx_flags |= I40E_TX_FLAGS_IPV6;

2945
	tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
2946 2947 2948 2949 2950 2951

	if (tso < 0)
		goto out_drop;
	else if (tso)
		tx_flags |= I40E_TX_FLAGS_TSO;

2952 2953 2954 2955 2956 2957
	/* Always offload the checksum, since it's in the data descriptor */
	tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
				  tx_ring, &cd_tunneling);
	if (tso < 0)
		goto out_drop;

J
Jacob Keller 已提交
2958 2959 2960 2961 2962
	tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);

	if (tsyn)
		tx_flags |= I40E_TX_FLAGS_TSYN;

2963 2964
	skb_tx_timestamp(skb);

2965 2966 2967
	/* always enable CRC insertion offload */
	td_cmd |= I40E_TX_DESC_CMD_ICRC;

2968 2969 2970 2971 2972 2973 2974
	i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
			   cd_tunneling, cd_l2tag2);

	/* Add Flow Director ATR if it's enabled.
	 *
	 * NOTE: this must always be directly before the data descriptor.
	 */
2975
	i40e_atr(tx_ring, skb, tx_flags);
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997

	i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
		    td_cmd, td_offset);

	return NETDEV_TX_OK;

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
}

/**
 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
 * @skb:    send buffer
 * @netdev: network interface device structure
 *
 * Returns NETDEV_TX_OK if sent, else an error code
 **/
netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct i40e_netdev_priv *np = netdev_priv(netdev);
	struct i40e_vsi *vsi = np->vsi;
2998
	struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
2999 3000 3001 3002

	/* hardware can't handle really short frames, hardware padding works
	 * beyond this point
	 */
3003 3004
	if (skb_put_padto(skb, I40E_MIN_TX_LEN))
		return NETDEV_TX_OK;
3005 3006 3007

	return i40e_xmit_frame_ring(skb, tx_ring);
}