Kconfig 62.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
config ARM
	bool
	default y
4 5
	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
R
Russell King 已提交
7
	select ARCH_HAVE_CUSTOM_GPIO_H
8
	select ARCH_HAS_GCOV_PROFILE_ALL
9
	select ARCH_MIGHT_HAVE_PC_PARPORT
10
	select ARCH_SUPPORTS_ATOMIC_RMW
11
	select ARCH_USE_BUILTIN_BSWAP
12
	select ARCH_USE_CMPXCHG_LOCKREF
13
	select ARCH_WANT_IPC_PARSE_VERSION
14
	select BUILDTIME_EXTABLE_SORT if MMU
R
Russell King 已提交
15
	select CLONE_BACKWARDS
16
	select CPU_PM if (SUSPEND || CPU_IDLE)
17
	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18
	select GENERIC_ALLOCATOR
19
	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
20
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
R
Russell King 已提交
21
	select GENERIC_IDLE_POLL_SETUP
22 23 24
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
	select GENERIC_PCI_IOMAP
25
	select GENERIC_SCHED_CLOCK
26 27 28
	select GENERIC_SMP_IDLE_THREAD
	select GENERIC_STRNCPY_FROM_USER
	select GENERIC_STRNLEN_USER
29
	select HANDLE_DOMAIN_IRQ
30
	select HARDIRQS_SW_RESEND
31
	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
32
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
J
Jason Wessel 已提交
33
	select HAVE_ARCH_KGDB
34
	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
35
	select HAVE_ARCH_TRACEHOOK
36
	select HAVE_BPF_JIT
37
	select HAVE_CC_STACKPROTECTOR
R
Russell King 已提交
38
	select HAVE_CONTEXT_TRACKING
39 40 41 42 43
	select HAVE_C_RECORDMCOUNT
	select HAVE_DEBUG_KMEMLEAK
	select HAVE_DMA_API_DEBUG
	select HAVE_DMA_ATTRS
	select HAVE_DMA_CONTIGUOUS if MMU
44
	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
45
	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
46
	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
47
	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
48
	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
49
	select HAVE_GENERIC_DMA_COHERENT
50 51
	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
	select HAVE_IDE if PCI || ISA || PCMCIA
52
	select HAVE_IRQ_TIME_ACCOUNTING
53
	select HAVE_KERNEL_GZIP
54
	select HAVE_KERNEL_LZ4
55
	select HAVE_KERNEL_LZMA
56
	select HAVE_KERNEL_LZO
57
	select HAVE_KERNEL_XZ
58 59 60
	select HAVE_KPROBES if !XIP_KERNEL
	select HAVE_KRETPROBES if (HAVE_KPROBES)
	select HAVE_MEMBLOCK
R
Russell King 已提交
61
	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
62
	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
63
	select HAVE_PERF_EVENTS
64 65
	select HAVE_PERF_REGS
	select HAVE_PERF_USER_STACK_DUMP
66
	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
67
	select HAVE_REGS_AND_STACK_ACCESS_API
68
	select HAVE_SYSCALL_TRACEPOINTS
69
	select HAVE_UID16
70
	select HAVE_VIRT_CPU_ACCOUNTING_GEN
71
	select IRQ_FORCED_THREADING
R
Russell King 已提交
72
	select MODULES_USE_ELF_REL
73
	select NO_BOOTMEM
R
Russell King 已提交
74 75
	select OLD_SIGACTION
	select OLD_SIGSUSPEND3
76 77 78
	select PERF_USE_VMALLOC
	select RTC_LIB
	select SYS_SUPPORTS_APM_EMULATION
R
Russell King 已提交
79 80
	# Above selects are sorted alphabetically; please add new ones
	# according to that.  Thanks.
L
Linus Torvalds 已提交
81 82
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
83
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
84
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
85
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
86 87 88
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

89
config ARM_HAS_SG_CHAIN
90
	select ARCH_HAS_SG_CHAIN
91 92
	bool

93 94 95 96 97
config NEED_SG_DMA_LENGTH
	bool

config ARM_DMA_USE_IOMMU
	bool
98 99
	select ARM_HAS_SG_CHAIN
	select NEED_SG_DMA_LENGTH
100

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
if ARM_DMA_USE_IOMMU

config ARM_DMA_IOMMU_ALIGNMENT
	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
	range 4 9
	default 8
	help
	  DMA mapping framework by default aligns all buffers to the smallest
	  PAGE_SIZE order which is greater than or equal to the requested buffer
	  size. This works well for buffers up to a few hundreds kilobytes, but
	  for larger buffers it just a waste of address space. Drivers which has
	  relatively small addressing window (like 64Mib) might run out of
	  virtual space with just a few allocations.

	  With this parameter you can specify the maximum PAGE_SIZE order for
	  DMA IOMMU buffers. Larger buffers will be aligned only to this
	  specified order. The order is expressed as a power of two multiplied
	  by the PAGE_SIZE.

endif

122 123 124
config MIGHT_HAVE_PCI
	bool

125 126 127
config SYS_SUPPORTS_APM_EMULATION
	bool

128 129 130 131
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

132 133 134
config HAVE_PROC_CPU
	bool

135
config NO_IOPORT_MAP
A
Al Viro 已提交
136 137
	bool

L
Linus Torvalds 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
config EISA
	bool
	---help---
	  The Extended Industry Standard Architecture (EISA) bus was
	  developed as an open alternative to the IBM MicroChannel bus.

	  The EISA bus provided some of the features of the IBM MicroChannel
	  bus while maintaining backward compatibility with cards made for
	  the older ISA bus.  The EISA bus saw limited use between 1988 and
	  1995 when it was made obsolete by the PCI bus.

	  Say Y here if you are building a kernel for an EISA-based machine.

	  Otherwise, say N.

config SBUS
	bool

156 157 158 159
config STACKTRACE_SUPPORT
	bool
	default y

N
Nicolas Pitre 已提交
160 161 162 163 164
config HAVE_LATENCYTOP_SUPPORT
	bool
	depends on !SMP
	default y

165 166 167 168
config LOCKDEP_SUPPORT
	bool
	default y

R
Russell King 已提交
169 170 171 172
config TRACE_IRQFLAGS_SUPPORT
	bool
	default y

L
Linus Torvalds 已提交
173 174
config RWSEM_XCHGADD_ALGORITHM
	bool
175
	default y
L
Linus Torvalds 已提交
176

177 178 179 180 181 182
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

183 184 185
config ARCH_HAS_BANDGAP
	bool

186 187 188 189
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
190 191 192 193
config GENERIC_CALIBRATE_DELAY
	bool
	default y

194 195 196
config ARCH_MAY_HAVE_PC_FDC
	bool

197 198 199
config ZONE_DMA
	bool

200 201 202
config NEED_DMA_MAP_STATE
       def_bool y

D
David A. Long 已提交
203 204 205
config ARCH_SUPPORTS_UPROBES
	def_bool y

206 207 208
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
209 210 211 212 213 214
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

215 216 217
config NEED_RET_TO_USER
	bool

218 219 220
config ARCH_MTD_XIP
	bool

221 222
config VECTORS_BASE
	hex
223
	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
224 225 226
	default DRAM_BASE if REMAP_VECTORS_TO_RAM
	default 0x00000000
	help
R
Russell King 已提交
227 228
	  The base address of exception vectors.  This must be two pages
	  in size.
229

230
config ARM_PATCH_PHYS_VIRT
231 232
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
233
	depends on !XIP_KERNEL && MMU
234 235
	depends on !ARCH_REALVIEW || !SPARSEMEM
	help
236 237 238
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
239

240
	  This can only be used with non-XIP MMU kernels where the base
241
	  of physical memory is at a 16MB boundary.
242

243 244 245
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
246

247 248 249 250 251 252 253
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

254
config NEED_MACH_MEMORY_H
255 256
	bool
	help
257 258 259
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
260

261
config PHYS_OFFSET
262
	hex "Physical address of main memory" if MMU
263
	depends on !ARM_PATCH_PHYS_VIRT
264
	default DRAM_BASE if !MMU
265 266 267 268 269 270 271 272 273 274 275 276 277 278
	default 0x00000000 if ARCH_EBSA110 || \
			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
			ARCH_FOOTBRIDGE || \
			ARCH_INTEGRATOR || \
			ARCH_IOP13XX || \
			ARCH_KS8695 || \
			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
	default 0x20000000 if ARCH_S5PV210
	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
279
	help
280 281
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
282

283 284 285 286
config GENERIC_BUG
	def_bool y
	depends on BUG

L
Linus Torvalds 已提交
287 288
source "init/Kconfig"

289 290
source "kernel/Kconfig.freezer"

L
Linus Torvalds 已提交
291 292
menu "System Type"

293 294 295 296 297 298 299
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

300 301 302 303
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
304 305
choice
	prompt "ARM system type"
306 307
	default ARCH_VERSATILE if !MMU
	default ARCH_MULTIPLATFORM if MMU
L
Linus Torvalds 已提交
308

R
Rob Herring 已提交
309 310
config ARCH_MULTIPLATFORM
	bool "Allow multiple platforms to be selected"
311
	depends on MMU
312
	select ARCH_WANT_OPTIONAL_GPIOLIB
313
	select ARM_HAS_SG_CHAIN
R
Rob Herring 已提交
314 315
	select ARM_PATCH_PHYS_VIRT
	select AUTO_ZRELADDR
316
	select CLKSRC_OF
317
	select COMMON_CLK
318
	select GENERIC_CLOCKEVENTS
319
	select MIGHT_HAVE_PCI
R
Rob Herring 已提交
320
	select MULTI_IRQ_HANDLER
321 322 323
	select SPARSE_IRQ
	select USE_OF

324 325
config ARCH_REALVIEW
	bool "ARM Ltd. RealView family"
326
	select ARCH_WANT_OPTIONAL_GPIOLIB
327
	select ARM_AMBA
328
	select ARM_TIMER_SP804
329 330
	select COMMON_CLK
	select COMMON_CLK_VERSATILE
331
	select GENERIC_CLOCKEVENTS
332
	select GPIO_PL061 if GPIOLIB
333
	select ICST
334
	select NEED_MACH_MEMORY_H
335
	select PLAT_VERSATILE
P
Pawel Moll 已提交
336
	select PLAT_VERSATILE_SCHED_CLOCK
337 338 339 340 341
	help
	  This enables support for ARM Ltd RealView boards.

config ARCH_VERSATILE
	bool "ARM Ltd. Versatile family"
342
	select ARCH_WANT_OPTIONAL_GPIOLIB
343
	select ARM_AMBA
344
	select ARM_TIMER_SP804
345
	select ARM_VIC
346
	select CLKDEV_LOOKUP
347
	select GENERIC_CLOCKEVENTS
348
	select HAVE_MACH_CLKDEV
349
	select ICST
350
	select PLAT_VERSATILE
351
	select PLAT_VERSATILE_CLOCK
P
Pawel Moll 已提交
352
	select PLAT_VERSATILE_SCHED_CLOCK
353
	select VERSATILE_FPGA_IRQ
354 355 356
	help
	  This enables support for ARM Ltd Versatile board.

357 358
config ARCH_AT91
	bool "Atmel AT91"
359
	select ARCH_REQUIRE_GPIOLIB
360
	select CLKDEV_LOOKUP
361
	select IRQ_DOMAIN
R
Rob Herring 已提交
362
	select NEED_MACH_IO_H if PCCARD
363
	select PINCTRL
364 365
	select PINCTRL_AT91
	select USE_OF
366
	help
367
	  This enables support for systems based on Atmel
368
	  AT91RM9200, AT91SAM9 and SAMA5 processors.
369

370 371
config ARCH_CLPS711X
	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
372
	select ARCH_REQUIRE_GPIOLIB
373
	select AUTO_ZRELADDR
374
	select CLKSRC_MMIO
375 376
	select COMMON_CLK
	select CPU_ARM720T
377
	select GENERIC_CLOCKEVENTS
378
	select MFD_SYSCON
379
	select SOC_BUS
380 381 382
	help
	  Support for Cirrus Logic 711x/721x/731x based boards.

383 384 385
config ARCH_GEMINI
	bool "Cortina Systems Gemini"
	select ARCH_REQUIRE_GPIOLIB
386
	select CLKSRC_MMIO
387
	select CPU_FA526
388
	select GENERIC_CLOCKEVENTS
389 390 391
	help
	  Support for the Cortina Systems Gemini family SoCs

L
Linus Torvalds 已提交
392 393
config ARCH_EBSA110
	bool "EBSA-110"
394
	select ARCH_USES_GETTIMEOFFSET
395
	select CPU_SA110
396
	select ISA
397
	select NEED_MACH_IO_H
398
	select NEED_MACH_MEMORY_H
399
	select NO_IOPORT_MAP
L
Linus Torvalds 已提交
400 401
	help
	  This is an evaluation board for the StrongARM processor available
402
	  from Digital. It has limited hardware on-board, including an
L
Linus Torvalds 已提交
403 404 405
	  Ethernet interface, two PCMCIA sockets, two serial ports and a
	  parallel port.

406 407 408 409 410
config ARCH_EFM32
	bool "Energy Micro efm32"
	depends on !MMU
	select ARCH_REQUIRE_GPIOLIB
	select ARM_NVIC
411
	select AUTO_ZRELADDR
412 413 414 415 416
	select CLKSRC_OF
	select COMMON_CLK
	select CPU_V7M
	select GENERIC_CLOCKEVENTS
	select NO_DMA
417
	select NO_IOPORT_MAP
418 419 420 421 422 423
	select SPARSE_IRQ
	select USE_OF
	help
	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
	  processors.

424 425
config ARCH_EP93XX
	bool "EP93xx-based"
426 427 428
	select ARCH_HAS_HOLES_MEMORYMODEL
	select ARCH_REQUIRE_GPIOLIB
	select ARCH_USES_GETTIMEOFFSET
429 430
	select ARM_AMBA
	select ARM_VIC
431
	select CLKDEV_LOOKUP
432
	select CPU_ARM920T
433 434 435
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
436 437
config ARCH_FOOTBRIDGE
	bool "FootBridge"
438
	select CPU_SA110
L
Linus Torvalds 已提交
439
	select FOOTBRIDGE
440
	select GENERIC_CLOCKEVENTS
441
	select HAVE_IDE
442
	select NEED_MACH_IO_H if !MMU
443
	select NEED_MACH_MEMORY_H
444 445 446
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
447

448 449
config ARCH_NETX
	bool "Hilscher NetX based"
450
	select ARM_VIC
451
	select CLKSRC_MMIO
452
	select CPU_ARM926T
453
	select GENERIC_CLOCKEVENTS
454
	help
455 456
	  This enables support for systems based on the Hilscher NetX Soc

457 458 459
config ARCH_IOP13XX
	bool "IOP13xx-based"
	depends on MMU
460
	select CPU_XSC3
461
	select NEED_MACH_MEMORY_H
462
	select NEED_RET_TO_USER
463 464 465
	select PCI
	select PLAT_IOP
	select VMSPLIT_1G
466
	select SPARSE_IRQ
467 468 469
	help
	  Support for Intel's IOP13XX (XScale) family of processors.

470 471
config ARCH_IOP32X
	bool "IOP32x-based"
472
	depends on MMU
473
	select ARCH_REQUIRE_GPIOLIB
474
	select CPU_XSCALE
475
	select GPIO_IOP
476
	select NEED_RET_TO_USER
477
	select PCI
478
	select PLAT_IOP
479
	help
480 481 482 483 484 485
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

config ARCH_IOP33X
	bool "IOP33x-based"
	depends on MMU
486
	select ARCH_REQUIRE_GPIOLIB
487
	select CPU_XSCALE
488
	select GPIO_IOP
489
	select NEED_RET_TO_USER
490
	select PCI
491
	select PLAT_IOP
492 493
	help
	  Support for Intel's IOP33X (XScale) family of processors.
L
Linus Torvalds 已提交
494

495 496
config ARCH_IXP4XX
	bool "IXP4xx-based"
497
	depends on MMU
498
	select ARCH_HAS_DMA_SET_COHERENT_MASK
499
	select ARCH_REQUIRE_GPIOLIB
500
	select ARCH_SUPPORTS_BIG_ENDIAN
501
	select CLKSRC_MMIO
502
	select CPU_XSCALE
503
	select DMABOUNCE if PCI
504
	select GENERIC_CLOCKEVENTS
505
	select MIGHT_HAVE_PCI
506
	select NEED_MACH_IO_H
507
	select USB_EHCI_BIG_ENDIAN_DESC
R
Russell King 已提交
508
	select USB_EHCI_BIG_ENDIAN_MMIO
509
	help
510
	  Support for Intel's IXP4XX (XScale) family of processors.
511

512 513 514
config ARCH_DOVE
	bool "Marvell Dove"
	select ARCH_REQUIRE_GPIOLIB
515
	select CPU_PJ4
516
	select GENERIC_CLOCKEVENTS
517
	select MIGHT_HAVE_PCI
R
Russell King 已提交
518
	select MVEBU_MBUS
519 520
	select PINCTRL
	select PINCTRL_DOVE
521
	select PLAT_ORION_LEGACY
522 523 524
	help
	  Support for the Marvell Dove SoC 88AP510

525 526
config ARCH_MV78XX0
	bool "Marvell MV78xx0"
527
	select ARCH_REQUIRE_GPIOLIB
528
	select CPU_FEROCEON
529
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
530
	select MVEBU_MBUS
531
	select PCI
532
	select PLAT_ORION_LEGACY
533 534 535 536
	help
	  Support for the following Marvell MV78xx0 series SoCs:
	  MV781x0, MV782x0.

537
config ARCH_ORION5X
538 539
	bool "Marvell Orion"
	depends on MMU
540
	select ARCH_REQUIRE_GPIOLIB
541
	select CPU_FEROCEON
542
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
543
	select MVEBU_MBUS
544
	select PCI
545
	select PLAT_ORION_LEGACY
546
	help
547
	  Support for the following Marvell Orion 5x series SoCs:
548
	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
549
	  Orion-2 (5281), Orion-1-90 (6183).
550

551
config ARCH_MMP
552
	bool "Marvell PXA168/910/MMP2"
553 554
	depends on MMU
	select ARCH_REQUIRE_GPIOLIB
555
	select CLKDEV_LOOKUP
556
	select GENERIC_ALLOCATOR
557
	select GENERIC_CLOCKEVENTS
558
	select GPIO_PXA
H
Haojian Zhuang 已提交
559
	select IRQ_DOMAIN
H
Haojian Zhuang 已提交
560
	select MULTI_IRQ_HANDLER
A
Axel Lin 已提交
561
	select PINCTRL
562
	select PLAT_PXA
H
Haojian Zhuang 已提交
563
	select SPARSE_IRQ
564
	help
565
	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
566 567 568

config ARCH_KS8695
	bool "Micrel/Kendin KS8695"
569
	select ARCH_REQUIRE_GPIOLIB
570
	select CLKSRC_MMIO
571
	select CPU_ARM922T
572
	select GENERIC_CLOCKEVENTS
573
	select NEED_MACH_MEMORY_H
574 575 576 577 578 579
	help
	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
	  System-on-Chip devices.

config ARCH_W90X900
	bool "Nuvoton W90X900 CPU"
580
	select ARCH_REQUIRE_GPIOLIB
581
	select CLKDEV_LOOKUP
582
	select CLKSRC_MMIO
583
	select CPU_ARM926T
584
	select GENERIC_CLOCKEVENTS
585
	help
586 587 588 589 590 591 592
	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
	  At present, the w90x900 has been renamed nuc900, regarding
	  the ARM series product line, you can login the following
	  link address to know more.

	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
593

594 595 596 597 598 599 600 601 602 603 604 605 606
config ARCH_LPC32XX
	bool "NXP LPC32XX"
	select ARCH_REQUIRE_GPIOLIB
	select ARM_AMBA
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
	select CPU_ARM926T
	select GENERIC_CLOCKEVENTS
	select HAVE_IDE
	select USE_OF
	help
	  Support for the NXP LPC32XX family of processors

L
Linus Torvalds 已提交
607
config ARCH_PXA
E
eric miao 已提交
608
	bool "PXA2xx/PXA3xx-based"
609
	depends on MMU
610 611 612 613
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARM_CPU_SUSPEND if PM
	select AUTO_ZRELADDR
614
	select CLKDEV_LOOKUP
615
	select CLKSRC_MMIO
616
	select CLKSRC_OF
617
	select GENERIC_CLOCKEVENTS
618
	select GPIO_PXA
619
	select HAVE_IDE
620 621 622
	select MULTI_IRQ_HANDLER
	select PLAT_PXA
	select SPARSE_IRQ
623
	help
E
eric miao 已提交
624
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
625

626 627
config ARCH_MSM
	bool "Qualcomm MSM (non-multiplatform)"
P
Pavel Machek 已提交
628
	select ARCH_REQUIRE_GPIOLIB
629
	select COMMON_CLK
630
	select GENERIC_CLOCKEVENTS
631
	help
632 633 634 635 636
	  Support for Qualcomm MSM/QSD based systems.  This runs on the
	  apps processor of the MSM/QSD and depends on a shared memory
	  interface to the modem processor which runs the baseband
	  stack and controls some vital subsystems
	  (clock and power control, etc).
637

638
config ARCH_SHMOBILE_LEGACY
639
	bool "Renesas ARM SoCs (non-multiplatform)"
640
	select ARCH_SHMOBILE
641
	select ARM_PATCH_PHYS_VIRT if MMU
P
Paul Mundt 已提交
642
	select CLKDEV_LOOKUP
643
	select CPU_V7
644
	select GENERIC_CLOCKEVENTS
645
	select HAVE_ARM_SCU if SMP
646
	select HAVE_ARM_TWD if SMP
647
	select HAVE_MACH_CLKDEV
648
	select HAVE_SMP
649
	select MIGHT_HAVE_CACHE_L2X0
650
	select MULTI_IRQ_HANDLER
651
	select NO_IOPORT_MAP
652
	select PINCTRL
653
	select PM_GENERIC_DOMAINS if PM
654
	select SH_CLK_CPG
655
	select SPARSE_IRQ
656
	help
657 658 659
	  Support for Renesas ARM SoC platforms using a non-multiplatform
	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
	  and RZ families.
660

L
Linus Torvalds 已提交
661 662 663
config ARCH_RPC
	bool "RiscPC"
	select ARCH_ACORN
664
	select ARCH_MAY_HAVE_PC_FDC
665
	select ARCH_SPARSEMEM_ENABLE
666
	select ARCH_USES_GETTIMEOFFSET
A
Arnd Bergmann 已提交
667
	select CPU_SA110
668
	select FIQ
669
	select HAVE_IDE
670 671
	select HAVE_PATA_PLATFORM
	select ISA_DMA_API
672
	select NEED_MACH_IO_H
673
	select NEED_MACH_MEMORY_H
674
	select NO_IOPORT_MAP
675
	select VIRT_TO_BUS
L
Linus Torvalds 已提交
676 677 678 679 680 681
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
682 683 684 685 686
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARCH_SPARSEMEM_ENABLE
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
R
Russell King 已提交
687
	select CPU_FREQ
688
	select CPU_SA1100
689
	select GENERIC_CLOCKEVENTS
690
	select HAVE_IDE
691
	select IRQ_DOMAIN
692
	select ISA
693
	select MULTI_IRQ_HANDLER
694
	select NEED_MACH_MEMORY_H
695
	select SPARSE_IRQ
696 697
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
698

699 700
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
701
	select ARCH_REQUIRE_GPIOLIB
702
	select ATAGS
703
	select CLKDEV_LOOKUP
704
	select CLKSRC_SAMSUNG_PWM
705
	select GENERIC_CLOCKEVENTS
706
	select GPIO_SAMSUNG
707
	select HAVE_S3C2410_I2C if I2C
708
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
709
	select HAVE_S3C_RTC if RTC_CLASS
710
	select MULTI_IRQ_HANDLER
711
	select NEED_MACH_IO_H
712
	select SAMSUNG_ATAGS
L
Linus Torvalds 已提交
713
	help
714 715 716 717
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
718

B
Ben Dooks 已提交
719 720
config ARCH_S3C64XX
	bool "Samsung S3C64XX"
721
	select ARCH_REQUIRE_GPIOLIB
722
	select ARM_AMBA
723
	select ARM_VIC
724
	select ATAGS
725
	select CLKDEV_LOOKUP
726
	select CLKSRC_SAMSUNG_PWM
727
	select COMMON_CLK_SAMSUNG
728
	select CPU_V6K
729
	select GENERIC_CLOCKEVENTS
730
	select GPIO_SAMSUNG
731 732
	select HAVE_S3C2410_I2C if I2C
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
M
Mark Brown 已提交
733
	select HAVE_TCM
734
	select NO_IOPORT_MAP
735
	select PLAT_SAMSUNG
736
	select PM_GENERIC_DOMAINS if PM
737 738
	select S3C_DEV_NAND
	select S3C_GPIO_TRACK
739
	select SAMSUNG_ATAGS
740
	select SAMSUNG_WAKEMASK
741
	select SAMSUNG_WDT_RESET
B
Ben Dooks 已提交
742 743 744
	help
	  Samsung S3C64XX series based systems

745 746
config ARCH_DAVINCI
	bool "TI DaVinci"
747
	select ARCH_HAS_HOLES_MEMORYMODEL
748
	select ARCH_REQUIRE_GPIOLIB
749
	select CLKDEV_LOOKUP
D
David Brownell 已提交
750
	select GENERIC_ALLOCATOR
751
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
752
	select GENERIC_IRQ_CHIP
753
	select HAVE_IDE
754
	select TI_PRIV_EDMA
755
	select USE_OF
756
	select ZONE_DMA
757 758 759
	help
	  Support for TI's DaVinci platform.

760 761
config ARCH_OMAP1
	bool "TI OMAP1"
A
Arnd Bergmann 已提交
762
	depends on MMU
763
	select ARCH_HAS_HOLES_MEMORYMODEL
764
	select ARCH_OMAP
765
	select ARCH_REQUIRE_GPIOLIB
766
	select CLKDEV_LOOKUP
767
	select CLKSRC_MMIO
768
	select GENERIC_CLOCKEVENTS
769 770 771 772 773
	select GENERIC_IRQ_CHIP
	select HAVE_IDE
	select IRQ_DOMAIN
	select NEED_MACH_IO_H if PCCARD
	select NEED_MACH_MEMORY_H
774
	help
775
	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
776

L
Linus Torvalds 已提交
777 778
endchoice

R
Rob Herring 已提交
779 780 781 782 783
menu "Multiple platform selection"
	depends on ARCH_MULTIPLATFORM

comment "CPU Core family selection"

A
Arnd Bergmann 已提交
784 785 786 787 788 789
config ARCH_MULTI_V4
	bool "ARMv4 based platforms (FA526)"
	depends on !ARCH_MULTI_V6_V7
	select ARCH_MULTI_V4_V5
	select CPU_FA526

R
Rob Herring 已提交
790 791 792
config ARCH_MULTI_V4T
	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
	depends on !ARCH_MULTI_V6_V7
793
	select ARCH_MULTI_V4_V5
794 795 796
	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
		CPU_ARM925T || CPU_ARM940T)
R
Rob Herring 已提交
797 798 799 800

config ARCH_MULTI_V5
	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
	depends on !ARCH_MULTI_V6_V7
801
	select ARCH_MULTI_V4_V5
802
	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
803 804
		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
R
Rob Herring 已提交
805 806 807 808 809

config ARCH_MULTI_V4_V5
	bool

config ARCH_MULTI_V6
810
	bool "ARMv6 based platforms (ARM11)"
R
Rob Herring 已提交
811
	select ARCH_MULTI_V6_V7
812
	select CPU_V6K
R
Rob Herring 已提交
813 814

config ARCH_MULTI_V7
815
	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
R
Rob Herring 已提交
816 817
	default y
	select ARCH_MULTI_V6_V7
818
	select CPU_V7
819
	select HAVE_SMP
R
Rob Herring 已提交
820 821 822

config ARCH_MULTI_V6_V7
	bool
823
	select MIGHT_HAVE_CACHE_L2X0
R
Rob Herring 已提交
824 825 826 827 828 829 830

config ARCH_MULTI_CPU_AUTO
	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
	select ARCH_MULTI_V5

endmenu

831 832
config ARCH_VIRT
	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
R
Rob Herring 已提交
833
	select ARM_AMBA
834 835
	select ARM_GIC
	select ARM_PSCI
R
Rob Herring 已提交
836
	select HAVE_ARM_ARCH_TIMER
837

838 839 840 841 842
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
843 844
source "arch/arm/mach-mvebu/Kconfig"

O
Oleksij Rempel 已提交
845 846
source "arch/arm/mach-asm9260/Kconfig"

847 848
source "arch/arm/mach-at91/Kconfig"

849 850
source "arch/arm/mach-axxia/Kconfig"

851 852
source "arch/arm/mach-bcm/Kconfig"

853 854
source "arch/arm/mach-berlin/Kconfig"

L
Linus Torvalds 已提交
855 856
source "arch/arm/mach-clps711x/Kconfig"

857 858
source "arch/arm/mach-cns3xxx/Kconfig"

859 860 861 862
source "arch/arm/mach-davinci/Kconfig"

source "arch/arm/mach-dove/Kconfig"

863 864
source "arch/arm/mach-ep93xx/Kconfig"

L
Linus Torvalds 已提交
865 866
source "arch/arm/mach-footbridge/Kconfig"

867 868
source "arch/arm/mach-gemini/Kconfig"

R
Rob Herring 已提交
869 870
source "arch/arm/mach-highbank/Kconfig"

H
Haojian Zhuang 已提交
871 872
source "arch/arm/mach-hisi/Kconfig"

L
Linus Torvalds 已提交
873 874
source "arch/arm/mach-integrator/Kconfig"

875 876 877
source "arch/arm/mach-iop32x/Kconfig"

source "arch/arm/mach-iop33x/Kconfig"
L
Linus Torvalds 已提交
878

879 880
source "arch/arm/mach-iop13xx/Kconfig"

L
Linus Torvalds 已提交
881 882
source "arch/arm/mach-ixp4xx/Kconfig"

883 884
source "arch/arm/mach-keystone/Kconfig"

885 886
source "arch/arm/mach-ks8695/Kconfig"

887 888
source "arch/arm/mach-meson/Kconfig"

889 890
source "arch/arm/mach-msm/Kconfig"

891 892
source "arch/arm/mach-moxart/Kconfig"

893 894
source "arch/arm/mach-mv78xx0/Kconfig"

S
Shawn Guo 已提交
895
source "arch/arm/mach-imx/Kconfig"
L
Linus Torvalds 已提交
896

897 898
source "arch/arm/mach-mediatek/Kconfig"

899 900
source "arch/arm/mach-mxs/Kconfig"

901
source "arch/arm/mach-netx/Kconfig"
902

903 904
source "arch/arm/mach-nomadik/Kconfig"

D
Daniel Tang 已提交
905 906
source "arch/arm/mach-nspire/Kconfig"

907 908 909
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
910

911 912
source "arch/arm/mach-omap2/Kconfig"

913
source "arch/arm/mach-orion5x/Kconfig"
914

R
Rob Herring 已提交
915 916
source "arch/arm/mach-picoxcell/Kconfig"

917 918
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
919

920 921
source "arch/arm/mach-mmp/Kconfig"

922 923
source "arch/arm/mach-qcom/Kconfig"

924 925
source "arch/arm/mach-realview/Kconfig"

926 927
source "arch/arm/mach-rockchip/Kconfig"

928
source "arch/arm/mach-sa1100/Kconfig"
929

R
Rob Herring 已提交
930 931
source "arch/arm/mach-socfpga/Kconfig"

932
source "arch/arm/mach-spear/Kconfig"
933

934 935
source "arch/arm/mach-sti/Kconfig"

936
source "arch/arm/mach-s3c24xx/Kconfig"
L
Linus Torvalds 已提交
937

938
source "arch/arm/mach-s3c64xx/Kconfig"
B
Ben Dooks 已提交
939

940 941
source "arch/arm/mach-s5pv210/Kconfig"

942
source "arch/arm/mach-exynos/Kconfig"
943
source "arch/arm/plat-samsung/Kconfig"
944

945
source "arch/arm/mach-shmobile/Kconfig"
946

947 948
source "arch/arm/mach-sunxi/Kconfig"

949 950
source "arch/arm/mach-prima2/Kconfig"

951 952
source "arch/arm/mach-tegra/Kconfig"

953
source "arch/arm/mach-u300/Kconfig"
L
Linus Torvalds 已提交
954

955
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
956 957 958

source "arch/arm/mach-versatile/Kconfig"

959
source "arch/arm/mach-vexpress/Kconfig"
960
source "arch/arm/plat-versatile/Kconfig"
961

962 963
source "arch/arm/mach-vt8500/Kconfig"

964 965
source "arch/arm/mach-w90x900/Kconfig"

966 967
source "arch/arm/mach-zynq/Kconfig"

L
Linus Torvalds 已提交
968 969 970 971
# Definitions to make life easier
config ARCH_ACORN
	bool

972 973
config PLAT_IOP
	bool
M
Mikael Pettersson 已提交
974
	select GENERIC_CLOCKEVENTS
975

L
Lennert Buytenhek 已提交
976 977
config PLAT_ORION
	bool
978
	select CLKSRC_MMIO
979
	select COMMON_CLK
R
Russell King 已提交
980
	select GENERIC_IRQ_CHIP
981
	select IRQ_DOMAIN
L
Lennert Buytenhek 已提交
982

983 984 985 986
config PLAT_ORION_LEGACY
	bool
	select PLAT_ORION

987 988 989
config PLAT_PXA
	bool

990 991 992
config PLAT_VERSATILE
	bool

993 994
config ARM_TIMER_SP804
	bool
995
	select CLKSRC_MMIO
996
	select CLKSRC_OF if OF
997

998 999
source "arch/arm/firmware/Kconfig"

L
Linus Torvalds 已提交
1000 1001
source arch/arm/mm/Kconfig

1002
config IWMMXT
1003 1004 1005
	bool "Enable iWMMXt support"
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1006 1007 1008 1009
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

1010 1011 1012 1013 1014
config MULTI_IRQ_HANDLER
	bool
	help
	  Allow each machine to specify it's own IRQ handler at run time.

1015 1016 1017 1018
if !MMU
source "arch/arm/Kconfig-nommu"
endif

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
config PJ4B_ERRATA_4742
	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
	depends on CPU_PJ4B && MACH_ARMADA_370
	default y
	help
	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
	  Event (WFE) IDLE states, a specific timing sensitivity exists between
	  the retiring WFI/WFE instructions and the newly issued subsequent
	  instructions.  This sensitivity can result in a CPU hang scenario.
	  Workaround:
	  The software must insert either a Data Synchronization Barrier (DSB)
	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
	  instruction

1033 1034 1035 1036 1037 1038 1039 1040 1041
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

1042 1043
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1044
	depends on CPU_V6 || CPU_V6K
1045 1046 1047 1048 1049 1050
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

1067 1068 1069
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
1070
	depends on !ARCH_MULTIPLATFORM
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

1081 1082 1083
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
1084
	depends on !ARCH_MULTIPLATFORM
1085 1086 1087 1088 1089 1090 1091 1092 1093
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

1094 1095 1096
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
1097
	depends on !ARCH_MULTIPLATFORM
1098 1099 1100 1101 1102 1103 1104 1105 1106
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

1107 1108 1109
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
1110
	depends on !ARCH_MULTIPLATFORM
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
config ARM_ERRATA_643719
	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 643719 Cortex-A9 (prior to
	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
	  register returns zero when it should return one. The workaround
	  corrects this value, ensuring cache maintenance operations which use
	  it behave as intended and avoiding data corruption.

1132 1133
config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1134
	depends on CPU_V7
1135 1136 1137 1138 1139 1140 1141 1142
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
1143 1144 1145 1146

config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
1147
	depends on !ARCH_MULTIPLATFORM
1148 1149
	help
	  This option enables the workaround for the 743622 Cortex-A9
1150
	  (r2p*) erratum. Under very rare conditions, a faulty
1151 1152 1153 1154 1155 1156 1157
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

1158 1159
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1160
	depends on CPU_V7
1161
	depends on !ARCH_MULTIPLATFORM
1162 1163 1164 1165 1166 1167 1168
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

1191 1192
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1193
	depends on CPU_V6
1194 1195 1196 1197 1198 1199 1200 1201 1202
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
config ARM_ERRATA_775420
       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
       depends on CPU_V7
       help
	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
	 operation aborts with MMU exception, it might cause the processor
	 to deadlock. This workaround puts DSB before executing ISB if
	 an abort may occur on cache maintenance.

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
config ARM_ERRATA_798181
	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
	depends on CPU_V7 && SMP
	help
	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
	  adequately shooting down all use of the old entries. This
	  option enables the Linux kernel workaround for this erratum
	  which sends an IPI to the CPUs that are running the same ASID
	  as the one being invalidated.

1237 1238 1239 1240 1241 1242 1243 1244 1245
config ARM_ERRATA_773022
	bool "ARM errata: incorrect instructions may be executed from loop buffer"
	depends on CPU_V7
	help
	  This option enables the workaround for the 773022 Cortex-A15
	  (up to r0p4) erratum. In certain rare sequences of code, the
	  loop buffer may deliver incorrect instructions. This
	  workaround disables the loop buffer to avoid the erratum.

L
Linus Torvalds 已提交
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1261
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1262 1263
config ISA_DMA
	bool
1264
	select ISA_DMA_API
L
Linus Torvalds 已提交
1265

1266
# Select ISA DMA interface
A
Al Viro 已提交
1267 1268 1269
config ISA_DMA_API
	bool

L
Linus Torvalds 已提交
1270
config PCI
1271
	bool "PCI support" if MIGHT_HAVE_PCI
L
Linus Torvalds 已提交
1272 1273 1274 1275 1276 1277
	help
	  Find out whether you have a PCI motherboard. PCI is the name of a
	  bus system, i.e. the way the CPU talks to the other stuff inside
	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
	  VESA. If you have PCI, say Y, otherwise N.

1278 1279 1280 1281
config PCI_DOMAINS
	bool
	depends on PCI

1282 1283 1284 1285 1286 1287
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

1288 1289 1290
config PCI_SYSCALL
	def_bool PCI

M
Mike Rapoport 已提交
1291 1292 1293 1294 1295 1296
config PCI_HOST_ITE8152
	bool
	depends on PCI && MACH_ARMCORE
	default y
	select DMABOUNCE

L
Linus Torvalds 已提交
1297
source "drivers/pci/Kconfig"
1298
source "drivers/pci/pcie/Kconfig"
L
Linus Torvalds 已提交
1299 1300 1301 1302 1303 1304 1305

source "drivers/pcmcia/Kconfig"

endmenu

menu "Kernel Features"

1306 1307 1308 1309 1310 1311 1312 1313 1314
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1315
config SMP
1316
	bool "Symmetric Multi-Processing"
1317
	depends on CPU_V6K || CPU_V7
1318
	depends on GENERIC_CLOCKEVENTS
1319
	depends on HAVE_SMP
1320
	depends on MMU || ARM_MPU
L
Linus Torvalds 已提交
1321 1322
	help
	  This enables support for systems with more than one CPU. If you have
1323 1324
	  a system with only one CPU, say N. If you have a system with more
	  than one CPU, say Y.
L
Linus Torvalds 已提交
1325

1326
	  If you say N here, the kernel will run on uni- and multiprocessor
L
Linus Torvalds 已提交
1327
	  machines, but will use only one CPU of a multiprocessor machine. If
1328 1329 1330
	  you say Y here, the kernel will run on many, but not all,
	  uniprocessor machines. On a uniprocessor machine, the kernel
	  will run faster if you say N here.
L
Linus Torvalds 已提交
1331

P
Paul Bolle 已提交
1332
	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
L
Linus Torvalds 已提交
1333
	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1334
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1335 1336 1337

	  If you don't know what to do here, say N.

1338 1339
config SMP_ON_UP
	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1340
	depends on SMP && !XIP_KERNEL && MMU
1341 1342 1343 1344 1345 1346 1347 1348 1349
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1375 1376 1377 1378 1379
config HAVE_ARM_SCU
	bool
	help
	  This option enables support for the ARM system coherency unit

1380
config HAVE_ARM_ARCH_TIMER
1381 1382
	bool "Architected timer support"
	depends on CPU_V7
1383
	select ARM_ARCH_TIMER
1384
	select GENERIC_CLOCKEVENTS
1385 1386 1387
	help
	  This option enables support for the ARM architected timer

1388 1389 1390
config HAVE_ARM_TWD
	bool
	depends on SMP
1391
	select CLKSRC_OF if OF
1392 1393 1394
	help
	  This options enables support for the ARM timer and watchdog unit

1395 1396 1397 1398 1399 1400 1401 1402
config MCPM
	bool "Multi-Cluster Power Management"
	depends on CPU_V7 && SMP
	help
	  This option provides the common power management infrastructure
	  for (multi-)cluster based systems, such as big.LITTLE based
	  systems.

H
Haojian Zhuang 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411
config MCPM_QUAD_CLUSTER
	bool
	depends on MCPM
	help
	  To avoid wasting resources unnecessarily, MCPM only supports up
	  to 2 clusters by default.
	  Platforms with 3 or 4 clusters that use MCPM must select this
	  option to allow the additional clusters to be managed.

N
Nicolas Pitre 已提交
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
config BIG_LITTLE
	bool "big.LITTLE support (Experimental)"
	depends on CPU_V7 && SMP
	select MCPM
	help
	  This option enables support selections for the big.LITTLE
	  system architecture.

config BL_SWITCHER
	bool "big.LITTLE switcher support"
	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
	select ARM_CPU_SUSPEND
1424
	select CPU_PM
N
Nicolas Pitre 已提交
1425 1426 1427 1428 1429
	help
	  The big.LITTLE "switcher" provides the core functionality to
	  transparently handle transition between a cluster of A15's
	  and a cluster of A7's in a big.LITTLE system.

1430 1431 1432 1433 1434 1435 1436 1437
config BL_SWITCHER_DUMMY_IF
	tristate "Simple big.LITTLE switcher user interface"
	depends on BL_SWITCHER && DEBUG_KERNEL
	help
	  This is a simple and dummy char dev interface to control
	  the big.LITTLE switcher core code.  It is meant for
	  debugging purposes only.

1438 1439
choice
	prompt "Memory split"
1440
	depends on MMU
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
1458
	default PHYS_OFFSET if !MMU
1459 1460 1461 1462
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
	default 0xC0000000

L
Linus Torvalds 已提交
1463 1464 1465 1466 1467 1468
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
	range 2 32
	depends on SMP
	default "4"

1469
config HOTPLUG_CPU
1470
	bool "Support for hot-pluggable CPUs"
1471
	depends on SMP
1472 1473 1474 1475
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
config ARM_PSCI
	bool "Support for the ARM Power State Coordination Interface (PSCI)"
	depends on CPU_V7
	help
	  Say Y here if you want Linux to communicate with system firmware
	  implementing the PSCI specification for CPU-centric power
	  management operations described in ARM document number ARM DEN
	  0022A ("Power State Coordination Interface System Software on
	  ARM processors").

1486 1487 1488
# The GPIO number here must be sorted by descending number. In case of
# a multiplatform kernel, we just want the highest value required by the
# selected platforms.
1489 1490
config ARCH_NR_GPIO
	int
1491
	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
1492 1493
	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1494
	default 416 if ARCH_SUNXI
1495
	default 392 if ARCH_U8500
1496
	default 352 if ARCH_VT8500
1497
	default 288 if ARCH_ROCKCHIP
1498
	default 264 if MACH_H4700
1499 1500 1501 1502 1503 1504
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

1505
source kernel/Kconfig.preempt
L
Linus Torvalds 已提交
1506

R
Russell King 已提交
1507
config HZ_FIXED
1508
	int
1509
	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
K
Kukjin Kim 已提交
1510
		ARCH_S5PV210 || ARCH_EXYNOS4
1511
	default AT91_TIMER_HZ if ARCH_AT91
1512
	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
R
Russell King 已提交
1513
	default 0
R
Russell King 已提交
1514 1515

choice
R
Russell King 已提交
1516
	depends on HZ_FIXED = 0
R
Russell King 已提交
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	prompt "Timer frequency"

config HZ_100
	bool "100 Hz"

config HZ_200
	bool "200 Hz"

config HZ_250
	bool "250 Hz"

config HZ_300
	bool "300 Hz"

config HZ_500
	bool "500 Hz"

config HZ_1000
	bool "1000 Hz"

endchoice

config HZ
	int
R
Russell King 已提交
1541
	default HZ_FIXED if HZ_FIXED != 0
R
Russell King 已提交
1542 1543 1544 1545 1546 1547 1548 1549 1550
	default 100 if HZ_100
	default 200 if HZ_200
	default 250 if HZ_250
	default 300 if HZ_300
	default 500 if HZ_500
	default 1000

config SCHED_HRTICK
	def_bool HIGH_RES_TIMERS
1551

1552
config THUMB2_KERNEL
1553
	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1554
	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1555
	default y if CPU_THUMBONLY
1556 1557
	select AEABI
	select ARM_ASM_UNIFIED
1558
	select ARM_UNWIND
1559 1560 1561 1562 1563 1564 1565
	help
	  By enabling this option, the kernel will be compiled in
	  Thumb-2 mode. A compiler/assembler that understand the unified
	  ARM-Thumb syntax is needed.

	  If unsure, say N.

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
config THUMB2_AVOID_R_ARM_THM_JUMP11
	bool "Work around buggy Thumb-2 short branch relocations in gas"
	depends on THUMB2_KERNEL && MODULES
	default y
	help
	  Various binutils versions can resolve Thumb-2 branches to
	  locally-defined, preemptible global symbols as short-range "b.n"
	  branch instructions.

	  This is a problem, because there's no guarantee the final
	  destination of the symbol, or any candidate locations for a
	  trampoline, are within range of the branch.  For this reason, the
	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
	  relocation in modules at all, and it makes little sense to add
	  support.

	  The symptom is that the kernel fails with an "unsupported
	  relocation" error when loading some modules.

	  Until fixed tools are available, passing
	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
	  code which hits this problem, at the cost of a bit of extra runtime
	  stack usage in some cases.

	  The problem is described in more detail at:
	      https://bugs.launchpad.net/binutils-linaro/+bug/725126

	  Only Thumb-2 kernels are affected.

	  Unless you are sure your tools don't have this problem, say Y.

1597 1598 1599
config ARM_ASM_UNIFIED
	bool

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
config AEABI
	bool "Use the ARM EABI to compile the kernel"
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1615
config OABI_COMPAT
1616
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1617
	depends on AEABI && !THUMB2_KERNEL
1618 1619 1620 1621 1622 1623 1624
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
1625 1626 1627 1628 1629

	  The seccomp filter system will not be available when this is
	  selected, since there is no way yet to sensibly distinguish
	  between calling conventions during filtering.

1630 1631 1632 1633
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
K
Kees Cook 已提交
1634
	  at all). If in doubt say N.
1635

1636
config ARCH_HAS_HOLES_MEMORYMODEL
1637 1638
	bool

1639 1640 1641
config ARCH_SPARSEMEM_ENABLE
	bool

1642 1643 1644
config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

1645
config ARCH_SELECT_MEMORY_MODEL
R
Russell King 已提交
1646
	def_bool ARCH_SPARSEMEM_ENABLE
Y
Yasunori Goto 已提交
1647

1648 1649 1650
config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

S
Steve Capper 已提交
1651 1652 1653 1654
config HAVE_GENERIC_RCU_GUP
	def_bool y
	depends on ARM_LPAE

N
Nicolas Pitre 已提交
1655
config HIGHMEM
1656 1657
	bool "High Memory Support"
	depends on MMU
N
Nicolas Pitre 已提交
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1672 1673 1674 1675
config HIGHPTE
	bool "Allocate 2nd-level pagetables from highmem"
	depends on HIGHMEM

1676 1677
config HW_PERF_EVENTS
	bool "Enable hardware performance counter support for perf events"
1678
	depends on PERF_EVENTS
1679 1680 1681 1682 1683
	default y
	help
	  Enable hardware performance counter support for perf events. If
	  disabled, perf events will use software events only.

1684 1685 1686 1687
config SYS_SUPPORTS_HUGETLBFS
       def_bool y
       depends on ARM_LPAE

1688 1689 1690 1691
config HAVE_ARCH_TRANSPARENT_HUGEPAGE
       def_bool y
       depends on ARM_LPAE

1692 1693 1694
config ARCH_WANT_GENERAL_HUGETLB
	def_bool y

1695 1696
source "mm/Kconfig"

1697
config FORCE_MAX_ZONEORDER
1698 1699
	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
	range 11 64 if ARCH_SHMOBILE_LEGACY
1700
	default "12" if SOC_AM33XX
1701
	default "9" if SA1111 || ARCH_EFM32
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1714 1715
config ALIGNMENT_TRAP
	bool
1716
	depends on CPU_CP15_MMU
L
Linus Torvalds 已提交
1717
	default y if !ARCH_EBSA110
1718
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1719
	help
1720
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1721 1722 1723 1724 1725 1726 1727
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1728
config UACCESS_WITH_MEMCPY
1729 1730
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
	depends on MMU
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

N
Nicolas Pitre 已提交
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
config SECCOMP
	bool
	prompt "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

S
Stefano Stabellini 已提交
1758 1759 1760 1761 1762 1763
config SWIOTLB
	def_bool y

config IOMMU_HELPER
	def_bool SWIOTLB

1764 1765 1766 1767 1768
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
1769
	bool "Xen guest support on ARM"
1770
	depends on ARM && AEABI && OF
1771
	depends on CPU_V7 && !CPU_V6
1772
	depends on !GENERIC_ATOMIC64
1773
	depends on MMU
1774
	select ARCH_DMA_ADDR_T_64BIT
1775
	select ARM_PSCI
1776
	select SWIOTLB_XEN
1777 1778 1779
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.

L
Linus Torvalds 已提交
1780 1781 1782 1783
endmenu

menu "Boot options"

G
Grant Likely 已提交
1784 1785
config USE_OF
	bool "Flattened Device Tree support"
1786
	select IRQ_DOMAIN
G
Grant Likely 已提交
1787 1788
	select OF
	select OF_EARLY_FLATTREE
1789
	select OF_RESERVED_MEM
G
Grant Likely 已提交
1790 1791 1792
	help
	  Include support for flattened device tree machine descriptions.

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
config ATAGS
	bool "Support for the traditional ATAGS boot data passing" if USE_OF
	default y
	help
	  This is the traditional way of passing data to the kernel at boot
	  time. If you are solely relying on the flattened device tree (or
	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
	  to remove ATAGS support from your kernel binary.  If unsure,
	  leave this to y.

config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	depends on ATAGS
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
	default "0"
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
	default "0"
	help
1827 1828 1829 1830 1831 1832
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1833 1834 1835 1836 1837 1838

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1839
	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
L
Linus Torvalds 已提交
1840 1841 1842 1843
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1844 1845
choice
	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1846
	depends on ZBOOT_ROM && ARCH_SH7372
1847 1848 1849
	default ZBOOT_ROM_NONE
	help
	  Include experimental SD/MMC loading code in the ROM-able zImage.
M
Masanari Iida 已提交
1850
	  With this enabled it is possible to write the ROM-able zImage
1851 1852
	  kernel image to an MMC or SD card and boot the kernel straight
	  from the reset vector. At reset the processor Mask ROM will load
M
Masanari Iida 已提交
1853
	  the first part of the ROM-able zImage which in turn loads the
1854 1855 1856 1857 1858 1859 1860
	  rest the kernel image to RAM.

config ZBOOT_ROM_NONE
	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
	help
	  Do not load image from SD or MMC

1861 1862 1863
config ZBOOT_ROM_MMCIF
	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
	help
1864 1865 1866 1867 1868 1869 1870 1871
	  Load image from MMCIF hardware block.

config ZBOOT_ROM_SH_MOBILE_SDHI
	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
	help
	  Load image from SDHI hardware block

endchoice
1872

1873 1874
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1875
	depends on OF
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  On some architectures (EBSA110 and CATS), there is currently no way
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1934 1935 1936
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER
1937
	depends on ATAGS
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

1952 1953 1954 1955 1956 1957 1958
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
1959
endchoice
1960

L
Linus Torvalds 已提交
1961 1962
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
1963
	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
L
Linus Torvalds 已提交
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

R
Richard Purdie 已提交
1991 1992
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
1993
	depends on (!SMP || PM_SLEEP_SMP)
R
Richard Purdie 已提交
1994 1995 1996
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
1997
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
1998 1999 2000 2001
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
2002
	  initially work for you.
R
Richard Purdie 已提交
2003

2004 2005
config ATAGS_PROC
	bool "Export atags in procfs"
2006
	depends on ATAGS && KEXEC
2007
	default y
2008 2009 2010 2011
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

	  For more details see Documentation/kdump/kdump.txt

2024 2025 2026 2027 2028 2029 2030 2031 2032
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
	  will be determined at run-time by masking the current IP with
	  0xf8000000. This assumes the zImage being placed in the first 128MB
	  from start of memory.

L
Linus Torvalds 已提交
2033 2034
endmenu

2035
menu "CPU Power Management"
L
Linus Torvalds 已提交
2036 2037 2038

source "drivers/cpufreq/Kconfig"

2039 2040 2041 2042
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
2043 2044 2045 2046 2047 2048
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
2049
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
L
Linus Torvalds 已提交
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	---help---
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
2061
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
2073
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
L
Linus Torvalds 已提交
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	---help---
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
2087
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

2097 2098 2099 2100 2101
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

2102 2103 2104 2105 2106 2107 2108
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

2109 2110
config KERNEL_MODE_NEON
	bool "Support for NEON in kernel mode"
2111
	depends on NEON && AEABI
2112 2113 2114
	help
	  Say Y to include support for NEON in kernel mode.

L
Linus Torvalds 已提交
2115 2116 2117 2118 2119 2120 2121 2122
endmenu

menu "Userspace binary formats"

source "fs/Kconfig.binfmt"

config ARTHUR
	tristate "RISC OS personality"
2123
	depends on !AEABI
L
Linus Torvalds 已提交
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	help
	  Say Y here to include the kernel code necessary if you want to run
	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
	  experimental; if this sounds frightening, say N and sleep in peace.
	  You can also say M here to compile this support as a module (which
	  will be called arthur).

endmenu

menu "Power management options"

R
Russell King 已提交
2135
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
2136

J
Johannes Berg 已提交
2137
config ARCH_SUSPEND_POSSIBLE
2138
	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2139
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
2140 2141
	def_bool y

2142 2143 2144
config ARM_CPU_SUSPEND
	def_bool PM_SLEEP

2145 2146 2147 2148 2149
config ARCH_HIBERNATION_POSSIBLE
	bool
	depends on MMU
	default y if ARCH_SUSPEND_POSSIBLE

L
Linus Torvalds 已提交
2150 2151
endmenu

2152 2153
source "net/Kconfig"

2154
source "drivers/Kconfig"
L
Linus Torvalds 已提交
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164

source "fs/Kconfig"

source "arch/arm/Kconfig.debug"

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"
2165 2166

source "arch/arm/kvm/Kconfig"