Kconfig 64.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
config ARM
	bool
	default y
4 5
	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6
	select ARCH_HAVE_CUSTOM_GPIO_H
7
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8
	select ARCH_WANT_IPC_PARSE_VERSION
9
	select BUILDTIME_EXTABLE_SORT if MMU
10
	select CPU_PM if (SUSPEND || CPU_IDLE)
11
	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12
	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13 14 15 16 17
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
	select GENERIC_PCI_IOMAP
	select GENERIC_SMP_IDLE_THREAD
T
Thomas Gleixner 已提交
18
	select GENERIC_IDLE_POLL_SETUP
19 20 21 22
	select GENERIC_STRNCPY_FROM_USER
	select GENERIC_STRNLEN_USER
	select HARDIRQS_SW_RESEND
	select HAVE_AOUT
23
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
J
Jason Wessel 已提交
24
	select HAVE_ARCH_KGDB
25
	select HAVE_ARCH_SECCOMP_FILTER
26
	select HAVE_ARCH_TRACEHOOK
27 28 29 30 31 32
	select HAVE_BPF_JIT
	select HAVE_C_RECORDMCOUNT
	select HAVE_DEBUG_KMEMLEAK
	select HAVE_DMA_API_DEBUG
	select HAVE_DMA_ATTRS
	select HAVE_DMA_CONTIGUOUS if MMU
33
	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34
	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35
	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36
	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37
	select HAVE_GENERIC_DMA_COHERENT
38 39 40
	select HAVE_GENERIC_HARDIRQS
	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
	select HAVE_IDE if PCI || ISA || PCMCIA
41
	select HAVE_IRQ_TIME_ACCOUNTING
42
	select HAVE_KERNEL_GZIP
43
	select HAVE_KERNEL_LZMA
44
	select HAVE_KERNEL_LZO
45
	select HAVE_KERNEL_XZ
46 47 48 49
	select HAVE_KPROBES if !XIP_KERNEL
	select HAVE_KRETPROBES if (HAVE_KPROBES)
	select HAVE_MEMBLOCK
	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
50
	select HAVE_PERF_EVENTS
51
	select HAVE_REGS_AND_STACK_ACCESS_API
52
	select HAVE_SYSCALL_TRACEPOINTS
53
	select HAVE_UID16
54
	select KTIME_SCALAR
55 56 57
	select PERF_USE_VMALLOC
	select RTC_LIB
	select SYS_SUPPORTS_APM_EMULATION
58 59
	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
	select MODULES_USE_ELF_REL
A
Al Viro 已提交
60
	select CLONE_BACKWARDS
A
Al Viro 已提交
61
	select OLD_SIGSUSPEND3
A
Al Viro 已提交
62
	select OLD_SIGACTION
63
	select HAVE_CONTEXT_TRACKING
L
Linus Torvalds 已提交
64 65
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
66
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
67
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
68
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
69 70 71
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

72 73 74
config ARM_HAS_SG_CHAIN
	bool

75 76 77 78 79
config NEED_SG_DMA_LENGTH
	bool

config ARM_DMA_USE_IOMMU
	bool
80 81
	select ARM_HAS_SG_CHAIN
	select NEED_SG_DMA_LENGTH
82

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
if ARM_DMA_USE_IOMMU

config ARM_DMA_IOMMU_ALIGNMENT
	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
	range 4 9
	default 8
	help
	  DMA mapping framework by default aligns all buffers to the smallest
	  PAGE_SIZE order which is greater than or equal to the requested buffer
	  size. This works well for buffers up to a few hundreds kilobytes, but
	  for larger buffers it just a waste of address space. Drivers which has
	  relatively small addressing window (like 64Mib) might run out of
	  virtual space with just a few allocations.

	  With this parameter you can specify the maximum PAGE_SIZE order for
	  DMA IOMMU buffers. Larger buffers will be aligned only to this
	  specified order. The order is expressed as a power of two multiplied
	  by the PAGE_SIZE.

endif

R
Russell King 已提交
104 105 106
config HAVE_PWM
	bool

107 108 109
config MIGHT_HAVE_PCI
	bool

110 111 112
config SYS_SUPPORTS_APM_EMULATION
	bool

113 114 115 116
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

117 118 119
config HAVE_PROC_CPU
	bool

A
Al Viro 已提交
120 121 122
config NO_IOPORT
	bool

L
Linus Torvalds 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
config EISA
	bool
	---help---
	  The Extended Industry Standard Architecture (EISA) bus was
	  developed as an open alternative to the IBM MicroChannel bus.

	  The EISA bus provided some of the features of the IBM MicroChannel
	  bus while maintaining backward compatibility with cards made for
	  the older ISA bus.  The EISA bus saw limited use between 1988 and
	  1995 when it was made obsolete by the PCI bus.

	  Say Y here if you are building a kernel for an EISA-based machine.

	  Otherwise, say N.

config SBUS
	bool

141 142 143 144
config STACKTRACE_SUPPORT
	bool
	default y

N
Nicolas Pitre 已提交
145 146 147 148 149
config HAVE_LATENCYTOP_SUPPORT
	bool
	depends on !SMP
	default y

150 151 152 153
config LOCKDEP_SUPPORT
	bool
	default y

R
Russell King 已提交
154 155 156 157
config TRACE_IRQFLAGS_SUPPORT
	bool
	default y

L
Linus Torvalds 已提交
158 159 160 161 162 163 164
config RWSEM_GENERIC_SPINLOCK
	bool
	default y

config RWSEM_XCHGADD_ALGORITHM
	bool

165 166 167 168 169 170
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

171 172 173 174 175 176 177
config ARCH_HAS_CPUFREQ
	bool
	help
	  Internal node to signify that the ARCH has CPUFREQ support
	  and that the relevant menu configurations are displayed for
	  it.

178 179 180 181
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
182 183 184 185
config GENERIC_CALIBRATE_DELAY
	bool
	default y

186 187 188
config ARCH_MAY_HAVE_PC_FDC
	bool

189 190 191
config ZONE_DMA
	bool

192 193 194
config NEED_DMA_MAP_STATE
       def_bool y

195 196 197
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
198 199 200 201 202 203
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

204 205 206
config NEED_RET_TO_USER
	bool

207 208 209
config ARCH_MTD_XIP
	bool

210 211
config VECTORS_BASE
	hex
212
	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
213 214 215 216 217
	default DRAM_BASE if REMAP_VECTORS_TO_RAM
	default 0x00000000
	help
	  The base address of exception vectors.

218
config ARM_PATCH_PHYS_VIRT
219 220
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
221
	depends on !XIP_KERNEL && MMU
222 223
	depends on !ARCH_REALVIEW || !SPARSEMEM
	help
224 225 226
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
227

228
	  This can only be used with non-XIP MMU kernels where the base
229
	  of physical memory is at a 16MB boundary.
230

231 232 233
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
234

235 236 237 238 239 240 241
config NEED_MACH_GPIO_H
	bool
	help
	  Select this when mach/gpio.h is required to provide special
	  definitions for this platform. The need for mach/gpio.h should
	  be avoided when possible.

242 243 244 245 246 247 248
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

249
config NEED_MACH_MEMORY_H
250 251
	bool
	help
252 253 254
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
255

256
config PHYS_OFFSET
257
	hex "Physical address of main memory" if MMU
258
	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
259
	default DRAM_BASE if !MMU
260
	help
261 262
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
263

264 265 266 267
config GENERIC_BUG
	def_bool y
	depends on BUG

L
Linus Torvalds 已提交
268 269
source "init/Kconfig"

270 271
source "kernel/Kconfig.freezer"

L
Linus Torvalds 已提交
272 273
menu "System Type"

274 275 276 277 278 279 280
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

281 282 283 284
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
285 286
choice
	prompt "ARM system type"
287 288
	default ARCH_VERSATILE if !MMU
	default ARCH_MULTIPLATFORM if MMU
L
Linus Torvalds 已提交
289

R
Rob Herring 已提交
290 291
config ARCH_MULTIPLATFORM
	bool "Allow multiple platforms to be selected"
292
	depends on MMU
R
Rob Herring 已提交
293 294
	select ARM_PATCH_PHYS_VIRT
	select AUTO_ZRELADDR
295
	select COMMON_CLK
R
Rob Herring 已提交
296
	select MULTI_IRQ_HANDLER
297 298 299
	select SPARSE_IRQ
	select USE_OF

300 301
config ARCH_INTEGRATOR
	bool "ARM Ltd. Integrator family"
302
	select ARCH_HAS_CPUFREQ
303
	select ARM_AMBA
304
	select COMMON_CLK
305
	select COMMON_CLK_VERSATILE
306
	select GENERIC_CLOCKEVENTS
307
	select HAVE_TCM
308
	select ICST
309 310
	select MULTI_IRQ_HANDLER
	select NEED_MACH_MEMORY_H
311
	select PLAT_VERSATILE
312
	select SPARSE_IRQ
313
	select VERSATILE_FPGA_IRQ
314 315 316 317 318
	help
	  Support for ARM's Integrator platform.

config ARCH_REALVIEW
	bool "ARM Ltd. RealView family"
319
	select ARCH_WANT_OPTIONAL_GPIOLIB
320
	select ARM_AMBA
321
	select ARM_TIMER_SP804
322 323
	select COMMON_CLK
	select COMMON_CLK_VERSATILE
324
	select GENERIC_CLOCKEVENTS
325
	select GPIO_PL061 if GPIOLIB
326
	select ICST
327
	select NEED_MACH_MEMORY_H
328 329
	select PLAT_VERSATILE
	select PLAT_VERSATILE_CLCD
330 331 332 333 334
	help
	  This enables support for ARM Ltd RealView boards.

config ARCH_VERSATILE
	bool "ARM Ltd. Versatile family"
335
	select ARCH_WANT_OPTIONAL_GPIOLIB
336
	select ARM_AMBA
337
	select ARM_TIMER_SP804
338
	select ARM_VIC
339
	select CLKDEV_LOOKUP
340
	select GENERIC_CLOCKEVENTS
341
	select HAVE_MACH_CLKDEV
342
	select ICST
343
	select PLAT_VERSATILE
344
	select PLAT_VERSATILE_CLCD
345
	select PLAT_VERSATILE_CLOCK
346
	select VERSATILE_FPGA_IRQ
347 348 349
	help
	  This enables support for ARM Ltd Versatile board.

350 351
config ARCH_AT91
	bool "Atmel AT91"
352
	select ARCH_REQUIRE_GPIOLIB
353
	select CLKDEV_LOOKUP
354
	select HAVE_CLK
355
	select IRQ_DOMAIN
356
	select NEED_MACH_GPIO_H
R
Rob Herring 已提交
357
	select NEED_MACH_IO_H if PCCARD
358 359
	select PINCTRL
	select PINCTRL_AT91 if USE_OF
360
	help
361 362
	  This enables support for systems based on Atmel
	  AT91RM9200 and AT91SAM9* processors.
363

364 365
config ARCH_CLPS711X
	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
366
	select ARCH_REQUIRE_GPIOLIB
367
	select AUTO_ZRELADDR
368
	select CLKDEV_LOOKUP
369
	select CLKSRC_MMIO
370 371
	select COMMON_CLK
	select CPU_ARM720T
372
	select GENERIC_CLOCKEVENTS
373
	select MFD_SYSCON
374
	select MULTI_IRQ_HANDLER
375
	select SPARSE_IRQ
376 377 378
	help
	  Support for Cirrus Logic 711x/721x/731x based boards.

379 380 381
config ARCH_GEMINI
	bool "Cortina Systems Gemini"
	select ARCH_REQUIRE_GPIOLIB
382
	select ARCH_USES_GETTIMEOFFSET
383
	select NEED_MACH_GPIO_H
384
	select CPU_FA526
385 386 387
	help
	  Support for the Cortina Systems Gemini family SoCs

L
Linus Torvalds 已提交
388 389
config ARCH_EBSA110
	bool "EBSA-110"
390
	select ARCH_USES_GETTIMEOFFSET
391
	select CPU_SA110
392
	select ISA
393
	select NEED_MACH_IO_H
394
	select NEED_MACH_MEMORY_H
395
	select NO_IOPORT
L
Linus Torvalds 已提交
396 397
	help
	  This is an evaluation board for the StrongARM processor available
398
	  from Digital. It has limited hardware on-board, including an
L
Linus Torvalds 已提交
399 400 401
	  Ethernet interface, two PCMCIA sockets, two serial ports and a
	  parallel port.

402 403
config ARCH_EP93XX
	bool "EP93xx-based"
404 405 406
	select ARCH_HAS_HOLES_MEMORYMODEL
	select ARCH_REQUIRE_GPIOLIB
	select ARCH_USES_GETTIMEOFFSET
407 408
	select ARM_AMBA
	select ARM_VIC
409
	select CLKDEV_LOOKUP
410
	select CPU_ARM920T
411
	select NEED_MACH_MEMORY_H
412 413 414
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
415 416
config ARCH_FOOTBRIDGE
	bool "FootBridge"
417
	select CPU_SA110
L
Linus Torvalds 已提交
418
	select FOOTBRIDGE
419
	select GENERIC_CLOCKEVENTS
420
	select HAVE_IDE
421
	select NEED_MACH_IO_H if !MMU
422
	select NEED_MACH_MEMORY_H
423 424 425
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
426

427 428
config ARCH_NETX
	bool "Hilscher NetX based"
429
	select ARM_VIC
430
	select CLKSRC_MMIO
431
	select CPU_ARM926T
432
	select GENERIC_CLOCKEVENTS
433
	help
434 435
	  This enables support for systems based on the Hilscher NetX Soc

436 437 438 439
config ARCH_IOP13XX
	bool "IOP13xx-based"
	depends on MMU
	select ARCH_SUPPORTS_MSI
440
	select CPU_XSC3
441
	select NEED_MACH_MEMORY_H
442
	select NEED_RET_TO_USER
443 444 445
	select PCI
	select PLAT_IOP
	select VMSPLIT_1G
446 447 448
	help
	  Support for Intel's IOP13XX (XScale) family of processors.

449 450
config ARCH_IOP32X
	bool "IOP32x-based"
451
	depends on MMU
452
	select ARCH_REQUIRE_GPIOLIB
453
	select CPU_XSCALE
454
	select NEED_MACH_GPIO_H
455
	select NEED_RET_TO_USER
456
	select PCI
457
	select PLAT_IOP
458
	help
459 460 461 462 463 464
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

config ARCH_IOP33X
	bool "IOP33x-based"
	depends on MMU
465
	select ARCH_REQUIRE_GPIOLIB
466
	select CPU_XSCALE
467
	select NEED_MACH_GPIO_H
468
	select NEED_RET_TO_USER
469
	select PCI
470
	select PLAT_IOP
471 472
	help
	  Support for Intel's IOP33X (XScale) family of processors.
L
Linus Torvalds 已提交
473

474 475
config ARCH_IXP4XX
	bool "IXP4xx-based"
476
	depends on MMU
477
	select ARCH_HAS_DMA_SET_COHERENT_MASK
478
	select ARCH_REQUIRE_GPIOLIB
479
	select CLKSRC_MMIO
480
	select CPU_XSCALE
481
	select DMABOUNCE if PCI
482
	select GENERIC_CLOCKEVENTS
483
	select MIGHT_HAVE_PCI
484
	select NEED_MACH_IO_H
485 486
	select USB_EHCI_BIG_ENDIAN_MMIO
	select USB_EHCI_BIG_ENDIAN_DESC
487
	help
488
	  Support for Intel's IXP4XX (XScale) family of processors.
489

490 491 492
config ARCH_DOVE
	bool "Marvell Dove"
	select ARCH_REQUIRE_GPIOLIB
493
	select CPU_PJ4
494
	select GENERIC_CLOCKEVENTS
495
	select MIGHT_HAVE_PCI
496 497
	select PINCTRL
	select PINCTRL_DOVE
498
	select PLAT_ORION_LEGACY
499
	select USB_ARCH_HAS_EHCI
500
	select MVEBU_MBUS
501 502 503
	help
	  Support for the Marvell Dove SoC 88AP510

504 505
config ARCH_KIRKWOOD
	bool "Marvell Kirkwood"
506
	select ARCH_HAS_CPUFREQ
507
	select ARCH_REQUIRE_GPIOLIB
508
	select CPU_FEROCEON
509
	select GENERIC_CLOCKEVENTS
510
	select PCI
511
	select PCI_QUIRKS
512 513
	select PINCTRL
	select PINCTRL_KIRKWOOD
514
	select PLAT_ORION_LEGACY
515
	select MVEBU_MBUS
516 517 518 519
	help
	  Support for the following Marvell Kirkwood series SoCs:
	  88F6180, 88F6192 and 88F6281.

520 521
config ARCH_MV78XX0
	bool "Marvell MV78xx0"
522
	select ARCH_REQUIRE_GPIOLIB
523
	select CPU_FEROCEON
524
	select GENERIC_CLOCKEVENTS
525
	select PCI
526
	select PLAT_ORION_LEGACY
527
	select MVEBU_MBUS
528 529 530 531
	help
	  Support for the following Marvell MV78xx0 series SoCs:
	  MV781x0, MV782x0.

532
config ARCH_ORION5X
533 534
	bool "Marvell Orion"
	depends on MMU
535
	select ARCH_REQUIRE_GPIOLIB
536
	select CPU_FEROCEON
537
	select GENERIC_CLOCKEVENTS
538
	select PCI
539
	select PLAT_ORION_LEGACY
540
	select MVEBU_MBUS
541
	help
542
	  Support for the following Marvell Orion 5x series SoCs:
543
	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
544
	  Orion-2 (5281), Orion-1-90 (6183).
545

546
config ARCH_MMP
547
	bool "Marvell PXA168/910/MMP2"
548 549
	depends on MMU
	select ARCH_REQUIRE_GPIOLIB
550
	select CLKDEV_LOOKUP
551
	select GENERIC_ALLOCATOR
552
	select GENERIC_CLOCKEVENTS
553
	select GPIO_PXA
H
Haojian Zhuang 已提交
554
	select IRQ_DOMAIN
555
	select NEED_MACH_GPIO_H
A
Axel Lin 已提交
556
	select PINCTRL
557
	select PLAT_PXA
H
Haojian Zhuang 已提交
558
	select SPARSE_IRQ
559
	help
560
	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
561 562 563

config ARCH_KS8695
	bool "Micrel/Kendin KS8695"
564
	select ARCH_REQUIRE_GPIOLIB
565
	select CLKSRC_MMIO
566
	select CPU_ARM922T
567
	select GENERIC_CLOCKEVENTS
568
	select NEED_MACH_MEMORY_H
569 570 571 572 573 574
	help
	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
	  System-on-Chip devices.

config ARCH_W90X900
	bool "Nuvoton W90X900 CPU"
575
	select ARCH_REQUIRE_GPIOLIB
576
	select CLKDEV_LOOKUP
577
	select CLKSRC_MMIO
578
	select CPU_ARM926T
579
	select GENERIC_CLOCKEVENTS
580
	help
581 582 583 584 585 586 587
	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
	  At present, the w90x900 has been renamed nuc900, regarding
	  the ARM series product line, you can login the following
	  link address to know more.

	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
588

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
config ARCH_LPC32XX
	bool "NXP LPC32XX"
	select ARCH_REQUIRE_GPIOLIB
	select ARM_AMBA
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
	select CPU_ARM926T
	select GENERIC_CLOCKEVENTS
	select HAVE_IDE
	select HAVE_PWM
	select USB_ARCH_HAS_OHCI
	select USE_OF
	help
	  Support for the NXP LPC32XX family of processors

L
Linus Torvalds 已提交
604
config ARCH_PXA
E
eric miao 已提交
605
	bool "PXA2xx/PXA3xx-based"
606
	depends on MMU
607
	select ARCH_HAS_CPUFREQ
608 609 610 611
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARM_CPU_SUSPEND if PM
	select AUTO_ZRELADDR
612
	select CLKDEV_LOOKUP
613
	select CLKSRC_MMIO
614
	select GENERIC_CLOCKEVENTS
615
	select GPIO_PXA
616
	select HAVE_IDE
617
	select MULTI_IRQ_HANDLER
618
	select NEED_MACH_GPIO_H
619 620
	select PLAT_PXA
	select SPARSE_IRQ
621
	help
E
eric miao 已提交
622
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
623

624 625
config ARCH_MSM
	bool "Qualcomm MSM"
P
Pavel Machek 已提交
626
	select ARCH_REQUIRE_GPIOLIB
S
Stephen Boyd 已提交
627
	select CLKDEV_LOOKUP
628 629
	select GENERIC_CLOCKEVENTS
	select HAVE_CLK
630
	help
631 632 633 634 635
	  Support for Qualcomm MSM/QSD based systems.  This runs on the
	  apps processor of the MSM/QSD and depends on a shared memory
	  interface to the modem processor which runs the baseband
	  stack and controls some vital subsystems
	  (clock and power control, etc).
636

637
config ARCH_SHMOBILE
638
	bool "Renesas SH-Mobile / R-Mobile"
639
	select ARM_PATCH_PHYS_VIRT
P
Paul Mundt 已提交
640
	select CLKDEV_LOOKUP
641
	select GENERIC_CLOCKEVENTS
642 643
	select HAVE_ARM_SCU if SMP
	select HAVE_ARM_TWD if LOCAL_TIMERS
644
	select HAVE_CLK
645
	select HAVE_MACH_CLKDEV
646
	select HAVE_SMP
647
	select MIGHT_HAVE_CACHE_L2X0
648
	select MULTI_IRQ_HANDLER
649
	select NO_IOPORT
650
	select PINCTRL
651 652
	select PM_GENERIC_DOMAINS if PM
	select SPARSE_IRQ
653
	help
654
	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
655

L
Linus Torvalds 已提交
656 657 658
config ARCH_RPC
	bool "RiscPC"
	select ARCH_ACORN
659
	select ARCH_MAY_HAVE_PC_FDC
660
	select ARCH_SPARSEMEM_ENABLE
661
	select ARCH_USES_GETTIMEOFFSET
662
	select FIQ
663
	select HAVE_IDE
664 665
	select HAVE_PATA_PLATFORM
	select ISA_DMA_API
666
	select NEED_MACH_IO_H
667
	select NEED_MACH_MEMORY_H
668
	select NO_IOPORT
669
	select VIRT_TO_BUS
L
Linus Torvalds 已提交
670 671 672 673 674 675
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
676
	select ARCH_HAS_CPUFREQ
677 678 679 680 681
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARCH_SPARSEMEM_ENABLE
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
R
Russell King 已提交
682
	select CPU_FREQ
683
	select CPU_SA1100
684
	select GENERIC_CLOCKEVENTS
685
	select HAVE_IDE
686
	select ISA
687
	select NEED_MACH_GPIO_H
688
	select NEED_MACH_MEMORY_H
689
	select SPARSE_IRQ
690 691
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
692

693 694
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
B
Ben Dooks 已提交
695
	select ARCH_HAS_CPUFREQ
696
	select ARCH_REQUIRE_GPIOLIB
697
	select CLKDEV_LOOKUP
698 699
	select CLKSRC_MMIO
	select GENERIC_CLOCKEVENTS
700
	select GPIO_SAMSUNG
701
	select HAVE_CLK
702
	select HAVE_S3C2410_I2C if I2C
703
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
704
	select HAVE_S3C_RTC if RTC_CLASS
705
	select MULTI_IRQ_HANDLER
706
	select NEED_MACH_GPIO_H
707
	select NEED_MACH_IO_H
708
	select SAMSUNG_ATAGS
L
Linus Torvalds 已提交
709
	help
710 711 712 713
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
714

B
Ben Dooks 已提交
715 716
config ARCH_S3C64XX
	bool "Samsung S3C64XX"
717 718
	select ARCH_HAS_CPUFREQ
	select ARCH_REQUIRE_GPIOLIB
719
	select ARM_VIC
720
	select CLKDEV_LOOKUP
721
	select CLKSRC_MMIO
722
	select CPU_V6
723
	select GENERIC_CLOCKEVENTS
724
	select GPIO_SAMSUNG
B
Ben Dooks 已提交
725
	select HAVE_CLK
726 727
	select HAVE_S3C2410_I2C if I2C
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
M
Mark Brown 已提交
728
	select HAVE_TCM
729
	select NEED_MACH_GPIO_H
730
	select NO_IOPORT
731 732 733
	select PLAT_SAMSUNG
	select S3C_DEV_NAND
	select S3C_GPIO_TRACK
734
	select SAMSUNG_ATAGS
735
	select SAMSUNG_CLKSRC
736
	select SAMSUNG_GPIOLIB_4BIT
737 738
	select SAMSUNG_IRQ_VIC_TIMER
	select USB_ARCH_HAS_OHCI
B
Ben Dooks 已提交
739 740 741
	help
	  Samsung S3C64XX series based systems

742 743
config ARCH_S5P64X0
	bool "Samsung S5P6440 S5P6450"
744
	select CLKDEV_LOOKUP
745
	select CLKSRC_MMIO
746
	select CPU_V6
747
	select GENERIC_CLOCKEVENTS
748
	select GPIO_SAMSUNG
749
	select HAVE_CLK
750
	select HAVE_S3C2410_I2C if I2C
751
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
752
	select HAVE_S3C_RTC if RTC_CLASS
753
	select NEED_MACH_GPIO_H
754
	select SAMSUNG_ATAGS
755
	help
756 757
	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
	  SMDK6450.
758

759 760
config ARCH_S5PC100
	bool "Samsung S5PC100"
761
	select ARCH_REQUIRE_GPIOLIB
762
	select CLKDEV_LOOKUP
763
	select CLKSRC_MMIO
764
	select CPU_V7
765
	select GENERIC_CLOCKEVENTS
766
	select GPIO_SAMSUNG
767
	select HAVE_CLK
768
	select HAVE_S3C2410_I2C if I2C
769
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
770
	select HAVE_S3C_RTC if RTC_CLASS
771
	select NEED_MACH_GPIO_H
772
	select SAMSUNG_ATAGS
773
	help
774
	  Samsung S5PC100 series based systems
775

776 777
config ARCH_S5PV210
	bool "Samsung S5PV210/S5PC110"
778
	select ARCH_HAS_CPUFREQ
779
	select ARCH_HAS_HOLES_MEMORYMODEL
780
	select ARCH_SPARSEMEM_ENABLE
781
	select CLKDEV_LOOKUP
782
	select CLKSRC_MMIO
783
	select CPU_V7
784
	select GENERIC_CLOCKEVENTS
785
	select GPIO_SAMSUNG
786
	select HAVE_CLK
787
	select HAVE_S3C2410_I2C if I2C
788
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
789
	select HAVE_S3C_RTC if RTC_CLASS
790
	select NEED_MACH_GPIO_H
791
	select NEED_MACH_MEMORY_H
792
	select SAMSUNG_ATAGS
793 794 795
	help
	  Samsung S5PV210/S5PC110 series based systems

796
config ARCH_EXYNOS
797
	bool "Samsung EXYNOS"
798
	select ARCH_HAS_CPUFREQ
799
	select ARCH_HAS_HOLES_MEMORYMODEL
800
	select ARCH_REQUIRE_GPIOLIB
801
	select ARCH_SPARSEMEM_ENABLE
802
	select ARM_GIC
803
	select CLKDEV_LOOKUP
804
	select COMMON_CLK
805
	select CPU_V7
806
	select GENERIC_CLOCKEVENTS
807
	select HAVE_CLK
808
	select HAVE_S3C2410_I2C if I2C
809
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
810
	select HAVE_S3C_RTC if RTC_CLASS
811
	select NEED_MACH_MEMORY_H
812
	select SPARSE_IRQ
813
	select USE_OF
814
	help
815
	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
816

L
Linus Torvalds 已提交
817 818
config ARCH_SHARK
	bool "Shark"
819
	select ARCH_USES_GETTIMEOFFSET
820
	select CPU_SA110
821 822
	select ISA
	select ISA_DMA
823
	select NEED_MACH_MEMORY_H
824
	select PCI
825
	select VIRT_TO_BUS
826
	select ZONE_DMA
827 828 829
	help
	  Support for the StrongARM based Digital DNARD machine, also known
	  as "Shark" (<http://www.shark-linux.de/shark.html>).
L
Linus Torvalds 已提交
830

831 832
config ARCH_DAVINCI
	bool "TI DaVinci"
833
	select ARCH_HAS_HOLES_MEMORYMODEL
834
	select ARCH_REQUIRE_GPIOLIB
835
	select CLKDEV_LOOKUP
D
David Brownell 已提交
836
	select GENERIC_ALLOCATOR
837
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
838
	select GENERIC_IRQ_CHIP
839
	select HAVE_IDE
840
	select NEED_MACH_GPIO_H
841
	select TI_PRIV_EDMA
842
	select USE_OF
843
	select ZONE_DMA
844 845 846
	help
	  Support for TI's DaVinci platform.

847 848
config ARCH_OMAP1
	bool "TI OMAP1"
A
Arnd Bergmann 已提交
849
	depends on MMU
850
	select ARCH_HAS_CPUFREQ
851
	select ARCH_HAS_HOLES_MEMORYMODEL
852
	select ARCH_OMAP
853
	select ARCH_REQUIRE_GPIOLIB
854
	select CLKDEV_LOOKUP
855
	select CLKSRC_MMIO
856
	select GENERIC_CLOCKEVENTS
857
	select GENERIC_IRQ_CHIP
858
	select HAVE_CLK
859 860 861 862
	select HAVE_IDE
	select IRQ_DOMAIN
	select NEED_MACH_IO_H if PCCARD
	select NEED_MACH_MEMORY_H
863
	help
864
	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
865

L
Linus Torvalds 已提交
866 867
endchoice

R
Rob Herring 已提交
868 869 870 871 872 873 874 875
menu "Multiple platform selection"
	depends on ARCH_MULTIPLATFORM

comment "CPU Core family selection"

config ARCH_MULTI_V4
	bool "ARMv4 based platforms (FA526, StrongARM)"
	depends on !ARCH_MULTI_V6_V7
876
	select ARCH_MULTI_V4_V5
R
Rob Herring 已提交
877 878 879 880

config ARCH_MULTI_V4T
	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
	depends on !ARCH_MULTI_V6_V7
881
	select ARCH_MULTI_V4_V5
R
Rob Herring 已提交
882 883 884 885

config ARCH_MULTI_V5
	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
	depends on !ARCH_MULTI_V6_V7
886
	select ARCH_MULTI_V4_V5
R
Rob Herring 已提交
887 888 889 890 891

config ARCH_MULTI_V4_V5
	bool

config ARCH_MULTI_V6
892
	bool "ARMv6 based platforms (ARM11)"
R
Rob Herring 已提交
893
	select ARCH_MULTI_V6_V7
894
	select CPU_V6
R
Rob Herring 已提交
895 896

config ARCH_MULTI_V7
897
	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
R
Rob Herring 已提交
898 899
	default y
	select ARCH_MULTI_V6_V7
900
	select CPU_V7
R
Rob Herring 已提交
901 902 903 904 905 906 907 908 909 910

config ARCH_MULTI_V6_V7
	bool

config ARCH_MULTI_CPU_AUTO
	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
	select ARCH_MULTI_V5

endmenu

911 912 913 914 915
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
916 917
source "arch/arm/mach-mvebu/Kconfig"

918 919
source "arch/arm/mach-at91/Kconfig"

920 921
source "arch/arm/mach-bcm/Kconfig"

922 923
source "arch/arm/mach-bcm2835/Kconfig"

L
Linus Torvalds 已提交
924 925
source "arch/arm/mach-clps711x/Kconfig"

926 927
source "arch/arm/mach-cns3xxx/Kconfig"

928 929 930 931
source "arch/arm/mach-davinci/Kconfig"

source "arch/arm/mach-dove/Kconfig"

932 933
source "arch/arm/mach-ep93xx/Kconfig"

L
Linus Torvalds 已提交
934 935
source "arch/arm/mach-footbridge/Kconfig"

936 937
source "arch/arm/mach-gemini/Kconfig"

R
Rob Herring 已提交
938 939
source "arch/arm/mach-highbank/Kconfig"

L
Linus Torvalds 已提交
940 941
source "arch/arm/mach-integrator/Kconfig"

942 943 944
source "arch/arm/mach-iop32x/Kconfig"

source "arch/arm/mach-iop33x/Kconfig"
L
Linus Torvalds 已提交
945

946 947
source "arch/arm/mach-iop13xx/Kconfig"

L
Linus Torvalds 已提交
948 949
source "arch/arm/mach-ixp4xx/Kconfig"

950 951
source "arch/arm/mach-keystone/Kconfig"

952 953 954 955 956 957
source "arch/arm/mach-kirkwood/Kconfig"

source "arch/arm/mach-ks8695/Kconfig"

source "arch/arm/mach-msm/Kconfig"

958 959
source "arch/arm/mach-mv78xx0/Kconfig"

S
Shawn Guo 已提交
960
source "arch/arm/mach-imx/Kconfig"
L
Linus Torvalds 已提交
961

962 963
source "arch/arm/mach-mxs/Kconfig"

964
source "arch/arm/mach-netx/Kconfig"
965

966 967
source "arch/arm/mach-nomadik/Kconfig"

968 969 970
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
971

972 973
source "arch/arm/mach-omap2/Kconfig"

974
source "arch/arm/mach-orion5x/Kconfig"
975

R
Rob Herring 已提交
976 977
source "arch/arm/mach-picoxcell/Kconfig"

978 979
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
980

981 982 983 984
source "arch/arm/mach-mmp/Kconfig"

source "arch/arm/mach-realview/Kconfig"

985 986
source "arch/arm/mach-rockchip/Kconfig"

987
source "arch/arm/mach-sa1100/Kconfig"
988

989
source "arch/arm/plat-samsung/Kconfig"
990

R
Rob Herring 已提交
991 992
source "arch/arm/mach-socfpga/Kconfig"

993
source "arch/arm/mach-spear/Kconfig"
994

995
source "arch/arm/mach-s3c24xx/Kconfig"
L
Linus Torvalds 已提交
996

B
Ben Dooks 已提交
997
if ARCH_S3C64XX
998
source "arch/arm/mach-s3c64xx/Kconfig"
B
Ben Dooks 已提交
999 1000
endif

1001
source "arch/arm/mach-s5p64x0/Kconfig"
1002

1003 1004
source "arch/arm/mach-s5pc100/Kconfig"

1005 1006
source "arch/arm/mach-s5pv210/Kconfig"

1007
source "arch/arm/mach-exynos/Kconfig"
1008

1009
source "arch/arm/mach-shmobile/Kconfig"
1010

1011 1012
source "arch/arm/mach-sunxi/Kconfig"

1013 1014
source "arch/arm/mach-prima2/Kconfig"

1015 1016
source "arch/arm/mach-tegra/Kconfig"

1017
source "arch/arm/mach-u300/Kconfig"
L
Linus Torvalds 已提交
1018

1019
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
1020 1021 1022

source "arch/arm/mach-versatile/Kconfig"

1023
source "arch/arm/mach-vexpress/Kconfig"
1024
source "arch/arm/plat-versatile/Kconfig"
1025

1026 1027
source "arch/arm/mach-virt/Kconfig"

1028 1029
source "arch/arm/mach-vt8500/Kconfig"

1030 1031
source "arch/arm/mach-w90x900/Kconfig"

1032 1033
source "arch/arm/mach-zynq/Kconfig"

L
Linus Torvalds 已提交
1034 1035 1036 1037
# Definitions to make life easier
config ARCH_ACORN
	bool

1038 1039
config PLAT_IOP
	bool
M
Mikael Pettersson 已提交
1040
	select GENERIC_CLOCKEVENTS
1041

L
Lennert Buytenhek 已提交
1042 1043
config PLAT_ORION
	bool
1044
	select CLKSRC_MMIO
1045
	select COMMON_CLK
R
Russell King 已提交
1046
	select GENERIC_IRQ_CHIP
1047
	select IRQ_DOMAIN
L
Lennert Buytenhek 已提交
1048

1049 1050 1051 1052
config PLAT_ORION_LEGACY
	bool
	select PLAT_ORION

1053 1054 1055
config PLAT_PXA
	bool

1056 1057 1058
config PLAT_VERSATILE
	bool

1059 1060
config ARM_TIMER_SP804
	bool
1061
	select CLKSRC_MMIO
1062
	select CLKSRC_OF if OF
1063

L
Linus Torvalds 已提交
1064 1065
source arch/arm/mm/Kconfig

1066 1067 1068 1069 1070
config ARM_NR_BANKS
	int
	default 16 if ARCH_EP93XX
	default 8

1071
config IWMMXT
1072
	bool "Enable iWMMXt support" if !CPU_PJ4
1073
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1074
	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1075 1076 1077 1078
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

L
Linus Torvalds 已提交
1079 1080
config XSCALE_PMU
	bool
1081
	depends on CPU_XSCALE
L
Linus Torvalds 已提交
1082 1083
	default y

1084 1085 1086 1087 1088
config MULTI_IRQ_HANDLER
	bool
	help
	  Allow each machine to specify it's own IRQ handler at run time.

1089 1090 1091 1092
if !MMU
source "arch/arm/Kconfig-nommu"
endif

1093 1094 1095 1096 1097 1098 1099 1100 1101
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

1102 1103
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1104
	depends on CPU_V6 || CPU_V6K
1105 1106 1107 1108 1109 1110
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

1127 1128 1129
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
1130
	depends on !ARCH_MULTIPLATFORM
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

1141 1142 1143
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
1144
	depends on !ARCH_MULTIPLATFORM
1145 1146 1147 1148 1149 1150 1151 1152 1153
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

1154 1155 1156
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
1157
	depends on !ARCH_MULTIPLATFORM
1158 1159 1160 1161 1162 1163 1164 1165 1166
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

1167 1168 1169
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
1170
	depends on !ARCH_MULTIPLATFORM
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

1182
config PL310_ERRATA_588369
1183
	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1184
	depends on CACHE_L2X0
1185 1186 1187 1188 1189 1190 1191 1192
	help
	   The PL310 L2 cache controller implements three types of Clean &
	   Invalidate maintenance operations: by Physical Address
	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
	   They are architecturally defined to behave as the execution of a
	   clean operation followed immediately by an invalidate operation,
	   both performing to the same memory location. This functionality
	   is not correctly implemented in PL310 as clean lines are not
1193
	   invalidated as a result of these operations.
1194 1195 1196

config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1197
	depends on CPU_V7
1198 1199 1200 1201 1202 1203 1204 1205
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
1206

R
Russell King 已提交
1207
config PL310_ERRATA_727915
1208
	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
R
Russell King 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217
	depends on CACHE_L2X0
	help
	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
	  operation (offset 0x7FC). This operation runs in background so that
	  PL310 can handle normal accesses while it is in progress. Under very
	  rare circumstances, due to this erratum, write data can be lost when
	  PL310 treats a cacheable write transaction during a Clean &
	  Invalidate by Way operation.

1218 1219 1220
config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
1221
	depends on !ARCH_MULTIPLATFORM
1222 1223
	help
	  This option enables the workaround for the 743622 Cortex-A9
1224
	  (r2p*) erratum. Under very rare conditions, a faulty
1225 1226 1227 1228 1229 1230 1231
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

1232 1233
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1234
	depends on CPU_V7
1235
	depends on !ARCH_MULTIPLATFORM
1236 1237 1238 1239 1240 1241 1242
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

1243 1244
config PL310_ERRATA_753970
	bool "PL310 errata: cache sync operation may be faulty"
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	depends on CACHE_PL310
	help
	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.

	  Under some condition the effect of cache sync operation on
	  the store buffer still remains when the operation completes.
	  This means that the store buffer is always asked to drain and
	  this prevents it from merging any further writes. The workaround
	  is to replace the normal offset of cache sync operation (0x730)
	  by another offset targeting an unmapped PL310 register 0x740.
	  This has the same effect as the cache sync operation: store buffer
	  drain and waiting for all buffers empty.

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
	depends on CPU_V6 && !SMP
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
config PL310_ERRATA_769419
	bool "PL310 errata: no automatic Store Buffer drain"
	depends on CACHE_L2X0
	help
	  On revisions of the PL310 prior to r3p2, the Store Buffer does
	  not automatically drain. This can cause normal, non-cacheable
	  writes to be retained when the memory system is idle, leading
	  to suboptimal I/O performance for drivers using coherent DMA.
	  This option adds a write barrier to the cpu_idle loop so that,
	  on systems with an outer cache, the store buffer is drained
	  explicitly.

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
config ARM_ERRATA_775420
       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
       depends on CPU_V7
       help
	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
	 operation aborts with MMU exception, it might cause the processor
	 to deadlock. This workaround puts DSB before executing ISB if
	 an abort may occur on cache maintenance.

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
config ARM_ERRATA_798181
	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
	depends on CPU_V7 && SMP
	help
	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
	  adequately shooting down all use of the old entries. This
	  option enables the Linux kernel workaround for this erratum
	  which sends an IPI to the CPUs that are running the same ASID
	  as the one being invalidated.

L
Linus Torvalds 已提交
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ARM_AMBA
	bool

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1356
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1357 1358
config ISA_DMA
	bool
1359
	select ISA_DMA_API
L
Linus Torvalds 已提交
1360

1361
# Select ISA DMA interface
A
Al Viro 已提交
1362 1363 1364
config ISA_DMA_API
	bool

L
Linus Torvalds 已提交
1365
config PCI
1366
	bool "PCI support" if MIGHT_HAVE_PCI
L
Linus Torvalds 已提交
1367 1368 1369 1370 1371 1372
	help
	  Find out whether you have a PCI motherboard. PCI is the name of a
	  bus system, i.e. the way the CPU talks to the other stuff inside
	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
	  VESA. If you have PCI, say Y, otherwise N.

1373 1374 1375 1376
config PCI_DOMAINS
	bool
	depends on PCI

1377 1378 1379 1380 1381 1382
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

1383 1384 1385
config PCI_SYSCALL
	def_bool PCI

L
Linus Torvalds 已提交
1386 1387 1388 1389 1390 1391
# Select the host bridge type
config PCI_HOST_VIA82C505
	bool
	depends on PCI && ARCH_SHARK
	default y

M
Mike Rapoport 已提交
1392 1393 1394 1395 1396 1397
config PCI_HOST_ITE8152
	bool
	depends on PCI && MACH_ARMCORE
	default y
	select DMABOUNCE

L
Linus Torvalds 已提交
1398 1399 1400 1401 1402 1403 1404 1405
source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

endmenu

menu "Kernel Features"

1406 1407 1408 1409 1410 1411 1412 1413 1414
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1415
config SMP
1416
	bool "Symmetric Multi-Processing"
1417
	depends on CPU_V6K || CPU_V7
1418
	depends on GENERIC_CLOCKEVENTS
1419
	depends on HAVE_SMP
A
Arnd Bergmann 已提交
1420
	depends on MMU
1421
	select USE_GENERIC_SMP_HELPERS
L
Linus Torvalds 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	help
	  This enables support for systems with more than one CPU. If you have
	  a system with only one CPU, like most personal computers, say N. If
	  you have a system with more than one CPU, say Y.

	  If you say N here, the kernel will run on single and multiprocessor
	  machines, but will use only one CPU of a multiprocessor machine. If
	  you say Y here, the kernel will run on many, but not all, single
	  processor machines. On a single processor machine, the kernel will
	  run faster if you say N here.

P
Paul Bolle 已提交
1433
	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
L
Linus Torvalds 已提交
1434
	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1435
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1436 1437 1438

	  If you don't know what to do here, say N.

1439 1440
config SMP_ON_UP
	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1441
	depends on SMP && !XIP_KERNEL
1442 1443 1444 1445 1446 1447 1448 1449 1450
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1476 1477 1478 1479 1480
config HAVE_ARM_SCU
	bool
	help
	  This option enables support for the ARM system coherency unit

1481
config HAVE_ARM_ARCH_TIMER
1482 1483
	bool "Architected timer support"
	depends on CPU_V7
1484
	select ARM_ARCH_TIMER
1485 1486 1487
	help
	  This option enables support for the ARM architected timer

1488 1489 1490
config HAVE_ARM_TWD
	bool
	depends on SMP
1491
	select CLKSRC_OF if OF
1492 1493 1494
	help
	  This options enables support for the ARM timer and watchdog unit

1495 1496 1497 1498 1499 1500 1501 1502
config MCPM
	bool "Multi-Cluster Power Management"
	depends on CPU_V7 && SMP
	help
	  This option provides the common power management infrastructure
	  for (multi-)cluster based systems, such as big.LITTLE based
	  systems.

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
choice
	prompt "Memory split"
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
	default 0xC0000000

L
Linus Torvalds 已提交
1526 1527 1528 1529 1530 1531
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
	range 2 32
	depends on SMP
	default "4"

1532
config HOTPLUG_CPU
1533 1534
	bool "Support for hot-pluggable CPUs"
	depends on SMP && HOTPLUG
1535 1536 1537 1538
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
config ARM_PSCI
	bool "Support for the ARM Power State Coordination Interface (PSCI)"
	depends on CPU_V7
	help
	  Say Y here if you want Linux to communicate with system firmware
	  implementing the PSCI specification for CPU-centric power
	  management operations described in ARM document number ARM DEN
	  0022A ("Power State Coordination Interface System Software on
	  ARM processors").

1549 1550
config LOCAL_TIMERS
	bool "Use local timer interrupts"
1551
	depends on SMP
1552 1553 1554 1555 1556 1557 1558
	default y
	help
	  Enable support for local timers on SMP platforms, rather then the
	  legacy IPI broadcast method.  Local timers allows the system
	  accounting to be spread across the timer interval, preventing a
	  "thundering herd" at every timer tick.

1559 1560 1561
# The GPIO number here must be sorted by descending number. In case of
# a multiplatform kernel, we just want the highest value required by the
# selected platforms.
1562 1563
config ARCH_NR_GPIO
	int
1564
	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1565
	default 512 if SOC_OMAP5
1566
	default 512 if ARCH_KEYSTONE
1567
	default 392 if ARCH_U8500
1568 1569
	default 352 if ARCH_VT8500
	default 288 if ARCH_SUNXI
1570
	default 264 if MACH_H4700
1571 1572 1573 1574 1575 1576
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

1577
source kernel/Kconfig.preempt
L
Linus Torvalds 已提交
1578

1579 1580
config HZ
	int
1581
	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
K
Kukjin Kim 已提交
1582
		ARCH_S5PV210 || ARCH_EXYNOS4
1583
	default AT91_TIMER_HZ if ARCH_AT91
1584
	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1585 1586
	default 100

1587 1588 1589
config SCHED_HRTICK
	def_bool HIGH_RES_TIMERS

1590
config THUMB2_KERNEL
1591
	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1592
	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1593
	default y if CPU_THUMBONLY
1594 1595
	select AEABI
	select ARM_ASM_UNIFIED
1596
	select ARM_UNWIND
1597 1598 1599 1600 1601 1602 1603
	help
	  By enabling this option, the kernel will be compiled in
	  Thumb-2 mode. A compiler/assembler that understand the unified
	  ARM-Thumb syntax is needed.

	  If unsure, say N.

1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
config THUMB2_AVOID_R_ARM_THM_JUMP11
	bool "Work around buggy Thumb-2 short branch relocations in gas"
	depends on THUMB2_KERNEL && MODULES
	default y
	help
	  Various binutils versions can resolve Thumb-2 branches to
	  locally-defined, preemptible global symbols as short-range "b.n"
	  branch instructions.

	  This is a problem, because there's no guarantee the final
	  destination of the symbol, or any candidate locations for a
	  trampoline, are within range of the branch.  For this reason, the
	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
	  relocation in modules at all, and it makes little sense to add
	  support.

	  The symptom is that the kernel fails with an "unsupported
	  relocation" error when loading some modules.

	  Until fixed tools are available, passing
	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
	  code which hits this problem, at the cost of a bit of extra runtime
	  stack usage in some cases.

	  The problem is described in more detail at:
	      https://bugs.launchpad.net/binutils-linaro/+bug/725126

	  Only Thumb-2 kernels are affected.

	  Unless you are sure your tools don't have this problem, say Y.

1635 1636 1637
config ARM_ASM_UNIFIED
	bool

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
config AEABI
	bool "Use the ARM EABI to compile the kernel"
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1653
config OABI_COMPAT
1654
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1655
	depends on AEABI && !THUMB2_KERNEL
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	default y
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
	  at all). If in doubt say Y.

1670
config ARCH_HAS_HOLES_MEMORYMODEL
1671 1672
	bool

1673 1674 1675
config ARCH_SPARSEMEM_ENABLE
	bool

1676 1677 1678
config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

1679
config ARCH_SELECT_MEMORY_MODEL
R
Russell King 已提交
1680
	def_bool ARCH_SPARSEMEM_ENABLE
Y
Yasunori Goto 已提交
1681

1682 1683 1684
config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

N
Nicolas Pitre 已提交
1685
config HIGHMEM
1686 1687
	bool "High Memory Support"
	depends on MMU
N
Nicolas Pitre 已提交
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1702 1703 1704 1705
config HIGHPTE
	bool "Allocate 2nd-level pagetables from highmem"
	depends on HIGHMEM

1706 1707
config HW_PERF_EVENTS
	bool "Enable hardware performance counter support for perf events"
1708
	depends on PERF_EVENTS
1709 1710 1711 1712 1713
	default y
	help
	  Enable hardware performance counter support for perf events. If
	  disabled, perf events will use software events only.

1714 1715
source "mm/Kconfig"

1716 1717 1718
config FORCE_MAX_ZONEORDER
	int "Maximum zone order" if ARCH_SHMOBILE
	range 11 64 if ARCH_SHMOBILE
1719
	default "12" if SOC_AM33XX
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	default "9" if SA1111
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1733 1734
config ALIGNMENT_TRAP
	bool
1735
	depends on CPU_CP15_MMU
L
Linus Torvalds 已提交
1736
	default y if !ARCH_EBSA110
1737
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1738
	help
1739
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1740 1741 1742 1743 1744 1745 1746
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1747
config UACCESS_WITH_MEMCPY
1748 1749
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
	depends on MMU
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

N
Nicolas Pitre 已提交
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
config SECCOMP
	bool
	prompt "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
config CC_STACKPROTECTOR
	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
	help
	  This option turns on the -fstack-protector GCC feature. This
	  feature puts, at the beginning of functions, a canary value on
	  the stack just before the return address, and validates
	  the value just before actually returning.  Stack based buffer
	  overflows (that need to overwrite this return address) now also
	  overwrite the canary, which gets detected and the attack is then
	  neutralized via a kernel panic.
	  This feature requires gcc version 4.2 or above.

1789 1790 1791 1792 1793 1794
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
	bool "Xen guest support on ARM (EXPERIMENTAL)"
1795
	depends on ARM && AEABI && OF
1796
	depends on CPU_V7 && !CPU_V6
1797
	depends on !GENERIC_ATOMIC64
1798
	select ARM_PSCI
1799 1800 1801
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.

L
Linus Torvalds 已提交
1802 1803 1804 1805
endmenu

menu "Boot options"

G
Grant Likely 已提交
1806 1807
config USE_OF
	bool "Flattened Device Tree support"
1808
	select IRQ_DOMAIN
G
Grant Likely 已提交
1809 1810 1811 1812 1813
	select OF
	select OF_EARLY_FLATTREE
	help
	  Include support for flattened device tree machine descriptions.

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
config ATAGS
	bool "Support for the traditional ATAGS boot data passing" if USE_OF
	default y
	help
	  This is the traditional way of passing data to the kernel at boot
	  time. If you are solely relying on the flattened device tree (or
	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
	  to remove ATAGS support from your kernel binary.  If unsure,
	  leave this to y.

config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	depends on ATAGS
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
	default "0"
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
	default "0"
	help
1848 1849 1850 1851 1852 1853
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1864 1865
choice
	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1866
	depends on ZBOOT_ROM && ARCH_SH7372
1867 1868 1869
	default ZBOOT_ROM_NONE
	help
	  Include experimental SD/MMC loading code in the ROM-able zImage.
M
Masanari Iida 已提交
1870
	  With this enabled it is possible to write the ROM-able zImage
1871 1872
	  kernel image to an MMC or SD card and boot the kernel straight
	  from the reset vector. At reset the processor Mask ROM will load
M
Masanari Iida 已提交
1873
	  the first part of the ROM-able zImage which in turn loads the
1874 1875 1876 1877 1878 1879 1880
	  rest the kernel image to RAM.

config ZBOOT_ROM_NONE
	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
	help
	  Do not load image from SD or MMC

1881 1882 1883
config ZBOOT_ROM_MMCIF
	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
	help
1884 1885 1886 1887 1888 1889 1890 1891
	  Load image from MMCIF hardware block.

config ZBOOT_ROM_SH_MOBILE_SDHI
	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
	help
	  Load image from SDHI hardware block

endchoice
1892

1893 1894
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1895
	depends on OF && !ZBOOT_ROM
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  On some architectures (EBSA110 and CATS), there is currently no way
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1954 1955 1956
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER
1957
	depends on ATAGS
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

1972 1973 1974 1975 1976 1977 1978
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
1979
endchoice
1980

L
Linus Torvalds 已提交
1981 1982
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
R
Rob Herring 已提交
1983
	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

R
Richard Purdie 已提交
2011 2012
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
2013
	depends on (!SMP || HOTPLUG_CPU)
R
Richard Purdie 已提交
2014 2015 2016
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
2017
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
2018 2019 2020 2021 2022 2023 2024
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
	  initially work for you.  It may help to enable device hotplugging
	  support.

2025 2026
config ATAGS_PROC
	bool "Export atags in procfs"
2027
	depends on ATAGS && KEXEC
2028
	default y
2029 2030 2031 2032
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

	  For more details see Documentation/kdump/kdump.txt

2045 2046
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
2047
	depends on !ZBOOT_ROM
2048 2049 2050 2051 2052 2053 2054
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
	  will be determined at run-time by masking the current IP with
	  0xf8000000. This assumes the zImage being placed in the first 128MB
	  from start of memory.

L
Linus Torvalds 已提交
2055 2056
endmenu

2057
menu "CPU Power Management"
L
Linus Torvalds 已提交
2058

2059
if ARCH_HAS_CPUFREQ
L
Linus Torvalds 已提交
2060 2061
source "drivers/cpufreq/Kconfig"

B
Ben Dooks 已提交
2062 2063 2064 2065 2066 2067
config CPU_FREQ_S3C
	bool
	help
	  Internal configuration node for common cpufreq on Samsung SoC

config CPU_FREQ_S3C24XX
2068
	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2069
	depends on ARCH_S3C24XX && CPU_FREQ
B
Ben Dooks 已提交
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	select CPU_FREQ_S3C
	help
	  This enables the CPUfreq driver for the Samsung S3C24XX family
	  of CPUs.

	  For details, take a look at <file:Documentation/cpu-freq>.

	  If in doubt, say N.

config CPU_FREQ_S3C24XX_PLL
2080
	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2081
	depends on CPU_FREQ_S3C24XX
B
Ben Dooks 已提交
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	help
	  Compile in support for changing the PLL frequency from the
	  S3C24XX series CPUfreq driver. The PLL takes time to settle
	  after a frequency change, so by default it is not enabled.

	  This also means that the PLL tables for the selected CPU(s) will
	  be built which may increase the size of the kernel image.

config CPU_FREQ_S3C24XX_DEBUG
	bool "Debug CPUfreq Samsung driver core"
	depends on CPU_FREQ_S3C24XX
	help
	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core

config CPU_FREQ_S3C24XX_IODEBUG
	bool "Debug CPUfreq Samsung driver IO timing"
	depends on CPU_FREQ_S3C24XX
	help
	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core

2102 2103 2104 2105 2106 2107
config CPU_FREQ_S3C24XX_DEBUGFS
	bool "Export debugfs for CPUFreq"
	depends on CPU_FREQ_S3C24XX && DEBUG_FS
	help
	  Export status information via debugfs.

L
Linus Torvalds 已提交
2108 2109
endif

2110 2111 2112 2113
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
2114 2115 2116 2117 2118 2119
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
2120
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
L
Linus Torvalds 已提交
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	---help---
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
2132
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
2144
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
L
Linus Torvalds 已提交
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	---help---
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
2158
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
2159 2160 2161 2162 2163 2164 2165 2166 2167
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

2168 2169 2170 2171 2172
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

2173 2174 2175 2176 2177 2178 2179
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

L
Linus Torvalds 已提交
2180 2181 2182 2183 2184 2185 2186 2187
endmenu

menu "Userspace binary formats"

source "fs/Kconfig.binfmt"

config ARTHUR
	tristate "RISC OS personality"
2188
	depends on !AEABI
L
Linus Torvalds 已提交
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
	help
	  Say Y here to include the kernel code necessary if you want to run
	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
	  experimental; if this sounds frightening, say N and sleep in peace.
	  You can also say M here to compile this support as a module (which
	  will be called arthur).

endmenu

menu "Power management options"

R
Russell King 已提交
2200
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
2201

J
Johannes Berg 已提交
2202
config ARCH_SUSPEND_POSSIBLE
2203
	depends on !ARCH_S5PC100
2204
	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2205
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
2206 2207
	def_bool y

2208 2209 2210
config ARM_CPU_SUSPEND
	def_bool PM_SLEEP

L
Linus Torvalds 已提交
2211 2212
endmenu

2213 2214
source "net/Kconfig"

2215
source "drivers/Kconfig"
L
Linus Torvalds 已提交
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225

source "fs/Kconfig"

source "arch/arm/Kconfig.debug"

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"
2226 2227

source "arch/arm/kvm/Kconfig"