ixgbe.h 23.0 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38

39 40 41 42 43 44
#ifdef CONFIG_IXGBE_PTP
#include <linux/clocksource.h>
#include <linux/net_tstamp.h>
#include <linux/ptp_clock_kernel.h>
#endif /* CONFIG_IXGBE_PTP */

45 46
#include "ixgbe_type.h"
#include "ixgbe_common.h"
47
#include "ixgbe_dcb.h"
48 49 50 51
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52
#ifdef CONFIG_IXGBE_DCA
53 54
#include <linux/dca.h>
#endif
55

56 57 58
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
59 60

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
61
#define IXGBE_DEFAULT_TXD		    512
62
#define IXGBE_DEFAULT_TX_WORK		    256
63 64 65
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
66
#define IXGBE_DEFAULT_RXD		    512
67 68 69 70
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
71
#define IXGBE_MIN_FCRTL			   0x40
72
#define IXGBE_MAX_FCRTL			0x7FF80
73
#define IXGBE_MIN_FCRTH			  0x600
74
#define IXGBE_MAX_FCRTH			0x7FFF0
75
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
76 77 78 79
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
80
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
81
#define IXGBE_MAX_RXBUFFER  16384  /* largest size for a single descriptor */
82

83 84 85 86 87 88 89 90
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
91 92 93 94 95 96 97

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
98 99 100 101 102 103
#define IXGBE_TX_FLAGS_HW_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_SW_VLAN		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 3)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 5)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 6)
104
#define IXGBE_TX_FLAGS_TXSW		(u32)(1 << 7)
105
#define IXGBE_TX_FLAGS_TSTAMP		(u32)(1 << 8)
106
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
107 108
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK	0xe0000000
#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT  29
109 110
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

111 112 113 114
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
G
Greg Rose 已提交
115
#define IXGBE_MAX_PF_MACVLANS           15
116
#define VMDQ_P(p)   ((p) + adapter->num_vfs)
117 118
#define IXGBE_82599_VF_DEVICE_ID        0x10ED
#define IXGBE_X540_VF_DEVICE_ID         0x1515
119 120 121 122 123 124 125 126

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
127 128 129
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
130
	u16 tx_rate;
131 132
	u16 vlan_count;
	u8 spoofchk_enabled;
G
Greg Rose 已提交
133
	struct pci_dev *vfdev;
134 135
};

G
Greg Rose 已提交
136 137 138 139 140 141 142 143 144
struct vf_macvlans {
	struct list_head l;
	int vf;
	int rar_entry;
	bool free;
	bool is_macvlan;
	u8 vf_macvlan[ETH_ALEN];
};

145 146 147 148 149 150 151
#define IXGBE_MAX_TXD_PWR	14
#define IXGBE_MAX_DATA_PER_TXD	(1 << IXGBE_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)

152 153 154
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
155
	union ixgbe_adv_tx_desc *next_to_watch;
156
	unsigned long time_stamp;
157 158 159
	struct sk_buff *skb;
	unsigned int bytecount;
	unsigned short gso_segs;
160
	__be16 protocol;
161 162
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
163
	u32 tx_flags;
164 165 166 167 168 169
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
170
	unsigned int page_offset;
171 172 173 174 175 176 177
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

178 179 180
struct ixgbe_tx_queue_stats {
	u64 restart_queue;
	u64 tx_busy;
181
	u64 tx_done_old;
182 183 184 185 186 187 188 189
};

struct ixgbe_rx_queue_stats {
	u64 rsc_count;
	u64 rsc_flush;
	u64 non_eop_descs;
	u64 alloc_rx_page_failed;
	u64 alloc_rx_buff_failed;
190
	u64 csum_err;
191 192
};

193
enum ixgbe_ring_state_t {
A
Alexander Duyck 已提交
194 195
	__IXGBE_TX_FDIR_INIT_DONE,
	__IXGBE_TX_DETECT_HANG,
196
	__IXGBE_HANG_CHECK_ARMED,
A
Alexander Duyck 已提交
197
	__IXGBE_RX_RSC_ENABLED,
198
	__IXGBE_RX_CSUM_UDP_ZERO_ERR,
199
	__IXGBE_RX_FCOE_BUFSZ,
A
Alexander Duyck 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212 213
};

#define check_for_tx_hang(ring) \
	test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define set_check_for_tx_hang(ring) \
	set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define clear_check_for_tx_hang(ring) \
	clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
#define ring_is_rsc_enabled(ring) \
	test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define set_ring_rsc_enabled(ring) \
	set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
#define clear_ring_rsc_enabled(ring) \
	clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
214
struct ixgbe_ring {
215
	struct ixgbe_ring *next;	/* pointer to next ring in q_vector */
216 217 218
	struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
	struct net_device *netdev;	/* netdev ring belongs to */
	struct device *dev;		/* device for DMA mapping */
219 220 221 222 223
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
A
Alexander Duyck 已提交
224
	unsigned long state;
225
	u8 __iomem *tail;
226 227
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
228

229 230 231
	u16 count;			/* amount of descriptors */

	u8 queue_index; /* needed for multiqueue queue management */
A
Alexander Duyck 已提交
232 233 234 235 236
	u8 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */
237 238 239
	u16 next_to_use;
	u16 next_to_clean;

240
	union {
241
		u16 next_to_alloc;
242 243 244 245 246
		struct {
			u8 atr_sample_rate;
			u8 atr_count;
		};
	};
247

248
	u8 dcb_tc;
249
	struct ixgbe_queue_stats stats;
E
Eric Dumazet 已提交
250
	struct u64_stats_sync syncp;
251 252 253 254
	union {
		struct ixgbe_tx_queue_stats tx_stats;
		struct ixgbe_rx_queue_stats rx_stats;
	};
J
Jesse Brandeburg 已提交
255
} ____cacheline_internodealigned_in_smp;
256

257 258
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
259
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
260
	RING_F_RSS,
261
	RING_F_FDIR,
262 263 264
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
265 266 267 268

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

269
#define IXGBE_MAX_RSS_INDICES  16
270
#define IXGBE_MAX_VMDQ_INDICES 64
271
#define IXGBE_MAX_FDIR_INDICES 64
272 273
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
274 275 276 277 278
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
279
#endif /* IXGBE_FCOE */
280 281 282
struct ixgbe_ring_feature {
	int indices;
	int mask;
J
Jesse Brandeburg 已提交
283
} ____cacheline_internodealigned_in_smp;
284

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
/*
 * FCoE requires that all Rx buffers be over 2200 bytes in length.  Since
 * this is twice the size of a half page we need to double the page order
 * for FCoE enabled Rx queues.
 */
#if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
{
	return test_bit(__IXGBE_RX_FCOE_BUFSZ, &ring->state) ? 1 : 0;
}
#else
#define ixgbe_rx_pg_order(_ring) 0
#endif
#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
#define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))

301
struct ixgbe_ring_container {
302
	struct ixgbe_ring *ring;	/* pointer to linked list of rings */
303 304 305
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
306 307 308
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};
309

310 311 312 313
/* iterator for handling rings in ring container */
#define ixgbe_for_each_ring(pos, head) \
	for (pos = (head).ring; pos != NULL; pos = pos->next)

314 315 316 317
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

318 319 320 321 322
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
323 324 325
#ifdef CONFIG_IXGBE_DCA
	int cpu;	    /* CPU for DCA */
#endif
326 327 328 329
	u16 v_idx;		/* index of q_vector within array, also used for
				 * finding the bit in EICR and friends that
				 * represents the vector for this ring */
	u16 itr;		/* Interrupt throttle rate written to EITR */
330
	struct ixgbe_ring_container rx, tx;
331 332

	struct napi_struct napi;
333 334 335
	cpumask_t affinity_mask;
	int numa_node;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
336
	char name[IFNAMSIZ + 9];
337 338 339

	/* for dynamic allocation of rings associated with this q_vector */
	struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
340
};
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
#ifdef CONFIG_IXGBE_HWMON

#define IXGBE_HWMON_TYPE_LOC		0
#define IXGBE_HWMON_TYPE_TEMP		1
#define IXGBE_HWMON_TYPE_CAUTION	2
#define IXGBE_HWMON_TYPE_MAX		3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct ixgbe_hw *hw;
	struct ixgbe_thermal_diode_data *sensor;
	char name[12];
};

struct hwmon_buff {
	struct device *device;
	struct hwmon_attr *hwmon_list;
	unsigned int n_hwmon;
};
#endif /* CONFIG_IXGBE_HWMON */
361

362 363 364
/*
 * microsecond values for various ITR rates shifted by 2 to fit itr register
 * with the first 3 bits reserved 0
365
 */
366 367 368 369 370
#define IXGBE_MIN_RSC_ITR	24
#define IXGBE_100K_ITR		40
#define IXGBE_20K_ITR		200
#define IXGBE_10K_ITR		400
#define IXGBE_8K_ITR		500
371

372 373 374 375 376 377 378
/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
					const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

379 380 381 382 383 384 385
static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
{
	u16 ntc = ring->next_to_clean;
	u16 ntu = ring->next_to_use;

	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
}
386

387
#define IXGBE_RX_DESC(R, i)	    \
388
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
389
#define IXGBE_TX_DESC(R, i)	    \
390
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
391
#define IXGBE_TX_CTXTDESC(R, i)	    \
392
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
393 394

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
395 396 397 398
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
399

400 401 402
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

403 404
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
405 406 407
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

408 409
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
410

411
#define MIN_MSIX_Q_VECTORS 1
412 413
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

414 415 416
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)

417 418
/* board specific private data structure */
struct ixgbe_adapter {
419 420 421 422 423
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
	unsigned long state;

	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
	u32 flags;
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
449 450 451 452 453 454 455
#define IXGBE_FLAG_NEED_LINK_CONFIG             (u32)(1 << 23)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 25)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 27)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 29)
456 457 458 459 460

	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
461
#define IXGBE_FLAG2_TEMP_SENSOR_EVENT           (u32)(1 << 3)
462 463
#define IXGBE_FLAG2_SEARCH_FOR_SFP              (u32)(1 << 4)
#define IXGBE_FLAG2_SFP_NEEDS_RESET             (u32)(1 << 5)
464
#define IXGBE_FLAG2_RESET_REQUESTED             (u32)(1 << 6)
465
#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT        (u32)(1 << 7)
466 467
#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP		(u32)(1 << 8)
#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP		(u32)(1 << 9)
468
#define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED	(u32)(1 << 10)
469
#define IXGBE_FLAG2_PTP_PPS_ENABLED		(u32)(1 << 11)
470

471 472 473
	/* Tx fast path data */
	int num_tx_queues;
	u16 tx_itr_setting;
474 475
	u16 tx_work_limit;

476 477 478 479
	/* Rx fast path data */
	int num_rx_queues;
	u16 rx_itr_setting;

480
	/* TX */
481
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
482

J
Jesse Brandeburg 已提交
483 484
	u64 restart_queue;
	u64 lsc_int;
485
	u32 tx_timeout_count;
J
Jesse Brandeburg 已提交
486

487
	/* RX */
488
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
489 490
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
491
	u64 hw_csum_rx_error;
492
	u64 hw_rx_no_dma_resources;
493 494
	u64 rsc_total_count;
	u64 rsc_total_flush;
495 496 497 498
	u64 non_eop_descs;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

499
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
500

501 502 503 504 505 506 507 508 509 510 511 512 513
	/* DCB parameters */
	struct ieee_pfc *ixgbe_ieee_pfc;
	struct ieee_ets *ixgbe_ieee_ets;
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
	u8 dcbx_cap;
	enum ixgbe_fc_mode last_lfc_mode;

	int num_msix_vectors;
	int max_msix_q_vectors;         /* true count of q_vectors for device */
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
	struct msix_entry *msix_entries;
514

515 516 517 518
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

519 520 521 522
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
523

524
	u64 tx_busy;
525 526
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
527 528 529 530 531

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

532
	struct timer_list service_timer;
533 534 535 536 537 538
	struct work_struct service_task;

	struct hlist_head fdir_filter_list;
	unsigned long fdir_overflow; /* number of times ATR was backed off */
	union ixgbe_atr_input fdir_mask;
	int fdir_filter_count;
539 540 541
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
542

543 544 545
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
546
	u32 wol;
547 548 549

	u16 bd_number;

550 551
	u16 eeprom_verh;
	u16 eeprom_verl;
E
Emil Tantilov 已提交
552
	u16 eeprom_cap;
553

554
	u32 interrupt_event;
555
	u32 led_reg;
556

557 558 559 560 561 562 563 564 565 566 567
#ifdef CONFIG_IXGBE_PTP
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_caps;
	unsigned long last_overflow_check;
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
	u32 base_incval;
	u32 cycle_speed;
#endif /* CONFIG_IXGBE_PTP */

568 569 570 571
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
572
	int vf_rate_link_speed;
G
Greg Rose 已提交
573 574
	struct vf_macvlans vf_mvs;
	struct vf_macvlans *mv_list;
575

576 577
	u32 timer_event_accumulator;
	u32 vferr_refcount;
578 579 580 581
	struct kobject *info_kobj;
#ifdef CONFIG_IXGBE_HWMON
	struct hwmon_buff ixgbe_hwmon_buff;
#endif /* CONFIG_IXGBE_HWMON */
582 583 584 585 586 587 588
};

struct ixgbe_fdir_filter {
	struct hlist_node fdir_node;
	union ixgbe_atr_input filter;
	u16 sw_idx;
	u16 action;
589 590
};

591
enum ixgbe_state_t {
592 593
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
594
	__IXGBE_DOWN,
595 596
	__IXGBE_SERVICE_SCHED,
	__IXGBE_IN_SFP_INIT,
597 598
};

A
Alexander Duyck 已提交
599 600 601 602 603
struct ixgbe_cb {
	union {				/* Union defining head/tail partner */
		struct sk_buff *head;
		struct sk_buff *tail;
	};
604
	dma_addr_t dma;
A
Alexander Duyck 已提交
605
	u16 append_cnt;
606
	bool page_released;
607
};
A
Alexander Duyck 已提交
608
#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
609

610
enum ixgbe_boards {
611
	board_82598,
612
	board_82599,
613
	board_X540,
614 615
};

616
extern struct ixgbe_info ixgbe_82598_info;
617
extern struct ixgbe_info ixgbe_82599_info;
618
extern struct ixgbe_info ixgbe_X540_info;
J
Jeff Kirsher 已提交
619
#ifdef CONFIG_IXGBE_DCB
620
extern const struct dcbnl_rtnl_ops dcbnl_ops;
621
#endif
622 623

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
624
extern const char ixgbe_driver_version[];
625
#ifdef IXGBE_FCOE
626
extern char ixgbe_default_device_descr[];
627
#endif /* IXGBE_FCOE */
628

629
extern void ixgbe_up(struct ixgbe_adapter *adapter);
630
extern void ixgbe_down(struct ixgbe_adapter *adapter);
631
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
632 633
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
634 635 636 637
extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
638 639
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
640 641
extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *);
642
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
643
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
644 645
extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			       u16 subdevice_id);
646
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
647 648 649
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
650
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
651
                                             struct ixgbe_tx_buffer *);
652
extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
653
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
654
extern int ixgbe_poll(struct napi_struct *napi, int budget);
655
extern int ethtool_ioctl(struct ifreq *ifr);
656
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
657 658
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
659
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
660 661
						 union ixgbe_atr_hash_dword input,
						 union ixgbe_atr_hash_dword common,
662
                                                 u8 queue);
663 664 665 666 667 668 669 670 671 672
extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
					   union ixgbe_atr_input *input_mask);
extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id, u8 queue);
extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
						 union ixgbe_atr_input *input,
						 u16 soft_id);
extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
						 union ixgbe_atr_input *mask);
673
extern void ixgbe_set_rx_mode(struct net_device *netdev);
674
#ifdef CONFIG_IXGBE_DCB
675
extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
676
extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
677
#endif
678
extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
679
extern void ixgbe_do_reset(struct net_device *netdev);
680 681
extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
682 683
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
684 685
extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
686
		     u8 *hdr_len);
687 688
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
689
			  union ixgbe_adv_rx_desc *rx_desc,
690
			  struct sk_buff *skb);
691 692
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
693 694
extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
				 struct scatterlist *sgl, unsigned int sgc);
695
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
696 697
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
698 699 700 701
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
702
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
703 704
extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
				  struct netdev_fcoe_hbainfo *info);
705
#endif /* IXGBE_FCOE */
706

707 708 709 710 711
static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
{
	return netdev_get_tx_queue(ring->netdev, ring->queue_index);
}

712 713 714 715 716 717 718 719 720 721 722
#ifdef CONFIG_IXGBE_PTP
extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
				  struct sk_buff *skb);
extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
				  struct sk_buff *skb);
extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
				    struct ifreq *ifr, int cmd);
extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
723
extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
724 725
#endif /* CONFIG_IXGBE_PTP */

726
#endif /* _IXGBE_H_ */