head.S 13.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/kernel/head.S
 *
 *  Copyright (C) 1994-2002 Russell King
5 6
 *  Copyright (c) 2003 ARM Limited
 *  All Rights Reserved
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  Kernel startup code for all 32-bit CPUs
 */
#include <linux/linkage.h>
#include <linux/init.h>

#include <asm/assembler.h>
#include <asm/domain.h>
#include <asm/ptrace.h>
20
#include <asm/asm-offsets.h>
21
#include <asm/memory.h>
22
#include <asm/thread_info.h>
L
Linus Torvalds 已提交
23 24
#include <asm/system.h>

25 26 27 28
#ifdef CONFIG_DEBUG_LL
#include <mach/debug-macro.S>
#endif

L
Linus Torvalds 已提交
29
/*
30
 * swapper_pg_dir is the virtual address of the initial page table.
R
Russell King 已提交
31 32
 * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
 * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
33
 * the least significant 16 bits to be 0x8000, but we could probably
R
Russell King 已提交
34
 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
L
Linus Torvalds 已提交
35
 */
36
#define KERNEL_RAM_VADDR	(PAGE_OFFSET + TEXT_OFFSET)
R
Russell King 已提交
37 38
#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
#error KERNEL_RAM_VADDR must start at 0xXXXX8000
L
Linus Torvalds 已提交
39 40 41
#endif

	.globl	swapper_pg_dir
R
Russell King 已提交
42
	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
L
Linus Torvalds 已提交
43

44 45
	.macro	pgtbl, rd, phys
	add	\rd, \phys, #TEXT_OFFSET - 0x4000
L
Linus Torvalds 已提交
46 47
	.endm

48
#ifdef CONFIG_XIP_KERNEL
49 50
#define KERNEL_START	XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
#define KERNEL_END	_edata_loc
51
#else
52 53
#define KERNEL_START	KERNEL_RAM_VADDR
#define KERNEL_END	_end
L
Linus Torvalds 已提交
54 55 56 57 58 59 60 61
#endif

/*
 * Kernel startup entry point.
 * ---------------------------
 *
 * This is normally called from the decompressor code.  The requirements
 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
62
 * r1 = machine nr, r2 = atags or dtb pointer.
L
Linus Torvalds 已提交
63 64 65 66 67 68 69 70 71 72 73
 *
 * This code is mostly position independent, so if you link the kernel at
 * 0xc0008000, you call this at __pa(0xc0008000).
 *
 * See linux/arch/arm/tools/mach-types for the complete list of machine
 * numbers for r1.
 *
 * We're trying to keep crap to a minimum; DO NOT add any machine specific
 * crap here - that's what the boot loader (or in extreme, well justified
 * circumstances, zImage) is for.
 */
74 75
	.arm

76
	__HEAD
L
Linus Torvalds 已提交
77
ENTRY(stext)
78 79 80 81 82 83

 THUMB(	adr	r9, BSYM(1f)	)	@ Kernel is always entered in ARM.
 THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
 THUMB(	.thumb			)	@ switch to Thumb now.
 THUMB(1:			)

84
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
L
Linus Torvalds 已提交
85
						@ and irqs disabled
86
	mrc	p15, 0, r9, c0, c0		@ get processor id
L
Linus Torvalds 已提交
87 88
	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
	movs	r10, r5				@ invalid processor (r5=0)?
89
 THUMB( it	eq )		@ force fixup-able long branch encoding
90
	beq	__error_p			@ yes, error 'p'
91

92 93 94 95 96 97 98 99 100
#ifndef CONFIG_XIP_KERNEL
	adr	r3, 2f
	ldmia	r3, {r4, r8}
	sub	r4, r3, r4			@ (PHYS_OFFSET - PAGE_OFFSET)
	add	r8, r8, r4			@ PHYS_OFFSET
#else
	ldr	r8, =PLAT_PHYS_OFFSET
#endif

101
	/*
102
	 * r1 = machine no, r2 = atags or dtb,
103
	 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
104
	 */
B
Bill Gatliff 已提交
105
	bl	__vet_atags
106 107
#ifdef CONFIG_SMP_ON_UP
	bl	__fixup_smp
108 109 110
#endif
#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
	bl	__fixup_pv_table
111
#endif
L
Linus Torvalds 已提交
112 113 114 115 116
	bl	__create_page_tables

	/*
	 * The following calls CPU specific code in a position independent
	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
117
	 * xxx_proc_info structure selected by __lookup_processor_type
L
Linus Torvalds 已提交
118 119 120
	 * above.  On return, the CPU will be ready for the MMU to be
	 * turned on, and r0 will hold the CPU control register value.
	 */
121
	ldr	r13, =__mmap_switched		@ address to jump to after
L
Linus Torvalds 已提交
122
						@ mmu has been enabled
123
	adr	lr, BSYM(1f)			@ return (PIC) address
124
	mov	r8, r4				@ set TTBR1 to swapper_pg_dir
125 126 127
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
128
1:	b	__enable_mmu
129
ENDPROC(stext)
130
	.ltorg
131 132 133 134
#ifndef CONFIG_XIP_KERNEL
2:	.long	.
	.long	PAGE_OFFSET
#endif
L
Linus Torvalds 已提交
135 136 137 138 139 140

/*
 * Setup the initial page tables.  We only setup the barest
 * amount which are required to get the kernel running, which
 * generally means mapping in the kernel code.
 *
141
 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
L
Linus Torvalds 已提交
142 143
 *
 * Returns:
144
 *  r0, r3, r5-r7 corrupted
L
Linus Torvalds 已提交
145 146 147
 *  r4 = physical page table address
 */
__create_page_tables:
148
	pgtbl	r4, r8				@ page table address
L
Linus Torvalds 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162

	/*
	 * Clear the 16K level 1 swapper page table
	 */
	mov	r0, r4
	mov	r3, #0
	add	r6, r0, #0x4000
1:	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	teq	r0, r6
	bne	1b

163
	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
L
Linus Torvalds 已提交
164 165

	/*
166 167
	 * Create identity mapping to cater for __enable_mmu.
	 * This identity mapping will be removed by paging_init().
L
Linus Torvalds 已提交
168
	 */
169 170 171 172 173 174 175 176 177 178 179 180 181
	adr	r0, __enable_mmu_loc
	ldmia	r0, {r3, r5, r6}
	sub	r0, r0, r3			@ virt->phys offset
	add	r5, r5, r0			@ phys __enable_mmu
	add	r6, r6, r0			@ phys __enable_mmu_end
	mov	r5, r5, lsr #20
	mov	r6, r6, lsr #20

1:	orr	r3, r7, r5, lsl #20		@ flags + kernel base
	str	r3, [r4, r5, lsl #2]		@ identity mapping
	teq	r5, r6
	addne	r5, r5, #1			@ next section
	bne	1b
L
Linus Torvalds 已提交
182 183 184

	/*
	 * Now setup the pagetables for our kernel direct
185
	 * mapped region.
L
Linus Torvalds 已提交
186
	 */
187 188 189
	mov	r3, pc
	mov	r3, r3, lsr #20
	orr	r3, r7, r3, lsl #20
190 191 192 193 194 195 196 197 198
	add	r0, r4,  #(KERNEL_START & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
	ldr	r6, =(KERNEL_END - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
L
Linus Torvalds 已提交
199

200 201 202 203
#ifdef CONFIG_XIP_KERNEL
	/*
	 * Map some ram to cover our .data and .bss areas.
	 */
204 205
	add	r3, r8, #TEXT_OFFSET
	orr	r3, r3, r7
206 207 208 209 210 211 212 213 214 215 216
	add	r0, r4,  #(KERNEL_RAM_VADDR & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
	ldr	r6, =(_end - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
#endif

L
Linus Torvalds 已提交
217
	/*
218 219
	 * Then map boot params address in r2 or
	 * the first 1MB of ram if boot params address is not specified.
L
Linus Torvalds 已提交
220
	 */
221 222 223 224 225 226 227 228
	mov	r0, r2, lsr #20
	movs	r0, r0, lsl #20
	moveq	r0, r8
	sub	r3, r0, r8
	add	r3, r3, #PAGE_OFFSET
	add	r3, r4, r3, lsr #18
	orr	r6, r7, r0
	str	r6, [r3]
L
Linus Torvalds 已提交
229

230
#ifdef CONFIG_DEBUG_LL
231
#ifndef CONFIG_DEBUG_ICEDCC
L
Linus Torvalds 已提交
232 233 234 235 236
	/*
	 * Map in IO space for serial debugging.
	 * This allows debug messages to be output
	 * via a serial console before paging_init.
	 */
237 238 239 240 241
	addruart r7, r3

	mov	r3, r3, lsr #20
	mov	r3, r3, lsl #2

L
Linus Torvalds 已提交
242 243 244 245 246
	add	r0, r4, r3
	rsb	r3, r3, #0x4000			@ PTRS_PER_PGD*sizeof(long)
	cmp	r3, #0x0800			@ limit to 512MB
	movhi	r3, #0x0800
	add	r6, r0, r3
247 248 249
	mov	r3, r7, lsr #20
	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
	orr	r3, r7, r3, lsl #20
L
Linus Torvalds 已提交
250 251 252 253
1:	str	r3, [r0], #4
	add	r3, r3, #1 << 20
	teq	r0, r6
	bne	1b
254 255 256 257 258 259

#else /* CONFIG_DEBUG_ICEDCC */
	/* we don't need any serial debugging mappings for ICEDCC */
	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
#endif /* !CONFIG_DEBUG_ICEDCC */

L
Linus Torvalds 已提交
260 261
#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
	/*
262 263
	 * If we're using the NetWinder or CATS, we also need to map
	 * in the 16550-type serial port for the debug messages
L
Linus Torvalds 已提交
264
	 */
265 266 267
	add	r0, r4, #0xff000000 >> 18
	orr	r3, r7, #0x7c000000
	str	r3, [r0]
L
Linus Torvalds 已提交
268 269 270 271 272 273 274
#endif
#ifdef CONFIG_ARCH_RPC
	/*
	 * Map in screen at 0x02000000 & SCREEN2_BASE
	 * Similar reasons here - for debug.  This is
	 * only for Acorn RiscPC architectures.
	 */
275 276
	add	r0, r4, #0x02000000 >> 18
	orr	r3, r7, #0x02000000
L
Linus Torvalds 已提交
277
	str	r3, [r0]
278
	add	r0, r4, #0xd8000000 >> 18
L
Linus Torvalds 已提交
279
	str	r3, [r0]
280
#endif
L
Linus Torvalds 已提交
281 282
#endif
	mov	pc, lr
283
ENDPROC(__create_page_tables)
L
Linus Torvalds 已提交
284
	.ltorg
285
	.align
286 287 288 289
__enable_mmu_loc:
	.long	.
	.long	__enable_mmu
	.long	__enable_mmu_end
L
Linus Torvalds 已提交
290

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
#if defined(CONFIG_SMP)
	__CPUINIT
ENTRY(secondary_startup)
	/*
	 * Common entry point for secondary CPUs.
	 *
	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
	 * the processor type - there is no need to check the machine type
	 * as it has already been validated by the primary processor.
	 */
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
	mrc	p15, 0, r9, c0, c0		@ get processor id
	bl	__lookup_processor_type
	movs	r10, r5				@ invalid processor?
	moveq	r0, #'p'			@ yes, error 'p'
306
 THUMB( it	eq )		@ force fixup-able long branch encoding
307 308 309 310 311 312 313
	beq	__error_p

	/*
	 * Use the page tables supplied from  __cpu_up.
	 */
	adr	r4, __secondary_data
	ldmia	r4, {r5, r7, r12}		@ address to jump to after
314 315 316 317
	sub	lr, r4, r5			@ mmu has been enabled
	ldr	r4, [r7, lr]			@ get secondary_data.pgdir
	add	r7, r7, #4
	ldr	r8, [r7, lr]			@ get secondary_data.swapper_pg_dir
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	adr	lr, BSYM(__enable_mmu)		@ return address
	mov	r13, r12			@ __secondary_switched address
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	) @ initialise processor
						  @ (return control reg)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
ENDPROC(secondary_startup)

	/*
	 * r6  = &secondary_data
	 */
ENTRY(__secondary_switched)
	ldr	sp, [r7, #4]			@ get secondary_data.stack
	mov	fp, #0
	b	secondary_start_kernel
ENDPROC(__secondary_switched)

335 336
	.align

337 338 339 340 341 342 343 344 345 346 347 348 349
	.type	__secondary_data, %object
__secondary_data:
	.long	.
	.long	secondary_data
	.long	__secondary_switched
#endif /* defined(CONFIG_SMP) */



/*
 * Setup common bits before finally enabling the MMU.  Essentially
 * this is just loading the page table pointer and domain access
 * registers.
350 351 352
 *
 *  r0  = cp#15 control register
 *  r1  = machine ID
353
 *  r2  = atags or dtb pointer
354 355 356
 *  r4  = page table pointer
 *  r9  = processor ID
 *  r13 = *virtual* address to jump to upon completion
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
 */
__enable_mmu:
#ifdef CONFIG_ALIGNMENT_TRAP
	orr	r0, r0, #CR_A
#else
	bic	r0, r0, #CR_A
#endif
#ifdef CONFIG_CPU_DCACHE_DISABLE
	bic	r0, r0, #CR_C
#endif
#ifdef CONFIG_CPU_BPREDICT_DISABLE
	bic	r0, r0, #CR_Z
#endif
#ifdef CONFIG_CPU_ICACHE_DISABLE
	bic	r0, r0, #CR_I
#endif
	mov	r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_IO, DOMAIN_CLIENT))
	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
	b	__turn_mmu_on
ENDPROC(__enable_mmu)

/*
 * Enable the MMU.  This completely changes the structure of the visible
 * memory space.  You will not be able to trace execution through this.
 * If you have an enquiry about this, *please* check the linux-arm-kernel
 * mailing list archives BEFORE sending another post to the list.
 *
 *  r0  = cp#15 control register
389
 *  r1  = machine ID
390
 *  r2  = atags or dtb pointer
391
 *  r9  = processor ID
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
 *  r13 = *virtual* address to jump to upon completion
 *
 * other registers depend on the function called upon completion
 */
	.align	5
__turn_mmu_on:
	mov	r0, r0
	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
	mov	r3, r3
	mov	r3, r13
	mov	pc, r3
__enable_mmu_end:
ENDPROC(__turn_mmu_on)

L
Linus Torvalds 已提交
407

408
#ifdef CONFIG_SMP_ON_UP
409
	__INIT
410
__fixup_smp:
411 412
	and	r3, r9, #0x000f0000	@ architecture version
	teq	r3, #0x000f0000		@ CPU ID supported?
413 414
	bne	__fixup_smp_on_up	@ no, assume UP

415 416 417
	bic	r3, r9, #0x00ff0000
	bic	r3, r3, #0x0000000f	@ mask 0xff00fff0
	mov	r4, #0x41000000
418
	orr	r4, r4, #0x0000b000
419 420
	orr	r4, r4, #0x00000020	@ val 0x4100b020
	teq	r3, r4			@ ARM 11MPCore?
421 422 423
	moveq	pc, lr			@ yes, assume SMP

	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
424 425 426
	and	r0, r0, #0xc0000000	@ multiprocessing extensions and
	teq	r0, #0x80000000		@ not part of a uniprocessor system?
	moveq	pc, lr			@ yes, assume SMP
427 428 429

__fixup_smp_on_up:
	adr	r0, 1f
430
	ldmia	r0, {r3 - r5}
431
	sub	r3, r0, r3
432 433
	add	r4, r4, r3
	add	r5, r5, r3
434
	b	__do_fixup_smp_on_up
435 436
ENDPROC(__fixup_smp)

437
	.align
438 439 440 441 442 443 444 445 446 447
1:	.word	.
	.word	__smpalt_begin
	.word	__smpalt_end

	.pushsection .data
	.globl	smp_on_up
smp_on_up:
	ALT_SMP(.long	1)
	ALT_UP(.long	0)
	.popsection
448
#endif
449

450 451 452 453 454 455 456 457 458
	.text
__do_fixup_smp_on_up:
	cmp	r4, r5
	movhs	pc, lr
	ldmia	r4!, {r0, r6}
 ARM(	str	r6, [r0, r3]	)
 THUMB(	add	r0, r0, r3	)
#ifdef __ARMEB__
 THUMB(	mov	r6, r6, ror #16	)	@ Convert word order for big-endian.
459
#endif
460 461 462 463 464 465 466 467 468 469 470 471 472 473
 THUMB(	strh	r6, [r0], #2	)	@ For Thumb-2, store as two halfwords
 THUMB(	mov	r6, r6, lsr #16	)	@ to be robust against misaligned r3.
 THUMB(	strh	r6, [r0]	)
	b	__do_fixup_smp_on_up
ENDPROC(__do_fixup_smp_on_up)

ENTRY(fixup_smp)
	stmfd	sp!, {r4 - r6, lr}
	mov	r4, r0
	add	r5, r0, r1
	mov	r3, #0
	bl	__do_fixup_smp_on_up
	ldmfd	sp!, {r4 - r6, pc}
ENDPROC(fixup_smp)
474

475 476 477 478 479 480 481 482 483 484 485 486 487 488
#ifdef CONFIG_ARM_PATCH_PHYS_VIRT

/* __fixup_pv_table - patch the stub instructions with the delta between
 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
 * can be expressed by an immediate shifter operand. The stub instruction
 * has a form of '(add|sub) rd, rn, #imm'.
 */
	__HEAD
__fixup_pv_table:
	adr	r0, 1f
	ldmia	r0, {r3-r5, r7}
	sub	r3, r0, r3	@ PHYS_OFFSET - PAGE_OFFSET
	add	r4, r4, r3	@ adjust table start address
	add	r5, r5, r3	@ adjust table end address
N
Nicolas Pitre 已提交
489 490
	add	r7, r7, r3	@ adjust __pv_phys_offset address
	str	r8, [r7]	@ save computed PHYS_OFFSET to __pv_phys_offset
491 492
	mov	r6, r3, lsr #24	@ constant for add/sub instructions
	teq	r3, r6, lsl #24 @ must be 16MiB aligned
N
Nicolas Pitre 已提交
493
THUMB(	it	ne		@ cross section branch )
494 495 496 497 498 499 500 501 502 503 504 505 506
	bne	__error
	str	r6, [r7, #4]	@ save to __pv_offset
	b	__fixup_a_pv_table
ENDPROC(__fixup_pv_table)

	.align
1:	.long	.
	.long	__pv_table_begin
	.long	__pv_table_end
2:	.long	__pv_phys_offset

	.text
__fixup_a_pv_table:
N
Nicolas Pitre 已提交
507
#ifdef CONFIG_THUMB2_KERNEL
508 509
	lsls	r6, #24
	beq	2f
N
Nicolas Pitre 已提交
510 511 512 513 514 515 516 517
	clz	r7, r6
	lsr	r6, #24
	lsl	r6, r7
	bic	r6, #0x0080
	lsrs	r7, #1
	orrcs	r6, #0x0080
	orr	r6, r6, r7, lsl #12
	orr	r6, #0x4000
518 519 520
	b	2f
1:	add     r7, r3
	ldrh	ip, [r7, #2]
N
Nicolas Pitre 已提交
521
	and	ip, 0x8f00
522
	orr	ip, r6	@ mask in offset bits 31-24
N
Nicolas Pitre 已提交
523
	strh	ip, [r7, #2]
524
2:	cmp	r4, r5
N
Nicolas Pitre 已提交
525
	ldrcc	r7, [r4], #4	@ use branch for delay slot
526
	bcc	1b
N
Nicolas Pitre 已提交
527 528
	bx	lr
#else
529 530
	b	2f
1:	ldr	ip, [r7, r3]
531
	bic	ip, ip, #0x000000ff
532
	orr	ip, ip, r6	@ mask in offset bits 31-24
533
	str	ip, [r7, r3]
534
2:	cmp	r4, r5
535
	ldrcc	r7, [r4], #4	@ use branch for delay slot
536
	bcc	1b
537
	mov	pc, lr
N
Nicolas Pitre 已提交
538
#endif
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
ENDPROC(__fixup_a_pv_table)

ENTRY(fixup_pv_table)
	stmfd	sp!, {r4 - r7, lr}
	ldr	r2, 2f			@ get address of __pv_phys_offset
	mov	r3, #0			@ no offset
	mov	r4, r0			@ r0 = table start
	add	r5, r0, r1		@ r1 = table size
	ldr	r6, [r2, #4]		@ get __pv_offset
	bl	__fixup_a_pv_table
	ldmfd	sp!, {r4 - r7, pc}
ENDPROC(fixup_pv_table)

	.align
2:	.long	__pv_phys_offset

	.data
	.globl	__pv_phys_offset
	.type	__pv_phys_offset, %object
__pv_phys_offset:
	.long	0
	.size	__pv_phys_offset, . - __pv_phys_offset
__pv_offset:
	.long	0
#endif

H
Hyok S. Choi 已提交
565
#include "head-common.S"