head.S 11.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/kernel/head.S
 *
 *  Copyright (C) 1994-2002 Russell King
5 6
 *  Copyright (c) 2003 ARM Limited
 *  All Rights Reserved
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  Kernel startup code for all 32-bit CPUs
 */
#include <linux/linkage.h>
#include <linux/init.h>

#include <asm/assembler.h>
#include <asm/domain.h>
#include <asm/ptrace.h>
20
#include <asm/asm-offsets.h>
21
#include <asm/memory.h>
22
#include <asm/thread_info.h>
L
Linus Torvalds 已提交
23 24
#include <asm/system.h>

25 26 27 28
#ifdef CONFIG_DEBUG_LL
#include <mach/debug-macro.S>
#endif

L
Linus Torvalds 已提交
29
/*
30
 * swapper_pg_dir is the virtual address of the initial page table.
R
Russell King 已提交
31 32
 * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
 * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
33
 * the least significant 16 bits to be 0x8000, but we could probably
R
Russell King 已提交
34
 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
L
Linus Torvalds 已提交
35
 */
36
#define KERNEL_RAM_VADDR	(PAGE_OFFSET + TEXT_OFFSET)
R
Russell King 已提交
37 38
#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
#error KERNEL_RAM_VADDR must start at 0xXXXX8000
L
Linus Torvalds 已提交
39 40 41
#endif

	.globl	swapper_pg_dir
R
Russell King 已提交
42
	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
L
Linus Torvalds 已提交
43

44 45
	.macro	pgtbl, rd, phys
	add	\rd, \phys, #TEXT_OFFSET - 0x4000
L
Linus Torvalds 已提交
46 47
	.endm

48
#ifdef CONFIG_XIP_KERNEL
49 50
#define KERNEL_START	XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
#define KERNEL_END	_edata_loc
51
#else
52 53
#define KERNEL_START	KERNEL_RAM_VADDR
#define KERNEL_END	_end
L
Linus Torvalds 已提交
54 55 56 57 58 59 60 61
#endif

/*
 * Kernel startup entry point.
 * ---------------------------
 *
 * This is normally called from the decompressor code.  The requirements
 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
B
Bill Gatliff 已提交
62
 * r1 = machine nr, r2 = atags pointer.
L
Linus Torvalds 已提交
63 64 65 66 67 68 69 70 71 72 73
 *
 * This code is mostly position independent, so if you link the kernel at
 * 0xc0008000, you call this at __pa(0xc0008000).
 *
 * See linux/arch/arm/tools/mach-types for the complete list of machine
 * numbers for r1.
 *
 * We're trying to keep crap to a minimum; DO NOT add any machine specific
 * crap here - that's what the boot loader (or in extreme, well justified
 * circumstances, zImage) is for.
 */
74
	__HEAD
L
Linus Torvalds 已提交
75
ENTRY(stext)
76
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
L
Linus Torvalds 已提交
77
						@ and irqs disabled
78
	mrc	p15, 0, r9, c0, c0		@ get processor id
L
Linus Torvalds 已提交
79 80
	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
	movs	r10, r5				@ invalid processor (r5=0)?
81
 THUMB( it	eq )		@ force fixup-able long branch encoding
82
	beq	__error_p			@ yes, error 'p'
83

84 85 86 87 88 89 90 91 92
#ifndef CONFIG_XIP_KERNEL
	adr	r3, 2f
	ldmia	r3, {r4, r8}
	sub	r4, r3, r4			@ (PHYS_OFFSET - PAGE_OFFSET)
	add	r8, r8, r4			@ PHYS_OFFSET
#else
	ldr	r8, =PLAT_PHYS_OFFSET
#endif

93 94
	/*
	 * r1 = machine no, r2 = atags,
95
	 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
96
	 */
B
Bill Gatliff 已提交
97
	bl	__vet_atags
98 99 100
#ifdef CONFIG_SMP_ON_UP
	bl	__fixup_smp
#endif
L
Linus Torvalds 已提交
101 102 103 104 105
	bl	__create_page_tables

	/*
	 * The following calls CPU specific code in a position independent
	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
106
	 * xxx_proc_info structure selected by __lookup_processor_type
L
Linus Torvalds 已提交
107 108 109
	 * above.  On return, the CPU will be ready for the MMU to be
	 * turned on, and r0 will hold the CPU control register value.
	 */
110
	ldr	r13, =__mmap_switched		@ address to jump to after
L
Linus Torvalds 已提交
111
						@ mmu has been enabled
112
	adr	lr, BSYM(1f)			@ return (PIC) address
113 114 115
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
116
1:	b	__enable_mmu
117
ENDPROC(stext)
118
	.ltorg
119 120 121 122
#ifndef CONFIG_XIP_KERNEL
2:	.long	.
	.long	PAGE_OFFSET
#endif
L
Linus Torvalds 已提交
123 124 125 126 127 128

/*
 * Setup the initial page tables.  We only setup the barest
 * amount which are required to get the kernel running, which
 * generally means mapping in the kernel code.
 *
129
 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
L
Linus Torvalds 已提交
130 131
 *
 * Returns:
132
 *  r0, r3, r5-r7 corrupted
L
Linus Torvalds 已提交
133 134 135
 *  r4 = physical page table address
 */
__create_page_tables:
136
	pgtbl	r4, r8				@ page table address
L
Linus Torvalds 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150

	/*
	 * Clear the 16K level 1 swapper page table
	 */
	mov	r0, r4
	mov	r3, #0
	add	r6, r0, #0x4000
1:	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	teq	r0, r6
	bne	1b

151
	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
L
Linus Torvalds 已提交
152 153

	/*
154 155
	 * Create identity mapping to cater for __enable_mmu.
	 * This identity mapping will be removed by paging_init().
L
Linus Torvalds 已提交
156
	 */
157 158 159 160 161 162 163 164 165 166 167 168 169
	adr	r0, __enable_mmu_loc
	ldmia	r0, {r3, r5, r6}
	sub	r0, r0, r3			@ virt->phys offset
	add	r5, r5, r0			@ phys __enable_mmu
	add	r6, r6, r0			@ phys __enable_mmu_end
	mov	r5, r5, lsr #20
	mov	r6, r6, lsr #20

1:	orr	r3, r7, r5, lsl #20		@ flags + kernel base
	str	r3, [r4, r5, lsl #2]		@ identity mapping
	teq	r5, r6
	addne	r5, r5, #1			@ next section
	bne	1b
L
Linus Torvalds 已提交
170 171 172

	/*
	 * Now setup the pagetables for our kernel direct
173
	 * mapped region.
L
Linus Torvalds 已提交
174
	 */
175 176 177
	mov	r3, pc
	mov	r3, r3, lsr #20
	orr	r3, r7, r3, lsl #20
178 179 180 181 182 183 184 185 186
	add	r0, r4,  #(KERNEL_START & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
	ldr	r6, =(KERNEL_END - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
L
Linus Torvalds 已提交
187

188 189 190 191
#ifdef CONFIG_XIP_KERNEL
	/*
	 * Map some ram to cover our .data and .bss areas.
	 */
192 193
	add	r3, r8, #TEXT_OFFSET
	orr	r3, r3, r7
194 195 196 197 198 199 200 201 202 203 204
	add	r0, r4,  #(KERNEL_RAM_VADDR & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
	ldr	r6, =(_end - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
#endif

L
Linus Torvalds 已提交
205 206 207
	/*
	 * Then map first 1MB of ram in case it contains our boot params.
	 */
208
	add	r0, r4, #PAGE_OFFSET >> 18
209
	orr	r6, r7, r8
L
Linus Torvalds 已提交
210 211
	str	r6, [r0]

212
#ifdef CONFIG_DEBUG_LL
213
#ifndef CONFIG_DEBUG_ICEDCC
L
Linus Torvalds 已提交
214 215 216 217 218
	/*
	 * Map in IO space for serial debugging.
	 * This allows debug messages to be output
	 * via a serial console before paging_init.
	 */
219 220 221 222 223
	addruart r7, r3

	mov	r3, r3, lsr #20
	mov	r3, r3, lsl #2

L
Linus Torvalds 已提交
224 225 226 227 228
	add	r0, r4, r3
	rsb	r3, r3, #0x4000			@ PTRS_PER_PGD*sizeof(long)
	cmp	r3, #0x0800			@ limit to 512MB
	movhi	r3, #0x0800
	add	r6, r0, r3
229 230 231
	mov	r3, r7, lsr #20
	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
	orr	r3, r7, r3, lsl #20
L
Linus Torvalds 已提交
232 233 234 235
1:	str	r3, [r0], #4
	add	r3, r3, #1 << 20
	teq	r0, r6
	bne	1b
236 237 238 239 240 241

#else /* CONFIG_DEBUG_ICEDCC */
	/* we don't need any serial debugging mappings for ICEDCC */
	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
#endif /* !CONFIG_DEBUG_ICEDCC */

L
Linus Torvalds 已提交
242 243
#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
	/*
244 245
	 * If we're using the NetWinder or CATS, we also need to map
	 * in the 16550-type serial port for the debug messages
L
Linus Torvalds 已提交
246
	 */
247 248 249
	add	r0, r4, #0xff000000 >> 18
	orr	r3, r7, #0x7c000000
	str	r3, [r0]
L
Linus Torvalds 已提交
250 251 252 253 254 255 256
#endif
#ifdef CONFIG_ARCH_RPC
	/*
	 * Map in screen at 0x02000000 & SCREEN2_BASE
	 * Similar reasons here - for debug.  This is
	 * only for Acorn RiscPC architectures.
	 */
257 258
	add	r0, r4, #0x02000000 >> 18
	orr	r3, r7, #0x02000000
L
Linus Torvalds 已提交
259
	str	r3, [r0]
260
	add	r0, r4, #0xd8000000 >> 18
L
Linus Torvalds 已提交
261
	str	r3, [r0]
262
#endif
L
Linus Torvalds 已提交
263 264
#endif
	mov	pc, lr
265
ENDPROC(__create_page_tables)
L
Linus Torvalds 已提交
266
	.ltorg
267
	.align
268 269 270 271
__enable_mmu_loc:
	.long	.
	.long	__enable_mmu
	.long	__enable_mmu_end
L
Linus Torvalds 已提交
272

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
#if defined(CONFIG_SMP)
	__CPUINIT
ENTRY(secondary_startup)
	/*
	 * Common entry point for secondary CPUs.
	 *
	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
	 * the processor type - there is no need to check the machine type
	 * as it has already been validated by the primary processor.
	 */
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
	mrc	p15, 0, r9, c0, c0		@ get processor id
	bl	__lookup_processor_type
	movs	r10, r5				@ invalid processor?
	moveq	r0, #'p'			@ yes, error 'p'
288
 THUMB( it	eq )		@ force fixup-able long branch encoding
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	beq	__error_p

	/*
	 * Use the page tables supplied from  __cpu_up.
	 */
	adr	r4, __secondary_data
	ldmia	r4, {r5, r7, r12}		@ address to jump to after
	sub	r4, r4, r5			@ mmu has been enabled
	ldr	r4, [r7, r4]			@ get secondary_data.pgdir
	adr	lr, BSYM(__enable_mmu)		@ return address
	mov	r13, r12			@ __secondary_switched address
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	) @ initialise processor
						  @ (return control reg)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
ENDPROC(secondary_startup)

	/*
	 * r6  = &secondary_data
	 */
ENTRY(__secondary_switched)
	ldr	sp, [r7, #4]			@ get secondary_data.stack
	mov	fp, #0
	b	secondary_start_kernel
ENDPROC(__secondary_switched)

315 316
	.align

317 318 319 320 321 322 323 324 325 326 327 328 329
	.type	__secondary_data, %object
__secondary_data:
	.long	.
	.long	secondary_data
	.long	__secondary_switched
#endif /* defined(CONFIG_SMP) */



/*
 * Setup common bits before finally enabling the MMU.  Essentially
 * this is just loading the page table pointer and domain access
 * registers.
330 331 332 333 334 335 336
 *
 *  r0  = cp#15 control register
 *  r1  = machine ID
 *  r2  = atags pointer
 *  r4  = page table pointer
 *  r9  = processor ID
 *  r13 = *virtual* address to jump to upon completion
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
 */
__enable_mmu:
#ifdef CONFIG_ALIGNMENT_TRAP
	orr	r0, r0, #CR_A
#else
	bic	r0, r0, #CR_A
#endif
#ifdef CONFIG_CPU_DCACHE_DISABLE
	bic	r0, r0, #CR_C
#endif
#ifdef CONFIG_CPU_BPREDICT_DISABLE
	bic	r0, r0, #CR_Z
#endif
#ifdef CONFIG_CPU_ICACHE_DISABLE
	bic	r0, r0, #CR_I
#endif
	mov	r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_IO, DOMAIN_CLIENT))
	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
	b	__turn_mmu_on
ENDPROC(__enable_mmu)

/*
 * Enable the MMU.  This completely changes the structure of the visible
 * memory space.  You will not be able to trace execution through this.
 * If you have an enquiry about this, *please* check the linux-arm-kernel
 * mailing list archives BEFORE sending another post to the list.
 *
 *  r0  = cp#15 control register
369 370 371
 *  r1  = machine ID
 *  r2  = atags pointer
 *  r9  = processor ID
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
 *  r13 = *virtual* address to jump to upon completion
 *
 * other registers depend on the function called upon completion
 */
	.align	5
__turn_mmu_on:
	mov	r0, r0
	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
	mov	r3, r3
	mov	r3, r13
	mov	pc, r3
__enable_mmu_end:
ENDPROC(__turn_mmu_on)

L
Linus Torvalds 已提交
387

388 389
#ifdef CONFIG_SMP_ON_UP
__fixup_smp:
390 391
	and	r3, r9, #0x000f0000	@ architecture version
	teq	r3, #0x000f0000		@ CPU ID supported?
392 393
	bne	__fixup_smp_on_up	@ no, assume UP

394 395 396
	bic	r3, r9, #0x00ff0000
	bic	r3, r3, #0x0000000f	@ mask 0xff00fff0
	mov	r4, #0x41000000
397
	orr	r4, r4, #0x0000b000
398 399
	orr	r4, r4, #0x00000020	@ val 0x4100b020
	teq	r3, r4			@ ARM 11MPCore?
400 401 402
	moveq	pc, lr			@ yes, assume SMP

	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
403 404 405
	and	r0, r0, #0xc0000000	@ multiprocessing extensions and
	teq	r0, #0x80000000		@ not part of a uniprocessor system?
	moveq	pc, lr			@ yes, assume SMP
406 407 408

__fixup_smp_on_up:
	adr	r0, 1f
409
	ldmia	r0, {r3 - r5}
410
	sub	r3, r0, r3
411 412 413
	add	r4, r4, r3
	add	r5, r5, r3
2:	cmp	r4, r5
414
	movhs	pc, lr
415
	ldmia	r4!, {r0, r6}
416 417 418 419 420 421 422 423 424
 ARM(	str	r6, [r0, r3]	)
 THUMB(	add	r0, r0, r3	)
#ifdef __ARMEB__
 THUMB(	mov	r6, r6, ror #16	)	@ Convert word order for big-endian.
#endif
 THUMB(	strh	r6, [r0], #2	)	@ For Thumb-2, store as two halfwords
 THUMB(	mov	r6, r6, lsr #16	)	@ to be robust against misaligned r3.
 THUMB(	strh	r6, [r0]	)
	b	2b
425 426
ENDPROC(__fixup_smp)

427
	.align
428 429 430 431 432 433 434 435 436 437 438 439 440
1:	.word	.
	.word	__smpalt_begin
	.word	__smpalt_end

	.pushsection .data
	.globl	smp_on_up
smp_on_up:
	ALT_SMP(.long	1)
	ALT_UP(.long	0)
	.popsection

#endif

H
Hyok S. Choi 已提交
441
#include "head-common.S"