head.S 10.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/kernel/head.S
 *
 *  Copyright (C) 1994-2002 Russell King
5 6
 *  Copyright (c) 2003 ARM Limited
 *  All Rights Reserved
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  Kernel startup code for all 32-bit CPUs
 */
#include <linux/linkage.h>
#include <linux/init.h>

#include <asm/assembler.h>
#include <asm/domain.h>
#include <asm/ptrace.h>
20
#include <asm/asm-offsets.h>
21
#include <asm/memory.h>
22
#include <asm/thread_info.h>
L
Linus Torvalds 已提交
23 24
#include <asm/system.h>

25 26 27 28
#if (PHYS_OFFSET & 0x001fffff)
#error "PHYS_OFFSET must be at an even 2MiB boundary!"
#endif

R
Russell King 已提交
29 30
#define KERNEL_RAM_VADDR	(PAGE_OFFSET + TEXT_OFFSET)
#define KERNEL_RAM_PADDR	(PHYS_OFFSET + TEXT_OFFSET)
31

B
Bill Gatliff 已提交
32

L
Linus Torvalds 已提交
33
/*
34
 * swapper_pg_dir is the virtual address of the initial page table.
R
Russell King 已提交
35 36
 * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
 * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
37
 * the least significant 16 bits to be 0x8000, but we could probably
R
Russell King 已提交
38
 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
L
Linus Torvalds 已提交
39
 */
R
Russell King 已提交
40 41
#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
#error KERNEL_RAM_VADDR must start at 0xXXXX8000
L
Linus Torvalds 已提交
42 43 44
#endif

	.globl	swapper_pg_dir
R
Russell King 已提交
45
	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
L
Linus Torvalds 已提交
46

47
	.macro	pgtbl, rd
R
Russell King 已提交
48
	ldr	\rd, =(KERNEL_RAM_PADDR - 0x4000)
L
Linus Torvalds 已提交
49 50
	.endm

51
#ifdef CONFIG_XIP_KERNEL
52 53
#define KERNEL_START	XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
#define KERNEL_END	_edata_loc
54
#else
55 56
#define KERNEL_START	KERNEL_RAM_VADDR
#define KERNEL_END	_end
L
Linus Torvalds 已提交
57 58 59 60 61 62 63 64
#endif

/*
 * Kernel startup entry point.
 * ---------------------------
 *
 * This is normally called from the decompressor code.  The requirements
 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
B
Bill Gatliff 已提交
65
 * r1 = machine nr, r2 = atags pointer.
L
Linus Torvalds 已提交
66 67 68 69 70 71 72 73 74 75 76
 *
 * This code is mostly position independent, so if you link the kernel at
 * 0xc0008000, you call this at __pa(0xc0008000).
 *
 * See linux/arch/arm/tools/mach-types for the complete list of machine
 * numbers for r1.
 *
 * We're trying to keep crap to a minimum; DO NOT add any machine specific
 * crap here - that's what the boot loader (or in extreme, well justified
 * circumstances, zImage) is for.
 */
77
	__HEAD
L
Linus Torvalds 已提交
78
ENTRY(stext)
79
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
L
Linus Torvalds 已提交
80
						@ and irqs disabled
81
	mrc	p15, 0, r9, c0, c0		@ get processor id
L
Linus Torvalds 已提交
82 83
	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
	movs	r10, r5				@ invalid processor (r5=0)?
84
	beq	__error_p			@ yes, error 'p'
L
Linus Torvalds 已提交
85 86 87
	bl	__lookup_machine_type		@ r5=machinfo
	movs	r8, r5				@ invalid machine (r5=0)?
	beq	__error_a			@ yes, error 'a'
B
Bill Gatliff 已提交
88
	bl	__vet_atags
89 90 91
#ifdef CONFIG_SMP_ON_UP
	bl	__fixup_smp
#endif
L
Linus Torvalds 已提交
92 93 94 95 96 97 98 99 100
	bl	__create_page_tables

	/*
	 * The following calls CPU specific code in a position independent
	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
	 * xxx_proc_info structure selected by __lookup_machine_type
	 * above.  On return, the CPU will be ready for the MMU to be
	 * turned on, and r0 will hold the CPU control register value.
	 */
101
	ldr	r13, =__mmap_switched		@ address to jump to after
L
Linus Torvalds 已提交
102
						@ mmu has been enabled
103
	adr	lr, BSYM(1f)			@ return (PIC) address
104 105 106
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
107
1:	b	__enable_mmu
108
ENDPROC(stext)
109
	.ltorg
L
Linus Torvalds 已提交
110 111 112 113 114 115 116 117 118 119 120

/*
 * Setup the initial page tables.  We only setup the barest
 * amount which are required to get the kernel running, which
 * generally means mapping in the kernel code.
 *
 * r8  = machinfo
 * r9  = cpuid
 * r10 = procinfo
 *
 * Returns:
121
 *  r0, r3, r5-r7 corrupted
L
Linus Torvalds 已提交
122 123 124
 *  r4 = physical page table address
 */
__create_page_tables:
125
	pgtbl	r4				@ page table address
L
Linus Torvalds 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139

	/*
	 * Clear the 16K level 1 swapper page table
	 */
	mov	r0, r4
	mov	r3, #0
	add	r6, r0, #0x4000
1:	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	str	r3, [r0], #4
	teq	r0, r6
	bne	1b

140
	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
L
Linus Torvalds 已提交
141 142

	/*
143 144
	 * Create identity mapping to cater for __enable_mmu.
	 * This identity mapping will be removed by paging_init().
L
Linus Torvalds 已提交
145
	 */
146 147 148 149 150 151 152 153 154 155 156 157 158
	adr	r0, __enable_mmu_loc
	ldmia	r0, {r3, r5, r6}
	sub	r0, r0, r3			@ virt->phys offset
	add	r5, r5, r0			@ phys __enable_mmu
	add	r6, r6, r0			@ phys __enable_mmu_end
	mov	r5, r5, lsr #20
	mov	r6, r6, lsr #20

1:	orr	r3, r7, r5, lsl #20		@ flags + kernel base
	str	r3, [r4, r5, lsl #2]		@ identity mapping
	teq	r5, r6
	addne	r5, r5, #1			@ next section
	bne	1b
L
Linus Torvalds 已提交
159 160 161

	/*
	 * Now setup the pagetables for our kernel direct
162
	 * mapped region.
L
Linus Torvalds 已提交
163
	 */
164 165 166
	mov	r3, pc
	mov	r3, r3, lsr #20
	orr	r3, r7, r3, lsl #20
167 168 169 170 171 172 173 174 175
	add	r0, r4,  #(KERNEL_START & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
	ldr	r6, =(KERNEL_END - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
L
Linus Torvalds 已提交
176

177 178 179 180 181
#ifdef CONFIG_XIP_KERNEL
	/*
	 * Map some ram to cover our .data and .bss areas.
	 */
	orr	r3, r7, #(KERNEL_RAM_PADDR & 0xff000000)
182
	.if	(KERNEL_RAM_PADDR & 0x00f00000)
183
	orr	r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000)
184
	.endif
185 186 187 188 189 190 191 192 193 194 195
	add	r0, r4,  #(KERNEL_RAM_VADDR & 0xff000000) >> 18
	str	r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
	ldr	r6, =(_end - 1)
	add	r0, r0, #4
	add	r6, r4, r6, lsr #18
1:	cmp	r0, r6
	add	r3, r3, #1 << 20
	strls	r3, [r0], #4
	bls	1b
#endif

L
Linus Torvalds 已提交
196 197 198
	/*
	 * Then map first 1MB of ram in case it contains our boot params.
	 */
199
	add	r0, r4, #PAGE_OFFSET >> 18
200
	orr	r6, r7, #(PHYS_OFFSET & 0xff000000)
201 202 203
	.if	(PHYS_OFFSET & 0x00f00000)
	orr	r6, r6, #(PHYS_OFFSET & 0x00f00000)
	.endif
L
Linus Torvalds 已提交
204 205
	str	r6, [r0]

206
#ifdef CONFIG_DEBUG_LL
207
	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
L
Linus Torvalds 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
	/*
	 * Map in IO space for serial debugging.
	 * This allows debug messages to be output
	 * via a serial console before paging_init.
	 */
	ldr	r3, [r8, #MACHINFO_PGOFFIO]
	add	r0, r4, r3
	rsb	r3, r3, #0x4000			@ PTRS_PER_PGD*sizeof(long)
	cmp	r3, #0x0800			@ limit to 512MB
	movhi	r3, #0x0800
	add	r6, r0, r3
	ldr	r3, [r8, #MACHINFO_PHYSIO]
	orr	r3, r3, r7
1:	str	r3, [r0], #4
	add	r3, r3, #1 << 20
	teq	r0, r6
	bne	1b
#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
	/*
227 228
	 * If we're using the NetWinder or CATS, we also need to map
	 * in the 16550-type serial port for the debug messages
L
Linus Torvalds 已提交
229
	 */
230 231 232
	add	r0, r4, #0xff000000 >> 18
	orr	r3, r7, #0x7c000000
	str	r3, [r0]
L
Linus Torvalds 已提交
233 234 235 236 237 238 239
#endif
#ifdef CONFIG_ARCH_RPC
	/*
	 * Map in screen at 0x02000000 & SCREEN2_BASE
	 * Similar reasons here - for debug.  This is
	 * only for Acorn RiscPC architectures.
	 */
240 241
	add	r0, r4, #0x02000000 >> 18
	orr	r3, r7, #0x02000000
L
Linus Torvalds 已提交
242
	str	r3, [r0]
243
	add	r0, r4, #0xd8000000 >> 18
L
Linus Torvalds 已提交
244
	str	r3, [r0]
245
#endif
L
Linus Torvalds 已提交
246 247
#endif
	mov	pc, lr
248
ENDPROC(__create_page_tables)
L
Linus Torvalds 已提交
249
	.ltorg
250 251 252 253
__enable_mmu_loc:
	.long	.
	.long	__enable_mmu
	.long	__enable_mmu_end
L
Linus Torvalds 已提交
254

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
#if defined(CONFIG_SMP)
	__CPUINIT
ENTRY(secondary_startup)
	/*
	 * Common entry point for secondary CPUs.
	 *
	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
	 * the processor type - there is no need to check the machine type
	 * as it has already been validated by the primary processor.
	 */
	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
	mrc	p15, 0, r9, c0, c0		@ get processor id
	bl	__lookup_processor_type
	movs	r10, r5				@ invalid processor?
	moveq	r0, #'p'			@ yes, error 'p'
	beq	__error_p

	/*
	 * Use the page tables supplied from  __cpu_up.
	 */
	adr	r4, __secondary_data
	ldmia	r4, {r5, r7, r12}		@ address to jump to after
	sub	r4, r4, r5			@ mmu has been enabled
	ldr	r4, [r7, r4]			@ get secondary_data.pgdir
	adr	lr, BSYM(__enable_mmu)		@ return address
	mov	r13, r12			@ __secondary_switched address
 ARM(	add	pc, r10, #PROCINFO_INITFUNC	) @ initialise processor
						  @ (return control reg)
 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
 THUMB(	mov	pc, r12				)
ENDPROC(secondary_startup)

	/*
	 * r6  = &secondary_data
	 */
ENTRY(__secondary_switched)
	ldr	sp, [r7, #4]			@ get secondary_data.stack
	mov	fp, #0
	b	secondary_start_kernel
ENDPROC(__secondary_switched)

	.type	__secondary_data, %object
__secondary_data:
	.long	.
	.long	secondary_data
	.long	__secondary_switched
#endif /* defined(CONFIG_SMP) */



/*
 * Setup common bits before finally enabling the MMU.  Essentially
 * this is just loading the page table pointer and domain access
 * registers.
309 310 311 312 313 314 315
 *
 *  r0  = cp#15 control register
 *  r1  = machine ID
 *  r2  = atags pointer
 *  r4  = page table pointer
 *  r9  = processor ID
 *  r13 = *virtual* address to jump to upon completion
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
 */
__enable_mmu:
#ifdef CONFIG_ALIGNMENT_TRAP
	orr	r0, r0, #CR_A
#else
	bic	r0, r0, #CR_A
#endif
#ifdef CONFIG_CPU_DCACHE_DISABLE
	bic	r0, r0, #CR_C
#endif
#ifdef CONFIG_CPU_BPREDICT_DISABLE
	bic	r0, r0, #CR_Z
#endif
#ifdef CONFIG_CPU_ICACHE_DISABLE
	bic	r0, r0, #CR_I
#endif
	mov	r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
		      domain_val(DOMAIN_IO, DOMAIN_CLIENT))
	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
	b	__turn_mmu_on
ENDPROC(__enable_mmu)

/*
 * Enable the MMU.  This completely changes the structure of the visible
 * memory space.  You will not be able to trace execution through this.
 * If you have an enquiry about this, *please* check the linux-arm-kernel
 * mailing list archives BEFORE sending another post to the list.
 *
 *  r0  = cp#15 control register
348 349 350
 *  r1  = machine ID
 *  r2  = atags pointer
 *  r9  = processor ID
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
 *  r13 = *virtual* address to jump to upon completion
 *
 * other registers depend on the function called upon completion
 */
	.align	5
__turn_mmu_on:
	mov	r0, r0
	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
	mov	r3, r3
	mov	r3, r13
	mov	pc, r3
__enable_mmu_end:
ENDPROC(__turn_mmu_on)

L
Linus Torvalds 已提交
366

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
#ifdef CONFIG_SMP_ON_UP
__fixup_smp:
	mov	r7, #0x00070000
	orr	r6, r7, #0xff000000	@ mask 0xff070000
	orr	r7, r7, #0x41000000	@ val 0x41070000
	and	r0, r9, r6
	teq	r0, r7			@ ARM CPU and ARMv6/v7?
	bne	__fixup_smp_on_up	@ no, assume UP

	orr	r6, r6, #0x0000ff00
	orr	r6, r6, #0x000000f0	@ mask 0xff07fff0
	orr	r7, r7, #0x0000b000
	orr	r7, r7, #0x00000020	@ val 0x4107b020
	and	r0, r9, r6
	teq	r0, r7			@ ARM 11MPCore?
	moveq	pc, lr			@ yes, assume SMP

	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
	tst	r0, #1 << 31
	movne	pc, lr			@ bit 31 => SMP

__fixup_smp_on_up:
	adr	r0, 1f
	ldmia	r0, {r3, r6, r7}
	sub	r3, r0, r3
	add	r6, r6, r3
	add	r7, r7, r3
2:	cmp	r6, r7
	ldmia	r6!, {r0, r4}
	strlo	r4, [r0, r3]
	blo	2b
	mov	pc, lr
ENDPROC(__fixup_smp)

1:	.word	.
	.word	__smpalt_begin
	.word	__smpalt_end

	.pushsection .data
	.globl	smp_on_up
smp_on_up:
	ALT_SMP(.long	1)
	ALT_UP(.long	0)
	.popsection

#endif

H
Hyok S. Choi 已提交
414
#include "head-common.S"