m25p80.c 8.1 KB
Newer Older
1
/*
2
 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Author: Mike Lavender, mike@steroidmicros.com
 *
 * Copyright (c) 2005, Intec Automation Inc.
 *
 * Some parts are based on lart.c by Abraham Van Der Merwe
 *
 * Cleaned up and generalized based on mtd_dataflash.c
 *
 * This code is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

18 19
#include <linux/err.h>
#include <linux/errno.h>
20 21
#include <linux/module.h>
#include <linux/device.h>
D
David Brownell 已提交
22

23 24
#include <linux/mtd/mtd.h>
#include <linux/mtd/partitions.h>
D
David Brownell 已提交
25

26 27
#include <linux/spi/spi.h>
#include <linux/spi/flash.h>
28
#include <linux/mtd/spi-nor.h>
29

B
Brian Norris 已提交
30
#define	MAX_CMD_SIZE		6
31 32
struct m25p {
	struct spi_device	*spi;
33
	struct spi_nor		spi_nor;
34
	struct mtd_info		mtd;
35
	u8			command[MAX_CMD_SIZE];
36 37
};

38
static int m25p80_read_reg(struct spi_nor *nor, u8 code, u8 *val, int len)
39
{
40 41
	struct m25p *flash = nor->priv;
	struct spi_device *spi = flash->spi;
42 43
	int ret;

44 45 46
	ret = spi_write_then_read(spi, &code, 1, val, len);
	if (ret < 0)
		dev_err(&spi->dev, "error %d reading %x\n", ret, code);
C
Chen Gong 已提交
47

48
	return ret;
C
Chen Gong 已提交
49
}
50

51
static void m25p_addr2cmd(struct spi_nor *nor, unsigned int addr, u8 *cmd)
52 53
{
	/* opcode is in cmd[0] */
54 55 56 57
	cmd[1] = addr >> (nor->addr_width * 8 -  8);
	cmd[2] = addr >> (nor->addr_width * 8 - 16);
	cmd[3] = addr >> (nor->addr_width * 8 - 24);
	cmd[4] = addr >> (nor->addr_width * 8 - 32);
58 59
}

60
static int m25p_cmdsz(struct spi_nor *nor)
61
{
62
	return 1 + nor->addr_width;
63 64
}

65 66
static int m25p80_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
			int wr_en)
67
{
68 69
	struct m25p *flash = nor->priv;
	struct spi_device *spi = flash->spi;
70

71 72 73
	flash->command[0] = opcode;
	if (buf)
		memcpy(&flash->command[1], buf, len);
74

75
	return spi_write(spi, flash->command, len + 1);
76 77
}

78 79
static void m25p80_write(struct spi_nor *nor, loff_t to, size_t len,
			size_t *retlen, const u_char *buf)
80
{
81 82 83 84 85
	struct m25p *flash = nor->priv;
	struct spi_device *spi = flash->spi;
	struct spi_transfer t[2] = {};
	struct spi_message m;
	int cmd_sz = m25p_cmdsz(nor);
86

87
	spi_message_init(&m);
88

89
	if (nor->program_opcode == SPINOR_OP_AAI_WP && nor->sst_write_second)
90
		cmd_sz = 1;
C
Chen Gong 已提交
91

92 93
	flash->command[0] = nor->program_opcode;
	m25p_addr2cmd(nor, to, flash->command);
94

95 96 97
	t[0].tx_buf = flash->command;
	t[0].len = cmd_sz;
	spi_message_add_tail(&t[0], &m);
98

99 100 101
	t[1].tx_buf = buf;
	t[1].len = len;
	spi_message_add_tail(&t[1], &m);
102

103
	spi_sync(spi, &m);
104

105
	*retlen += m.actual_length - cmd_sz;
106 107
}

108
static inline unsigned int m25p80_rx_nbits(struct spi_nor *nor)
109
{
110 111
	switch (nor->flash_read) {
	case SPI_NOR_DUAL:
112
		return 2;
113
	case SPI_NOR_QUAD:
114 115 116 117 118 119
		return 4;
	default:
		return 0;
	}
}

120
/*
121
 * Read an address range from the nor chip.  The address range
122 123
 * may be any size provided it is within the physical boundaries.
 */
124 125
static int m25p80_read(struct spi_nor *nor, loff_t from, size_t len,
			size_t *retlen, u_char *buf)
126
{
127 128
	struct m25p *flash = nor->priv;
	struct spi_device *spi = flash->spi;
129 130
	struct spi_transfer t[2];
	struct spi_message m;
131
	unsigned int dummy = nor->read_dummy;
132

133 134 135
	/* convert the dummy cycles to the number of bytes */
	dummy /= 8;

136 137 138
	spi_message_init(&m);
	memset(t, 0, (sizeof t));

139 140
	flash->command[0] = nor->read_opcode;
	m25p_addr2cmd(nor, from, flash->command);
141

142
	t[0].tx_buf = flash->command;
143
	t[0].len = m25p_cmdsz(nor) + dummy;
144 145 146
	spi_message_add_tail(&t[0], &m);

	t[1].rx_buf = buf;
147
	t[1].rx_nbits = m25p80_rx_nbits(nor);
148 149 150
	t[1].len = len;
	spi_message_add_tail(&t[1], &m);

151
	spi_sync(spi, &m);
152

153
	*retlen = m.actual_length - m25p_cmdsz(nor) - dummy;
154 155 156
	return 0;
}

157
static int m25p80_erase(struct spi_nor *nor, loff_t offset)
158
{
159
	struct m25p *flash = nor->priv;
160

161 162
	dev_dbg(nor->dev, "%dKiB at 0x%08x\n",
		flash->mtd.erasesize / 1024, (u32)offset);
163

164 165 166
	/* Set up command buffer. */
	flash->command[0] = nor->erase_opcode;
	m25p_addr2cmd(nor, offset, flash->command);
167

168
	spi_write(flash->spi, flash->command, m25p_cmdsz(nor));
169

170
	return 0;
171 172
}

173 174 175 176 177
/*
 * board specific setup should have ensured the SPI clock used here
 * matches what the READ command supports, at least until this driver
 * understands FAST_READ (for clocks over 25 MHz).
 */
B
Bill Pemberton 已提交
178
static int m25p_probe(struct spi_device *spi)
179
{
180
	struct mtd_part_parser_data	ppdata;
181 182 183 184
	struct flash_platform_data	*data;
	struct m25p *flash;
	struct spi_nor *nor;
	enum read_mode mode = SPI_NOR_NORMAL;
185
	char *flash_name = NULL;
186
	int ret;
187

188 189
	data = dev_get_platdata(&spi->dev);

B
Brian Norris 已提交
190
	flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
191 192
	if (!flash)
		return -ENOMEM;
B
Brian Norris 已提交
193

194
	nor = &flash->spi_nor;
195

196 197 198 199 200 201
	/* install the hooks */
	nor->read = m25p80_read;
	nor->write = m25p80_write;
	nor->erase = m25p80_erase;
	nor->write_reg = m25p80_write_reg;
	nor->read_reg = m25p80_read_reg;
202

203 204 205
	nor->dev = &spi->dev;
	nor->mtd = &flash->mtd;
	nor->priv = flash;
206

207 208 209
	spi_set_drvdata(spi, flash);
	flash->mtd.priv = nor;
	flash->spi = spi;
210

211 212
	if (spi->mode & SPI_RX_QUAD)
		mode = SPI_NOR_QUAD;
213 214
	else if (spi->mode & SPI_RX_DUAL)
		mode = SPI_NOR_DUAL;
215 216 217 218 219 220 221 222 223 224

	if (data && data->name)
		flash->mtd.name = data->name;

	/* For some (historical?) reason many platforms provide two different
	 * names in flash_platform_data: "name" and "type". Quite often name is
	 * set to "m25p80" and then "type" provides a real chip name.
	 * If that's the case, respect "type" and ignore a "name".
	 */
	if (data && data->type)
225
		flash_name = data->type;
226
	else if (!strcmp(spi->modalias, "spi-nor"))
227
		flash_name = NULL; /* auto-detect */
228 229
	else
		flash_name = spi->modalias;
230

231
	ret = spi_nor_scan(nor, flash_name, mode);
232 233
	if (ret)
		return ret;
234

235
	ppdata.of_node = spi->dev.of_node;
236

237 238 239
	return mtd_device_parse_register(&flash->mtd, NULL, &ppdata,
			data ? data->parts : NULL,
			data ? data->nr_parts : 0);
240 241 242
}


B
Bill Pemberton 已提交
243
static int m25p_remove(struct spi_device *spi)
244
{
245
	struct m25p	*flash = spi_get_drvdata(spi);
246 247

	/* Clean up MTD stuff. */
248
	return mtd_device_unregister(&flash->mtd);
249 250
}

251
/*
252 253 254 255 256 257
 * Do NOT add to this array without reading the following:
 *
 * Historically, many flash devices are bound to this driver by their name. But
 * since most of these flash are compatible to some extent, and their
 * differences can often be differentiated by the JEDEC read-ID command, we
 * encourage new users to add support to the spi-nor library, and simply bind
258
 * against a generic string here (e.g., "jedec,spi-nor").
259 260 261
 *
 * Many flash names are kept here in this list (as well as in spi-nor.c) to
 * keep them available as module aliases for existing platforms.
262 263
 */
static const struct spi_device_id m25p_ids[] = {
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	/*
	 * Entries not used in DTs that should be safe to drop after replacing
	 * them with "nor-jedec" in platform data.
	 */
	{"s25sl064a"},	{"w25x16"},	{"m25p10"},	{"m25px64"},

	/*
	 * Entries that were used in DTs without "nor-jedec" fallback and should
	 * be kept for backward compatibility.
	 */
	{"at25df321a"},	{"at25df641"},	{"at26df081a"},
	{"mr25h256"},
	{"mx25l4005a"},	{"mx25l1606e"},	{"mx25l6405d"},	{"mx25l12805d"},
	{"mx25l25635e"},{"mx66l51235l"},
	{"n25q064"},	{"n25q128a11"},	{"n25q128a13"},	{"n25q512a"},
	{"s25fl256s1"},	{"s25fl512s"},	{"s25sl12801"},	{"s25fl008k"},
	{"s25fl064k"},
	{"sst25vf040b"},{"sst25vf016b"},{"sst25vf032b"},{"sst25wf040"},
	{"m25p40"},	{"m25p80"},	{"m25p16"},	{"m25p32"},
	{"m25p64"},	{"m25p128"},
	{"w25x80"},	{"w25x32"},	{"w25q32"},	{"w25q32dw"},
	{"w25q80bl"},	{"w25q128"},	{"w25q256"},

	/* Flashes that can't be detected using JEDEC */
288 289 290
	{"m25p05-nonjedec"},	{"m25p10-nonjedec"},	{"m25p20-nonjedec"},
	{"m25p40-nonjedec"},	{"m25p80-nonjedec"},	{"m25p16-nonjedec"},
	{"m25p32-nonjedec"},	{"m25p64-nonjedec"},	{"m25p128-nonjedec"},
291 292 293 294 295

	/*
	 * Generic support for SPI NOR that can be identified by the JEDEC READ
	 * ID opcode (0x9F). Use this, if possible.
	 */
296
	{"spi-nor"},
297 298 299 300
	{ },
};
MODULE_DEVICE_TABLE(spi, m25p_ids);

301 302 303 304 305
static struct spi_driver m25p80_driver = {
	.driver = {
		.name	= "m25p80",
		.owner	= THIS_MODULE,
	},
306
	.id_table	= m25p_ids,
307
	.probe	= m25p_probe,
B
Bill Pemberton 已提交
308
	.remove	= m25p_remove,
309 310 311 312 313

	/* REVISIT: many of these chips have deep power-down modes, which
	 * should clearly be entered on suspend() to minimize power use.
	 * And also when they're otherwise idle...
	 */
314 315
};

316
module_spi_driver(m25p80_driver);
317 318 319 320

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Mike Lavender");
MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");