exynos5440.dtsi 6.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * SAMSUNG EXYNOS5440 SoC device tree source
 *
 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

12
#include "skeleton.dtsi"
13 14 15 16 17 18

/ {
	compatible = "samsung,exynos5440";

	interrupt-parent = <&gic>;

19 20
	aliases {
		spi0 = &spi_0;
21 22 23
		tmuctrl0 = &tmuctrl_0;
		tmuctrl1 = &tmuctrl_1;
		tmuctrl2 = &tmuctrl_2;
24 25
	};

26
	clock: clock-controller@160000 {
27 28 29 30 31
		compatible = "samsung,exynos5440-clock";
		reg = <0x160000 0x1000>;
		#clock-cells = <1>;
	};

32
	gic: interrupt-controller@2E0000 {
33 34 35
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
36 37 38 39 40
		reg =	<0x2E1000 0x1000>,
			<0x2E2000 0x1000>,
			<0x2E4000 0x2000>,
			<0x2E6000 0x2000>;
		interrupts = <1 9 0xf04>;
41 42 43
	};

	cpus {
44 45 46
		#address-cells = <1>;
		#size-cells = <0>;

47
		cpu@0 {
48
			device_type = "cpu";
49
			compatible = "arm,cortex-a15";
50
			reg = <0>;
51 52
		};
		cpu@1 {
53
			device_type = "cpu";
54
			compatible = "arm,cortex-a15";
55
			reg = <1>;
56 57
		};
		cpu@2 {
58
			device_type = "cpu";
59
			compatible = "arm,cortex-a15";
60
			reg = <2>;
61 62
		};
		cpu@3 {
63
			device_type = "cpu";
64
			compatible = "arm,cortex-a15";
65
			reg = <3>;
66 67 68
		};
	};

69 70 71 72 73 74 75 76
	arm-pmu {
		compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
		interrupts = <0 52 4>,
			     <0 53 4>,
			     <0 54 4>,
			     <0 55 4>;
	};

77 78 79 80 81 82 83 84 85 86
	timer {
		compatible = "arm,cortex-a15-timer",
			     "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
		clock-frequency = <50000000>;
	};

87 88 89 90 91 92
	cpufreq@160000 {
		compatible = "samsung,exynos5440-cpufreq";
		reg = <0x160000 0x1000>;
		interrupts = <0 57 0>;
		operating-points = <
				/* KHz	  uV */
93 94 95
				1500000 1100000
				1400000 1075000
				1300000 1050000
96
				1200000 1025000
97
				1100000 1000000
98
				1000000 975000
99
				900000  950000
100 101 102 103
				800000  925000
		>;
	};

104 105 106 107
	serial@B0000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0xB0000 0x1000>;
		interrupts = <0 2 0>;
108 109
		clocks = <&clock 21>, <&clock 21>;
		clock-names = "uart", "clk_uart_baud0";
110 111 112 113 114 115
	};

	serial@C0000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0xC0000 0x1000>;
		interrupts = <0 3 0>;
116 117
		clocks = <&clock 21>, <&clock 21>;
		clock-names = "uart", "clk_uart_baud0";
118 119
	};

120 121 122
	spi_0: spi@D0000 {
		compatible = "samsung,exynos5440-spi";
		reg = <0xD0000 0x100>;
123 124 125
		interrupts = <0 4 0>;
		#address-cells = <1>;
		#size-cells = <0>;
126 127
		samsung,spi-src-clk = <0>;
		num-cs = <1>;
128 129
		clocks = <&clock 21>, <&clock 16>;
		clock-names = "spi", "spi_busclk0";
130 131
	};

132
	pin_ctrl: pinctrl {
133
		compatible = "samsung,exynos5440-pinctrl";
134
		reg = <0xE0000 0x1000>;
135 136
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>,
			     <0 41 0>, <0 42 0>, <0 43 0>, <0 44 0>;
137 138
		interrupt-controller;
		#interrupt-cells = <2>;
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
		#gpio-cells = <2>;

		fan: fan {
			samsung,exynos5440-pin-function = <1>;
		};

		hdd_led0: hdd_led0 {
			samsung,exynos5440-pin-function = <2>;
		};

		hdd_led1: hdd_led1 {
			samsung,exynos5440-pin-function = <3>;
		};

		uart1: uart1 {
			samsung,exynos5440-pin-function = <4>;
		};
156 157 158
	};

	i2c@F0000 {
159
		compatible = "samsung,exynos5440-i2c";
160 161 162 163
		reg = <0xF0000 0x1000>;
		interrupts = <0 5 0>;
		#address-cells = <1>;
		#size-cells = <0>;
164 165
		clocks = <&clock 21>;
		clock-names = "i2c";
166 167 168
	};

	i2c@100000 {
169
		compatible = "samsung,exynos5440-i2c";
170 171 172 173
		reg = <0x100000 0x1000>;
		interrupts = <0 6 0>;
		#address-cells = <1>;
		#size-cells = <0>;
174 175
		clocks = <&clock 21>;
		clock-names = "i2c";
176 177 178 179 180 181
	};

	watchdog {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x110000 0x1000>;
		interrupts = <0 1 0>;
182 183
		clocks = <&clock 21>;
		clock-names = "watchdog";
184 185
	};

186 187 188 189 190 191 192
	gmac: ethernet@00230000 {
		compatible = "snps,dwmac-3.70a";
		reg = <0x00230000 0x8000>;
		interrupt-parent = <&gic>;
		interrupts = <0 31 4>;
		interrupt-names = "macirq";
		phy-mode = "sgmii";
193
		clocks = <&clock 25>;
194 195 196
		clock-names = "stmmaceth";
	};

197 198 199 200 201 202 203 204 205 206 207
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;
	};

	rtc {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x130000 0x1000>;
208
		interrupts = <0 17 0>, <0 16 0>;
209 210
		clocks = <&clock 21>;
		clock-names = "rtc";
211
	};
212

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	tmuctrl_0: tmuctrl@160118 {
		compatible = "samsung,exynos5440-tmu";
		reg = <0x160118 0x230>, <0x160368 0x10>;
		interrupts = <0 58 0>;
		clocks = <&clock 21>;
		clock-names = "tmu_apbif";
	};

	tmuctrl_1: tmuctrl@16011C {
		compatible = "samsung,exynos5440-tmu";
		reg = <0x16011C 0x230>, <0x160368 0x10>;
		interrupts = <0 58 0>;
		clocks = <&clock 21>;
		clock-names = "tmu_apbif";
	};

	tmuctrl_2: tmuctrl@160120 {
		compatible = "samsung,exynos5440-tmu";
		reg = <0x160120 0x230>, <0x160368 0x10>;
		interrupts = <0 58 0>;
		clocks = <&clock 21>;
		clock-names = "tmu_apbif";
	};

237 238 239 240 241 242 243 244
	sata@210000 {
		compatible = "snps,exynos5440-ahci";
		reg = <0x210000 0x10000>;
		interrupts = <0 30 0>;
		clocks = <&clock 23>;
		clock-names = "sata";
	};

245 246 247 248 249 250 251 252 253 254 255 256 257 258
	ohci@220000 {
		compatible = "samsung,exynos5440-ohci";
		reg = <0x220000 0x1000>;
		interrupts = <0 29 0>;
		clocks = <&clock 24>;
		clock-names = "usbhost";
	};

	ehci@221000 {
		compatible = "samsung,exynos5440-ehci";
		reg = <0x221000 0x1000>;
		interrupts = <0 29 0>;
		clocks = <&clock 24>;
		clock-names = "usbhost";
259
	};
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277

	pcie@290000 {
		compatible = "samsung,exynos5440-pcie", "snps,dw-pcie";
		reg = <0x290000 0x1000
			0x270000 0x1000
			0x271000 0x40>;
		interrupts = <0 20 0>, <0 21 0>, <0 22 0>;
		clocks = <&clock 28>, <&clock 27>;
		clock-names = "pcie", "pcie_bus";
		#address-cells = <3>;
		#size-cells = <2>;
		device_type = "pci";
		ranges = <0x00000800 0 0x40000000 0x40000000 0 0x00001000   /* configuration space */
			  0x81000000 0 0	  0x40001000 0 0x00010000   /* downstream I/O */
			  0x82000000 0 0x40011000 0x40011000 0 0x1ffef000>; /* non-prefetchable memory */
		#interrupt-cells = <1>;
		interrupt-map-mask = <0 0 0 0>;
		interrupt-map = <0x0 0 &gic 53>;
278
		num-lanes = <4>;
279
		status = "disabled";
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	};

	pcie@2a0000 {
		compatible = "samsung,exynos5440-pcie", "snps,dw-pcie";
		reg = <0x2a0000 0x1000
			0x272000 0x1000
			0x271040 0x40>;
		interrupts = <0 23 0>, <0 24 0>, <0 25 0>;
		clocks = <&clock 29>, <&clock 27>;
		clock-names = "pcie", "pcie_bus";
		#address-cells = <3>;
		#size-cells = <2>;
		device_type = "pci";
		ranges = <0x00000800 0 0x60000000 0x60000000 0 0x00001000   /* configuration space */
			  0x81000000 0 0	  0x60001000 0 0x00010000   /* downstream I/O */
			  0x82000000 0 0x60011000 0x60011000 0 0x1ffef000>; /* non-prefetchable memory */
		#interrupt-cells = <1>;
		interrupt-map-mask = <0 0 0 0>;
		interrupt-map = <0x0 0 &gic 56>;
299
		num-lanes = <4>;
300
		status = "disabled";
301
	};
302
};