exynos5440.dtsi 4.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * SAMSUNG EXYNOS5440 SoC device tree source
 *
 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

/include/ "skeleton.dtsi"

/ {
	compatible = "samsung,exynos5440";

	interrupt-parent = <&gic>;

19 20 21 22 23 24
	clock: clock-controller@0x160000 {
		compatible = "samsung,exynos5440-clock";
		reg = <0x160000 0x1000>;
		#clock-cells = <1>;
	};

25 26 27 28
	gic:interrupt-controller@2E0000 {
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
29 30 31 32 33
		reg =	<0x2E1000 0x1000>,
			<0x2E2000 0x1000>,
			<0x2E4000 0x2000>,
			<0x2E6000 0x2000>;
		interrupts = <1 9 0xf04>;
34 35 36
	};

	cpus {
37 38 39
		#address-cells = <1>;
		#size-cells = <0>;

40 41
		cpu@0 {
			compatible = "arm,cortex-a15";
42
			reg = <0>;
43 44 45
		};
		cpu@1 {
			compatible = "arm,cortex-a15";
46
			reg = <1>;
47 48 49
		};
		cpu@2 {
			compatible = "arm,cortex-a15";
50
			reg = <2>;
51 52 53
		};
		cpu@3 {
			compatible = "arm,cortex-a15";
54
			reg = <3>;
55 56 57
		};
	};

58 59 60 61 62 63 64 65
	arm-pmu {
		compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
		interrupts = <0 52 4>,
			     <0 53 4>,
			     <0 54 4>,
			     <0 55 4>;
	};

66 67 68 69 70 71 72 73 74 75
	timer {
		compatible = "arm,cortex-a15-timer",
			     "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
		clock-frequency = <50000000>;
	};

76 77 78 79 80 81 82 83 84 85 86 87
	cpufreq@160000 {
		compatible = "samsung,exynos5440-cpufreq";
		reg = <0x160000 0x1000>;
		interrupts = <0 57 0>;
		operating-points = <
				/* KHz	  uV */
				1200000 1025000
				1000000 975000
				800000  925000
		>;
	};

88 89 90 91
	serial@B0000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0xB0000 0x1000>;
		interrupts = <0 2 0>;
92 93
		clocks = <&clock 21>, <&clock 21>;
		clock-names = "uart", "clk_uart_baud0";
94 95 96 97 98 99
	};

	serial@C0000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0xC0000 0x1000>;
		interrupts = <0 3 0>;
100 101
		clocks = <&clock 21>, <&clock 21>;
		clock-names = "uart", "clk_uart_baud0";
102 103 104 105 106 107 108 109 110 111
	};

	spi {
		compatible = "samsung,exynos4210-spi";
		reg = <0xD0000 0x1000>;
		interrupts = <0 4 0>;
		tx-dma-channel = <&pdma0 5>; /* preliminary */
		rx-dma-channel = <&pdma0 4>; /* preliminary */
		#address-cells = <1>;
		#size-cells = <0>;
112 113
		clocks = <&clock 21>, <&clock 16>;
		clock-names = "spi", "spi_busclk0";
114 115 116
	};

	pinctrl {
117
		compatible = "samsung,exynos5440-pinctrl";
118
		reg = <0xE0000 0x1000>;
119 120
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>,
			     <0 41 0>, <0 42 0>, <0 43 0>, <0 44 0>;
121 122
		interrupt-controller;
		#interrupt-cells = <2>;
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
		#gpio-cells = <2>;

		fan: fan {
			samsung,exynos5440-pin-function = <1>;
		};

		hdd_led0: hdd_led0 {
			samsung,exynos5440-pin-function = <2>;
		};

		hdd_led1: hdd_led1 {
			samsung,exynos5440-pin-function = <3>;
		};

		uart1: uart1 {
			samsung,exynos5440-pin-function = <4>;
		};
140 141 142
	};

	i2c@F0000 {
143
		compatible = "samsung,exynos5440-i2c";
144 145 146 147
		reg = <0xF0000 0x1000>;
		interrupts = <0 5 0>;
		#address-cells = <1>;
		#size-cells = <0>;
148 149
		clocks = <&clock 21>;
		clock-names = "i2c";
150 151 152
	};

	i2c@100000 {
153
		compatible = "samsung,exynos5440-i2c";
154 155 156 157
		reg = <0x100000 0x1000>;
		interrupts = <0 6 0>;
		#address-cells = <1>;
		#size-cells = <0>;
158 159
		clocks = <&clock 21>;
		clock-names = "i2c";
160 161 162 163 164 165
	};

	watchdog {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x110000 0x1000>;
		interrupts = <0 1 0>;
166 167
		clocks = <&clock 21>;
		clock-names = "watchdog";
168 169
	};

170 171 172 173 174 175 176
	gmac: ethernet@00230000 {
		compatible = "snps,dwmac-3.70a";
		reg = <0x00230000 0x8000>;
		interrupt-parent = <&gic>;
		interrupts = <0 31 4>;
		interrupt-names = "macirq";
		phy-mode = "sgmii";
177
		clocks = <&clock 25>;
178 179 180
		clock-names = "stmmaceth";
	};

181 182 183 184 185 186 187
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

188
		pdma0: pdma@00121000 {
189
			compatible = "arm,pl330", "arm,primecell";
190 191 192
			reg = <0x121000 0x1000>;
			interrupts = <0 46 0>;
			clocks = <&clock 8>;
193
			clock-names = "apb_pclk";
194 195 196
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
197 198
		};

199
		pdma1: pdma@00120000 {
200
			compatible = "arm,pl330", "arm,primecell";
201 202 203
			reg = <0x120000 0x1000>;
			interrupts = <0 47 0>;
			clocks = <&clock 8>;
204
			clock-names = "apb_pclk";
205 206 207
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
208 209 210 211 212 213
		};
	};

	rtc {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x130000 0x1000>;
214
		interrupts = <0 17 0>, <0 16 0>;
215 216
		clocks = <&clock 21>;
		clock-names = "rtc";
217
		status = "disabled";
218 219
	};
};