hw.c 105.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23 24
#include "initvals.h"

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29 30
static void ar9002_hw_attach_ops(struct ath_hw *ah);

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
32
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

S
Sujith 已提交
70 71 72
/********************/
/* Helper Functions */
/********************/
73

74
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
75
{
76
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
77

78
	if (!ah->curchan) /* should really check for CCK instead */
79 80 81 82
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
83 84
}

85
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
86
{
87
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
88

89
	if (conf_is_ht40(conf))
S
Sujith 已提交
90 91 92 93
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
94

S
Sujith 已提交
95
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
96 97 98
{
	int i;

S
Sujith 已提交
99 100 101
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
102 103 104 105 106
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
107

108 109 110
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
111

S
Sujith 已提交
112
	return false;
113
}
114
EXPORT_SYMBOL(ath9k_hw_wait);
115 116 117 118 119 120 121 122 123 124 125 126 127

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

128
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
129 130
			     u16 flags, u16 *low,
			     u16 *high)
131
{
132
	struct ath9k_hw_capabilities *pCap = &ah->caps;
133

S
Sujith 已提交
134 135 136 137
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
138
	}
S
Sujith 已提交
139 140 141 142 143 144
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
145 146
}

147
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
148
			   u8 phy, int kbps,
S
Sujith 已提交
149 150
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
151
{
S
Sujith 已提交
152
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
153

S
Sujith 已提交
154 155
	if (kbps == 0)
		return 0;
156

157
	switch (phy) {
S
Sujith 已提交
158
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
159
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
160
		if (shortPreamble)
S
Sujith 已提交
161 162 163 164
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
165
	case WLAN_RC_PHY_OFDM:
166
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
167 168 169 170 171 172
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
173 174
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
190
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
191
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
192 193 194
		txTime = 0;
		break;
	}
195

S
Sujith 已提交
196 197
	return txTime;
}
198
EXPORT_SYMBOL(ath9k_hw_computetxtime);
199

200
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
201 202
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
203
{
S
Sujith 已提交
204
	int8_t extoff;
205

S
Sujith 已提交
206 207 208 209
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
210 211
	}

S
Sujith 已提交
212 213 214 215 216 217 218 219 220 221
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
222

S
Sujith 已提交
223 224
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
225
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
226
	centers->ext_center =
227
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
228 229
}

S
Sujith 已提交
230 231 232 233
/******************/
/* Chip Revisions */
/******************/

234
static void ath9k_hw_read_revisions(struct ath_hw *ah)
235
{
S
Sujith 已提交
236
	u32 val;
237

S
Sujith 已提交
238
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
239

S
Sujith 已提交
240 241
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
242 243 244
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
245
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
246 247
	} else {
		if (!AR_SREV_9100(ah))
248
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
249

250
		ah->hw_version.macRev = val & AR_SREV_REVISION;
251

252
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
253
			ah->is_pciexpress = true;
S
Sujith 已提交
254
	}
255 256
}

257
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
258
{
S
Sujith 已提交
259 260
	u32 val;
	int i;
261

S
Sujith 已提交
262
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
263

S
Sujith 已提交
264 265 266 267
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
268

S
Sujith 已提交
269
	return ath9k_hw_reverse_bits(val, 8);
270 271
}

S
Sujith 已提交
272 273 274 275
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

276
static void ath9k_hw_disablepcie(struct ath_hw *ah)
277
{
278
	if (AR_SREV_9100(ah))
S
Sujith 已提交
279
		return;
280

S
Sujith 已提交
281 282 283 284 285 286 287 288 289
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
290

S
Sujith 已提交
291
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
292 293
}

294
static bool ath9k_hw_chip_test(struct ath_hw *ah)
295
{
296
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
297 298 299 300 301 302 303
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
304

S
Sujith 已提交
305 306 307
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
308

S
Sujith 已提交
309 310 311 312 313 314
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
315 316 317 318 319
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
320 321 322 323 324 325 326 327
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
328 329 330 331 332
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
333 334
				return false;
			}
335
		}
S
Sujith 已提交
336
		REG_WRITE(ah, regAddr[i], regHold[i]);
337
	}
S
Sujith 已提交
338
	udelay(100);
339

340 341 342
	return true;
}

343
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
344 345
{
	int i;
346

347 348 349 350 351 352 353 354 355 356 357 358 359 360
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
361

S
Sujith 已提交
362
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
363 364
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
365 366
	}

367 368 369 370 371
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
372
	ah->config.rx_intr_mitigation = true;
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
391
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
392 393
}

394
static void ath9k_hw_init_defaults(struct ath_hw *ah)
395
{
396 397 398 399 400 401
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

402 403
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
404 405

	ah->ah_flags = 0;
406
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
407
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
408 409 410
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

411 412 413 414 415 416
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
417
	ah->power_mode = ATH9K_PM_UNDEFINED;
418 419
}

420
static int ath9k_hw_rf_claim(struct ath_hw *ah)
421
{
S
Sujith 已提交
422 423 424 425 426 427 428 429 430 431 432 433 434 435
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
436
	default:
437 438 439
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
440
		return -EOPNOTSUPP;
441 442
	}

443
	ah->hw_version.analog5GhzRev = val;
444

S
Sujith 已提交
445
	return 0;
446 447
}

448
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
449
{
450
	struct ath_common *common = ath9k_hw_common(ah);
451 452 453 454 455 456
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
457
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
458
		sum += eeval;
459 460
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
461
	}
S
Sujith 已提交
462
	if (sum == 0 || sum == 0xffff * 3)
463 464 465 466 467
		return -EADDRNOTAVAIL;

	return 0;
}

468
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
469 470 471
{
	u32 rxgain_type;

S
Sujith 已提交
472 473
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
474 475

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
476
			INIT_INI_ARRAY(&ah->iniModesRxGain,
477 478 479
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
480
			INIT_INI_ARRAY(&ah->iniModesRxGain,
481 482 483
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
484
			INIT_INI_ARRAY(&ah->iniModesRxGain,
485 486
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
487
	} else {
488
		INIT_INI_ARRAY(&ah->iniModesRxGain,
489 490
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
491
	}
492 493
}

494
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
495 496 497
{
	u32 txgain_type;

S
Sujith 已提交
498 499
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
500 501

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
502
			INIT_INI_ARRAY(&ah->iniModesTxGain,
503 504 505
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
506
			INIT_INI_ARRAY(&ah->iniModesTxGain,
507 508
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
509
	} else {
510
		INIT_INI_ARRAY(&ah->iniModesTxGain,
511 512
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
513
	}
514 515
}

516
static int ath9k_hw_post_init(struct ath_hw *ah)
517
{
S
Sujith 已提交
518
	int ecode;
519

S
Sujith 已提交
520 521 522 523
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
524

S
Sujith 已提交
525 526
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
527 528
		return ecode;

529
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
530 531
	if (ecode != 0)
		return ecode;
532

533 534 535 536
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
537

538 539 540 541 542 543 544 545 546
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
547

S
Sujith 已提交
548 549
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
550
		ath9k_hw_ani_init(ah);
551 552 553 554 555
	}

	return 0;
}

556
static bool ar9002_hw_macversion_supported(u32 macversion)
557 558 559 560 561 562 563 564 565
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
566
	case AR_SREV_VERSION_9271:
567
		return true;
568 569 570 571 572 573
	default:
		break;
	}
	return false;
}

574
static void ar9002_hw_init_cal_settings(struct ath_hw *ah)
575
{
S
Sujith 已提交
576 577
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
578 579
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
580
				&adc_gain_cal_single_sample;
581
			ah->adcdc_caldata.calData =
S
Sujith 已提交
582
				&adc_dc_cal_single_sample;
583
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
584 585
				&adc_init_dc_cal;
		} else {
586 587
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
588
				&adc_gain_cal_multi_sample;
589
			ah->adcdc_caldata.calData =
S
Sujith 已提交
590
				&adc_dc_cal_multi_sample;
591
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
592 593
				&adc_init_dc_cal;
		}
594
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
595
	}
596
}
597

598
static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
599
{
600
	if (AR_SREV_9271(ah)) {
601 602 603 604
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
605 606 607 608 609 610
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
611 612 613
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
614 615 616 617 618 619 620 621
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
622 623 624
		return;
	}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
655

656

657
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
658
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
659
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
660 661
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

662 663
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
664 665 666
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
667
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
668 669 670 671 672
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
673
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
674
			       ARRAY_SIZE(ar9285Modes_9285), 6);
675
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
676 677
			       ARRAY_SIZE(ar9285Common_9285), 2);

678 679
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
680 681 682
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
683
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
684 685 686 687
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
688
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
689
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
690
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
691
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
692

693 694
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
695 696 697
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
698
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
699 700 701
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
702
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
703 704 705
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
706
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
707
			       ARRAY_SIZE(ar9280Modes_9280), 6);
708
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
709 710
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
711
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
712
			       ARRAY_SIZE(ar5416Modes_9160), 6);
713
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
714
			       ARRAY_SIZE(ar5416Common_9160), 2);
715
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
716
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
717
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
718
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
719
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
720
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
721
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
722
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
723
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
724
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
725
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
726
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
727
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
728
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
729
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
730 731
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
732
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
733 734 735
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
736
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
737 738 739
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
740
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Modes_9100), 6);
742
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
743
			       ARRAY_SIZE(ar5416Common_9100), 2);
744
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
745
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
746
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
748
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
750
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
752
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
754
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
756
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
758
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
760
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
761 762
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
763
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
764
			       ARRAY_SIZE(ar5416Modes), 6);
765
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
766
			       ARRAY_SIZE(ar5416Common), 2);
767
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
768
			       ARRAY_SIZE(ar5416Bank0), 2);
769
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
771
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Bank1), 2);
773
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank2), 2);
775
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416Bank3), 3);
777
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank6), 3);
779
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
781
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank7), 2);
783
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Addac), 2);
785
	}
786
}
787

788 789
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
790
	if (AR_SREV_9287_11_OR_LATER(ah))
791 792 793 794 795 796 797 798 799 800
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

801
	if (AR_SREV_9287_11_OR_LATER(ah)) {
802 803 804 805 806 807 808 809 810 811
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
812 813 814 815
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
816 817 818 819 820 821 822 823 824 825 826
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
827
		} else {
828 829 830 831 832 833 834 835 836 837 838
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
839 840
		}
	}
841
}
842

843
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
844
{
845 846
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
847

848 849 850 851
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
				 (ah->eep_map != EEP_MAP_4KBITS) &&
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
852

853 854 855
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
856 857
}

858 859
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
860
{
861
	struct ath_common *common = ath9k_hw_common(ah);
862
	int r = 0;
863 864 865 866 867

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
868 869
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
870
		return -EIO;
871 872
	}

873 874
	ar9002_hw_attach_ops(ah);

875
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
876
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
877
		return -EIO;
878 879 880 881 882 883 884 885 886 887 888 889 890
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

891
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
892 893
		ah->config.serialize_regmode);

894 895 896 897 898
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

899
	if (!ath9k_hw_macversion_supported(ah)) {
900 901 902 903
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
904
		return -EOPNOTSUPP;
905 906 907 908 909 910 911
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
912 913 914 915

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

916
	/* XXX: move this to its own hw op */
917 918 919 920 921
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
922
	if (AR_SREV_9280_10_OR_LATER(ah)) {
923
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
924
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
925 926
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
927
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
928 929
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
930 931 932 933

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
934
		ath9k_hw_configpcipowersave(ah, 0, 0);
935 936 937
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
938 939 940 941 942 943 944 945 946 947
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

948
	r = ath9k_hw_post_init(ah);
949
	if (r)
950
		return r;
951 952

	ath9k_hw_init_mode_gain_regs(ah);
953 954 955 956
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

957
	ath9k_hw_init_eeprom_fix(ah);
958

959 960
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
961 962
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
963
		return r;
964 965
	}

966
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
967
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
968
	else
969
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
970

S
Sujith 已提交
971
	ath9k_init_nfcal_hist_buffer(ah);
972

973 974
	common->state = ATH_HW_INITIALIZED;

975
	return 0;
976 977
}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
	case AR2427_DEVID_PCIE:
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

1017
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1018
			     struct ath9k_channel *chan)
1019
{
S
Sujith 已提交
1020
	u32 synthDelay;
1021

S
Sujith 已提交
1022
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1023
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1024 1025 1026
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1027

S
Sujith 已提交
1028
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1029

S
Sujith 已提交
1030
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1031 1032
}

1033
static void ath9k_hw_init_qos(struct ath_hw *ah)
1034
{
S
Sujith 已提交
1035 1036
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1037

S
Sujith 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1048 1049
}

1050
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1051
			      struct ath9k_channel *chan)
1052
{
S
Sujith 已提交
1053
	u32 pll;
1054

S
Sujith 已提交
1055 1056 1057
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1058
		else
S
Sujith 已提交
1059 1060 1061 1062
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1063

S
Sujith 已提交
1064 1065 1066 1067
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1068

S
Sujith 已提交
1069 1070
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1071 1072


S
Sujith 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1083

S
Sujith 已提交
1084
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1085

S
Sujith 已提交
1086
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1087

S
Sujith 已提交
1088 1089 1090 1091
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1092

S
Sujith 已提交
1093 1094 1095 1096 1097 1098
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1099

S
Sujith 已提交
1100 1101 1102 1103
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1104

S
Sujith 已提交
1105 1106 1107 1108 1109 1110
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1111
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1112

1113 1114
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1115 1116
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1117 1118
	}

S
Sujith 已提交
1119 1120 1121
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1122 1123
}

1124
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1125 1126 1127
{
	int rx_chainmask, tx_chainmask;

1128 1129
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1130 1131 1132 1133 1134 1135

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1136
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1161
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1162
					  enum nl80211_iftype opmode)
1163
{
1164
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1165 1166 1167 1168
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1169

S
Sujith 已提交
1170
	if (ah->config.rx_intr_mitigation)
1171
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1172
	else
1173
		imr_reg |= AR_IMR_RXOK;
1174

1175
	imr_reg |= AR_IMR_TXOK;
1176

1177
	if (opmode == NL80211_IFTYPE_AP)
1178
		imr_reg |= AR_IMR_MIB;
1179

1180
	REG_WRITE(ah, AR_IMR, imr_reg);
1181 1182
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1183

S
Sujith 已提交
1184 1185 1186 1187 1188
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1189 1190
}

1191
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1192
{
1193 1194 1195
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1196 1197
}

1198
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1199
{
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1210
}
S
Sujith 已提交
1211

1212
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1213 1214
{
	if (tu > 0xFFFF) {
1215 1216
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1217
		ah->globaltxtimeout = (u32) -1;
1218 1219 1220
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1221
		ah->globaltxtimeout = tu;
1222 1223 1224 1225
		return true;
	}
}

1226
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1227
{
1228 1229
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1230
	int slottime;
1231 1232
	int sifstime;

1233 1234
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1235

1236
	if (ah->misc_mode != 0)
S
Sujith 已提交
1237
		REG_WRITE(ah, AR_PCU_MISC,
1238
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1239 1240 1241 1242 1243 1244

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1245 1246 1247
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1259
	ath9k_hw_setslottime(ah, slottime);
1260 1261
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1262 1263
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1264
}
1265
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1266

S
Sujith 已提交
1267
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1268
{
1269 1270
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1271
	if (common->state < ATH_HW_INITIALIZED)
1272 1273
		goto free_hw;

S
Sujith 已提交
1274
	if (!AR_SREV_9100(ah))
1275
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1276

1277
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1278 1279

free_hw:
1280 1281
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1282
}
S
Sujith 已提交
1283
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1284 1285 1286 1287 1288

/*******/
/* INI */
/*******/

1289
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1290 1291
				  struct ath9k_channel *chan)
{
1292 1293
	u32 val;

1294 1295 1296 1297 1298 1299 1300
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1301
	if (AR_SREV_9280_10_OR_LATER(ah)) {
1302 1303 1304 1305
		val = REG_READ(ah, AR_PCU_MISC_MODE2);

		if (!AR_SREV_9271(ah))
			val &= ~AR_PCU_MISC_MODE2_HWWAR1;
1306 1307 1308 1309 1310 1311

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1312

1313
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1314 1315
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1316 1317 1318 1319
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1320
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

	/*
	 * Disable RIFS search on some chips to avoid baseband
	 * hang issues.
	 */
	if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
		val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
		val &= ~AR_PHY_RIFS_INIT_DELAY;
		REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
	}
1331 1332
}

1333 1334 1335 1336
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1352 1353
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1369
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1370
				struct ath9k_channel *chan)
1371
{
1372
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1373
	int i, regWrites = 0;
1374
	struct ieee80211_channel *channel = chan->chan;
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

1404
	/* Set correct baseband to analog shift setting to access analog chips */
1405
	REG_WRITE(ah, AR_PHY(0), 0x00000007);
1406 1407

	/* Write ADDAC shifts */
1408
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1409
	ah->eep_ops->set_addac(ah, chan);
1410

1411
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1412
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1413 1414 1415
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1416 1417
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1418

1419
		/* For AR5416 2.0/2.1 */
1420 1421
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1422

1423
		/* override CLKDRV value at [row, column] = [31, 1] */
1424
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1425

1426 1427 1428
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1429 1430
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1431

1432 1433
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1434 1435 1436
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1437

1438 1439 1440
		if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
			val &= ~AR_AN_TOP2_PWDCLKIND;

1441 1442 1443
		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1444
		    && ah->config.analog_shiftreg) {
1445 1446 1447 1448 1449 1450
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1451
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1452
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1453

1454 1455
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1456
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1457

1458 1459 1460 1461 1462
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

	/* Write common array parameters */
1463 1464 1465
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1466 1467 1468 1469

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1470
		    && ah->config.analog_shiftreg) {
1471 1472 1473 1474 1475 1476
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1477 1478 1479 1480 1481 1482 1483 1484
	if (AR_SREV_9271(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) == 1)
			REG_WRITE_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
					modesIndex, regWrites);
		else
			REG_WRITE_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
					modesIndex, regWrites);
	}
1485

1486
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1487

1488
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1489
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1490 1491 1492 1493
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1494
	ath9k_hw_set_regs(ah, chan);
1495 1496
	ath9k_hw_init_chain_masks(ah);

1497 1498 1499
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1500
	/* Set TX power */
1501
	ah->eep_ops->set_txpower(ah, chan,
1502
				 ath9k_regd_get_ctl(regulatory, chan),
1503 1504 1505
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1506
				 (u32) regulatory->power_limit));
1507

1508
	/* Write analog registers */
1509
	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1510 1511
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1512 1513 1514 1515 1516 1517
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1518 1519 1520 1521
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1522
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1523
{
S
Sujith 已提交
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1542
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1543 1544 1545 1546
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1547
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1548 1549 1550
{
	u32 regval;

1551 1552 1553
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1554 1555 1556
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1557 1558 1559
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1560 1561 1562
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1563 1564 1565 1566 1567
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1568
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1569

1570 1571 1572
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1573 1574 1575
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1576 1577 1578
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1579 1580
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1581 1582 1583 1584
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1585
	if (AR_SREV_9285(ah)) {
1586 1587 1588 1589
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1590 1591
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1592
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1593 1594 1595 1596 1597
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1598
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1599 1600 1601 1602 1603 1604
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1605
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1606 1607 1608
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1609
		break;
1610
	case NL80211_IFTYPE_ADHOC:
1611
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1612 1613 1614
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1615
		break;
1616 1617
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1618
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1619
		break;
S
Sujith 已提交
1620 1621 1622
	}
}

1623
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1642
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1676
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1677 1678 1679 1680
{
	u32 rst_flags;
	u32 tmpReg;

1681 1682 1683 1684 1685 1686 1687 1688
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1700
			u32 val;
S
Sujith 已提交
1701
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1702 1703 1704 1705 1706 1707 1708

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1709 1710 1711 1712 1713 1714 1715
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1716
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1717 1718
	udelay(50);

1719
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1720
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1721 1722
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1735
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1736 1737 1738 1739
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1740
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1741 1742
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1743
	REG_WRITE(ah, AR_RTC_RESET, 0);
1744
	udelay(2);
1745 1746 1747 1748

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1749
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1750 1751 1752 1753

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1754 1755
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1756 1757
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1758
		return false;
1759 1760
	}

S
Sujith 已提交
1761 1762 1763 1764 1765
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1766
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1780 1781
}

L
Luis R. Rodriguez 已提交
1782
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1783
{
S
Sujith 已提交
1784
	u32 phymode;
1785
	u32 enableDacFifo = 0;
1786

1787 1788 1789 1790
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1791
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1792
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1793 1794 1795

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1796

S
Sujith 已提交
1797 1798 1799
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1800 1801

	}
S
Sujith 已提交
1802 1803
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1804
	ath9k_hw_set11nmac2040(ah);
1805

S
Sujith 已提交
1806 1807
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1808 1809
}

1810
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1811
				struct ath9k_channel *chan)
1812
{
1813
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1814 1815 1816
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1817
		return false;
1818

1819
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1820
		return false;
1821

1822
	ah->chip_fullsleep = false;
S
Sujith 已提交
1823 1824
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1825

S
Sujith 已提交
1826
	return true;
1827 1828
}

1829
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1830
				    struct ath9k_channel *chan)
1831
{
1832
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1833
	struct ath_common *common = ath9k_hw_common(ah);
1834
	struct ieee80211_channel *channel = chan->chan;
1835
	u32 synthDelay, qnum;
1836
	int r;
1837 1838 1839

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1840 1841 1842
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1843 1844 1845 1846 1847 1848
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1849
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1850 1851
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1852 1853 1854
		return false;
	}

L
Luis R. Rodriguez 已提交
1855
	ath9k_hw_set_regs(ah, chan);
1856

1857
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1858 1859 1860 1861
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1862 1863
	}

1864
	ah->eep_ops->set_txpower(ah, chan,
1865
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1866 1867 1868
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1869
			     (u32) regulatory->power_limit));
1870 1871

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1872
	if (IS_CHAN_B(chan))
1873 1874 1875 1876 1877 1878 1879 1880
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1881 1882 1883
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1884
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1885 1886 1887 1888 1889 1890 1891

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1904
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1905
		    bool bChannelChange)
1906
{
1907
	struct ath_common *common = ath9k_hw_common(ah);
1908
	u32 saveLedState;
1909
	struct ath9k_channel *curchan = ah->curchan;
1910 1911
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1912
	u64 tsf = 0;
1913
	int i, rx_chainmask, r;
1914

1915 1916
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1917

1918
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1919
		return -EIO;
1920

1921
	if (curchan && !ah->chip_fullsleep)
1922 1923 1924
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1925 1926 1927
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1928
	    ((chan->channelFlags & CHANNEL_ALL) ==
1929
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1930 1931
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1932

L
Luis R. Rodriguez 已提交
1933
		if (ath9k_hw_channel_change(ah, chan)) {
1934
			ath9k_hw_loadnf(ah, ah->curchan);
1935
			ath9k_hw_start_nfcal(ah);
1936
			return 0;
1937 1938 1939 1940 1941 1942 1943 1944 1945
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1946 1947 1948 1949
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1950 1951 1952 1953 1954 1955
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1956
	/* Only required on the first reset */
1957 1958 1959 1960 1961 1962 1963
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1964
	if (!ath9k_hw_chip_reset(ah, chan)) {
1965
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1966
		return -EINVAL;
1967 1968
	}

1969
	/* Only required on the first reset */
1970 1971 1972 1973 1974 1975 1976 1977
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1978 1979 1980 1981
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1982 1983
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1984

1985
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1986 1987 1988 1989 1990 1991 1992 1993 1994
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
1995
	r = ath9k_hw_process_ini(ah, chan);
1996 1997
	if (r)
		return r;
1998

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2016 2017 2018
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2019
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2020
	ah->eep_ops->set_board_values(ah, chan);
2021

2022 2023
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2024 2025
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2026
		  | (ah->config.
2027
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2028 2029
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2030

2031
	ath_hw_setbssidmask(common);
2032 2033 2034

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2035
	ath9k_hw_write_associd(ah);
2036 2037 2038 2039 2040

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2041
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2042 2043
	if (r)
		return r;
2044 2045 2046 2047

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2048 2049
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2050 2051
		ath9k_hw_resettxqueue(ah, i);

2052
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2053 2054
	ath9k_hw_init_qos(ah);

2055
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2056
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2057

2058
	ath9k_hw_init_global_settings(ah);
2059

2060
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2076
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2077 2078 2079 2080
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2081 2082 2083 2084 2085 2086 2087
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
2088
	if (ah->config.rx_intr_mitigation) {
2089 2090 2091 2092 2093 2094
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2095
	if (!ath9k_hw_init_cal(ah, chan))
2096
		return -EIO;
2097

2098
	rx_chainmask = ah->rxchainmask;
2099 2100 2101 2102 2103 2104 2105
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2106 2107 2108
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2109 2110 2111 2112
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2113
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2114
				"CFG Byte Swap Set 0x%x\n", mask);
2115 2116 2117 2118
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2119
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2120
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2121 2122
		}
	} else {
2123 2124 2125
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2126
#ifdef __BIG_ENDIAN
2127 2128
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2129 2130 2131
#endif
	}

2132
	if (ah->btcoex_hw.enabled)
2133 2134
		ath9k_hw_btcoex_enable(ah);

2135
	return 0;
2136
}
2137
EXPORT_SYMBOL(ath9k_hw_reset);
2138

S
Sujith 已提交
2139 2140 2141
/************************/
/* Key Cache Management */
/************************/
2142

2143
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2144
{
S
Sujith 已提交
2145
	u32 keyType;
2146

2147
	if (entry >= ah->caps.keycache_size) {
2148 2149
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2150 2151 2152
		return false;
	}

S
Sujith 已提交
2153
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2154

S
Sujith 已提交
2155 2156 2157 2158 2159 2160 2161 2162
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2163

S
Sujith 已提交
2164 2165
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2166

S
Sujith 已提交
2167 2168 2169 2170
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2171 2172 2173 2174 2175

	}

	return true;
}
2176
EXPORT_SYMBOL(ath9k_hw_keyreset);
2177

2178
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2179
{
S
Sujith 已提交
2180
	u32 macHi, macLo;
2181

2182
	if (entry >= ah->caps.keycache_size) {
2183 2184
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2185
		return false;
2186 2187
	}

S
Sujith 已提交
2188 2189 2190 2191 2192 2193 2194 2195 2196
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2197
	} else {
S
Sujith 已提交
2198
		macLo = macHi = 0;
2199
	}
S
Sujith 已提交
2200 2201
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2202

S
Sujith 已提交
2203
	return true;
2204
}
2205
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2206

2207
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2208
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2209
				 const u8 *mac)
2210
{
2211
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2212
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2213 2214
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2215

S
Sujith 已提交
2216
	if (entry >= pCap->keycache_size) {
2217 2218
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2219
		return false;
2220 2221
	}

S
Sujith 已提交
2222 2223 2224 2225 2226 2227
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2228 2229 2230
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2231 2232 2233 2234 2235 2236 2237 2238
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2239 2240
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2241 2242 2243 2244
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2245
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2246 2247
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2248 2249
			return false;
		}
2250
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2251
			keyType = AR_KEYTABLE_TYPE_40;
2252
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2253 2254 2255 2256 2257 2258 2259 2260
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2261 2262
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2263
		return false;
2264 2265
	}

J
Jouni Malinen 已提交
2266 2267 2268 2269 2270
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2271
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2272
		key4 &= 0xff;
2273

2274 2275 2276 2277 2278 2279 2280
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2281 2282
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2283

2284 2285 2286 2287 2288 2289
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2290 2291
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2292 2293

		/* Write key[95:48] */
S
Sujith 已提交
2294 2295
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2296 2297

		/* Write key[127:96] and key type */
S
Sujith 已提交
2298 2299
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2300 2301

		/* Write MAC address for the entry */
S
Sujith 已提交
2302
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2303

2304
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2317
			u32 mic0, mic1, mic2, mic3, mic4;
2318

S
Sujith 已提交
2319 2320 2321 2322 2323
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2324 2325

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2326 2327
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2328 2329

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2330 2331
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2332 2333

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2334 2335 2336
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2337

S
Sujith 已提交
2338
		} else {
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2355
			u32 mic0, mic2;
2356

S
Sujith 已提交
2357 2358
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2359 2360

			/* Write MIC key[31:0] */
S
Sujith 已提交
2361 2362
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2363 2364

			/* Write MIC key[63:32] */
S
Sujith 已提交
2365 2366
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2367 2368

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2369 2370 2371 2372
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2373 2374

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2375 2376
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2377 2378 2379 2380 2381 2382

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2383 2384 2385
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2386
		/* Write key[47:0] */
S
Sujith 已提交
2387 2388
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2389 2390

		/* Write key[95:48] */
S
Sujith 已提交
2391 2392
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2393 2394

		/* Write key[127:96] and key type */
S
Sujith 已提交
2395 2396
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2397

2398
		/* Write MAC address for the entry */
S
Sujith 已提交
2399 2400
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2401 2402 2403

	return true;
}
2404
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2405

2406
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2407
{
2408
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2409 2410 2411 2412 2413
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2414
}
2415
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2416

S
Sujith 已提交
2417 2418 2419 2420
/******************************/
/* Power Management (Chipset) */
/******************************/

2421 2422 2423 2424
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2425
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2426
{
S
Sujith 已提交
2427 2428
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2429 2430 2431 2432
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
2433 2434
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2435
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
2436
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2437

2438
		/* Shutdown chip. Active low */
2439
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
2440 2441
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2442
	}
2443 2444
}

2445
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2446
{
S
Sujith 已提交
2447 2448
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2449
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2450

S
Sujith 已提交
2451 2452 2453 2454 2455 2456
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2457 2458 2459 2460
		}
	}
}

2461
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2462
{
S
Sujith 已提交
2463 2464
	u32 val;
	int i;
2465

S
Sujith 已提交
2466 2467 2468 2469 2470 2471 2472
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2473
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2474 2475 2476 2477
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2478

S
Sujith 已提交
2479 2480 2481
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2482

S
Sujith 已提交
2483 2484 2485 2486 2487 2488 2489
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2490
		}
S
Sujith 已提交
2491
		if (i == 0) {
2492 2493 2494
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2495
			return false;
2496 2497 2498
		}
	}

S
Sujith 已提交
2499
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2500

S
Sujith 已提交
2501
	return true;
2502 2503
}

2504
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2505
{
2506
	struct ath_common *common = ath9k_hw_common(ah);
2507
	int status = true, setChip = true;
S
Sujith 已提交
2508 2509 2510 2511 2512 2513 2514
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2515 2516 2517
	if (ah->power_mode == mode)
		return status;

2518 2519
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2520 2521 2522 2523 2524 2525 2526

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2527
		ah->chip_fullsleep = true;
S
Sujith 已提交
2528 2529 2530 2531
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2532
	default:
2533 2534
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2535 2536
		return false;
	}
2537
	ah->power_mode = mode;
S
Sujith 已提交
2538 2539

	return status;
2540
}
2541
EXPORT_SYMBOL(ath9k_hw_setpower);
2542

2543 2544 2545 2546 2547 2548 2549 2550 2551
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2552 2553 2554
static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
					 int restore,
					 int power_off)
2555
{
S
Sujith 已提交
2556
	u8 i;
V
Vivek Natarajan 已提交
2557
	u32 val;
2558

2559
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2560
		return;
2561

2562
	/* Do not touch SerDes registers */
2563
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2564 2565
		return;

2566
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2567 2568 2569 2570 2571
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
2572
			 * __ath9k_hw_init()
V
Vivek Natarajan 已提交
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2593

V
Vivek Natarajan 已提交
2594 2595 2596
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2597

V
Vivek Natarajan 已提交
2598 2599
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2600

V
Vivek Natarajan 已提交
2601 2602 2603
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2604

V
Vivek Natarajan 已提交
2605 2606 2607 2608
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2609

V
Vivek Natarajan 已提交
2610 2611 2612 2613 2614
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2615

V
Vivek Natarajan 已提交
2616 2617 2618
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2619

V
Vivek Natarajan 已提交
2620 2621 2622
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2623

V
Vivek Natarajan 已提交
2624
		udelay(1000);
2625

V
Vivek Natarajan 已提交
2626 2627
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2628

V
Vivek Natarajan 已提交
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2651

V
Vivek Natarajan 已提交
2652 2653
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2654

V
Vivek Natarajan 已提交
2655
	if (power_off) {
2656
		/*
V
Vivek Natarajan 已提交
2657 2658 2659 2660
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2661
		 */
V
Vivek Natarajan 已提交
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2674
	}
2675 2676
}

S
Sujith 已提交
2677 2678 2679 2680
/**********************/
/* Interrupt Handling */
/**********************/

2681
bool ath9k_hw_intrpend(struct ath_hw *ah)
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2699
EXPORT_SYMBOL(ath9k_hw_intrpend);
2700

2701
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2702 2703 2704
{
	u32 isr = 0;
	u32 mask2 = 0;
2705
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2706 2707
	u32 sync_cause = 0;
	bool fatal_int = false;
2708
	struct ath_common *common = ath9k_hw_common(ah);
2709 2710 2711 2712 2713 2714 2715 2716 2717

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2718 2719
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2746 2747
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2758
		if (ah->config.rx_intr_mitigation) {
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2773 2774
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2775 2776

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2777 2778
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2779 2780 2781
		}

		if (isr & AR_ISR_RXORN) {
2782 2783
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2784 2785 2786
		}

		if (!AR_SREV_9100(ah)) {
2787
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2788 2789 2790 2791 2792 2793 2794 2795
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2796

2797 2798
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2817 2818 2819 2820 2821 2822 2823 2824
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2825 2826
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2827 2828
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2829 2830
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2831
			}
2832
			*masked |= ATH9K_INT_FATAL;
2833 2834
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2835 2836
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2837 2838 2839 2840 2841
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2842 2843
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2844 2845 2846 2847 2848
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2849

2850 2851
	return true;
}
2852
EXPORT_SYMBOL(ath9k_hw_getisr);
2853

2854
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2855
{
2856
	enum ath9k_int omask = ah->imask;
2857
	u32 mask, mask2;
2858
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2859
	struct ath_common *common = ath9k_hw_common(ah);
2860

2861
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2862 2863

	if (omask & ATH9K_INT_GLOBAL) {
2864
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2880
		if (ah->txok_interrupt_mask)
2881
			mask |= AR_IMR_TXOK;
2882
		if (ah->txdesc_interrupt_mask)
2883
			mask |= AR_IMR_TXDESC;
2884
		if (ah->txerr_interrupt_mask)
2885
			mask |= AR_IMR_TXERR;
2886
		if (ah->txeol_interrupt_mask)
2887 2888 2889 2890
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2891
		if (ah->config.rx_intr_mitigation)
2892 2893 2894
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2895
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2908 2909 2910
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2921
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2922
	REG_WRITE(ah, AR_IMR, mask);
2923 2924 2925 2926 2927
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2928

2929
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2930 2931 2932 2933 2934 2935 2936
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2937
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2950 2951
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2952 2953 2954 2955
	}

	return omask;
}
2956
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2957

S
Sujith 已提交
2958 2959 2960 2961
/*******************/
/* Beacon Handling */
/*******************/

2962
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2963 2964 2965
{
	int flags = 0;

2966
	ah->beacon_interval = beacon_period;
2967

2968
	switch (ah->opmode) {
2969 2970
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2971 2972 2973 2974 2975
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2976
	case NL80211_IFTYPE_ADHOC:
2977
	case NL80211_IFTYPE_MESH_POINT:
2978 2979 2980 2981
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2982 2983
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2984
		flags |= AR_NDP_TIMER_EN;
2985
	case NL80211_IFTYPE_AP:
2986 2987 2988
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2989
				     ah->config.
2990
				     dma_beacon_response_time));
2991 2992
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2993
				     ah->config.
2994
				     sw_beacon_response_time));
2995 2996 2997
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2998
	default:
2999 3000 3001
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3002 3003
		return;
		break;
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3018
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3019

3020
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3021
				    const struct ath9k_beacon_state *bs)
3022 3023
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3024
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3025
	struct ath_common *common = ath9k_hw_common(ah);
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3051 3052 3053 3054
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3055

S
Sujith 已提交
3056 3057 3058
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3059

S
Sujith 已提交
3060 3061 3062
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3063

S
Sujith 已提交
3064 3065 3066 3067
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3068

S
Sujith 已提交
3069 3070
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3071

S
Sujith 已提交
3072 3073
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3074

S
Sujith 已提交
3075 3076 3077
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3078

3079 3080
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3081
}
3082
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3083

S
Sujith 已提交
3084 3085 3086 3087
/*******************/
/* HW Capabilities */
/*******************/

3088
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3089
{
3090
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3091
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3092
	struct ath_common *common = ath9k_hw_common(ah);
3093
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3094

S
Sujith 已提交
3095
	u16 capField = 0, eeval;
3096

S
Sujith 已提交
3097
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3098
	regulatory->current_rd = eeval;
3099

S
Sujith 已提交
3100
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3101 3102
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3103
	regulatory->current_rd_ext = eeval;
3104

S
Sujith 已提交
3105
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3106

3107
	if (ah->opmode != NL80211_IFTYPE_AP &&
3108
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3109 3110 3111 3112 3113
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3114 3115
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3116
	}
3117

S
Sujith 已提交
3118
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3119 3120 3121 3122 3123 3124
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3125
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3126

S
Sujith 已提交
3127 3128
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3129
		if (ah->config.ht_enable) {
S
Sujith 已提交
3130 3131 3132 3133 3134 3135 3136 3137 3138
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3139 3140 3141
		}
	}

S
Sujith 已提交
3142 3143
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3144
		if (ah->config.ht_enable) {
S
Sujith 已提交
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3155
	}
S
Sujith 已提交
3156

S
Sujith 已提交
3157
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3158 3159 3160 3161
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3162
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3163 3164 3165
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3166 3167
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3168
		/* Use rx_chainmask from EEPROM. */
3169
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3170

3171
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3172
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3173

S
Sujith 已提交
3174 3175
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3176

S
Sujith 已提交
3177 3178
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3179

S
Sujith 已提交
3180 3181 3182
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3183

S
Sujith 已提交
3184 3185 3186
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3187

3188
	if (ah->config.ht_enable)
S
Sujith 已提交
3189 3190 3191
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3192

S
Sujith 已提交
3193 3194 3195 3196
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3197

S
Sujith 已提交
3198 3199 3200 3201 3202
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3203

S
Sujith 已提交
3204 3205 3206 3207 3208
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3209

S
Sujith 已提交
3210
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3211 3212 3213 3214 3215

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3216

3217 3218 3219
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3220 3221
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3222 3223 3224
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3225

S
Sujith 已提交
3226 3227 3228 3229 3230
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3231 3232
	}

S
Sujith 已提交
3233 3234
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3235
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3236 3237 3238 3239 3240 3241
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3242 3243

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3244
	}
S
Sujith 已提交
3245
#endif
3246 3247 3248 3249
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3250

3251
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3252 3253 3254
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3255

3256
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3257 3258 3259 3260 3261
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3262
	} else {
S
Sujith 已提交
3263 3264 3265
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3266 3267
	}

3268 3269 3270 3271
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3272 3273

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3274
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3275
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3276
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3277

3278
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3279
	    ath9k_hw_btcoex_supported(ah)) {
3280 3281
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3282

3283
		if (AR_SREV_9285(ah)) {
3284 3285
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3286
		} else {
3287
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3288
		}
3289
	} else {
3290
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3291
	}
3292 3293

	return 0;
3294 3295
}

3296
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3297
			    u32 capability, u32 *result)
3298
{
3299
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3318
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3319 3320 3321 3322
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3323
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3337
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3348
			*result = regulatory->power_limit;
S
Sujith 已提交
3349 3350
			return 0;
		case 2:
3351
			*result = regulatory->max_power_level;
S
Sujith 已提交
3352 3353
			return 0;
		case 3:
3354
			*result = regulatory->tp_scale;
S
Sujith 已提交
3355 3356 3357
			return 0;
		}
		return false;
3358 3359 3360 3361
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3362 3363
	default:
		return false;
3364 3365
	}
}
3366
EXPORT_SYMBOL(ath9k_hw_getcapability);
3367

3368
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3369
			    u32 capability, u32 setting, int *status)
3370
{
S
Sujith 已提交
3371
	u32 v;
3372

S
Sujith 已提交
3373 3374 3375
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3376
			ah->sta_id1_defaults |=
S
Sujith 已提交
3377 3378
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3379
			ah->sta_id1_defaults &=
S
Sujith 已提交
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3392
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3393
		else
3394
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3395 3396 3397
		return true;
	default:
		return false;
3398 3399
	}
}
3400
EXPORT_SYMBOL(ath9k_hw_setcapability);
3401

S
Sujith 已提交
3402 3403 3404
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3405

3406
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3407 3408 3409 3410
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3411

S
Sujith 已提交
3412 3413 3414 3415 3416 3417
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3418

S
Sujith 已提交
3419
	gpio_shift = (gpio % 6) * 5;
3420

S
Sujith 已提交
3421 3422 3423 3424
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3425
	} else {
S
Sujith 已提交
3426 3427 3428 3429 3430
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3431 3432 3433
	}
}

3434
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3435
{
S
Sujith 已提交
3436
	u32 gpio_shift;
3437

3438
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3439

S
Sujith 已提交
3440
	gpio_shift = gpio << 1;
3441

S
Sujith 已提交
3442 3443 3444 3445
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3446
}
3447
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3448

3449
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3450
{
3451 3452 3453
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3454
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3455
		return 0xffffffff;
3456

3457 3458 3459
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
3460 3461
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3462 3463
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3464 3465 3466 3467 3468
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3469
}
3470
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3471

3472
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3473
			 u32 ah_signal_type)
3474
{
S
Sujith 已提交
3475
	u32 gpio_shift;
3476

S
Sujith 已提交
3477
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3478

S
Sujith 已提交
3479
	gpio_shift = 2 * gpio;
3480

S
Sujith 已提交
3481 3482 3483 3484
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3485
}
3486
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3487

3488
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3489
{
3490 3491 3492
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3493 3494
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3495
}
3496
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3497

3498
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3499
{
S
Sujith 已提交
3500
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3501
}
3502
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3503

3504
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3505
{
S
Sujith 已提交
3506
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3507
}
3508
EXPORT_SYMBOL(ath9k_hw_setantenna);
3509

S
Sujith 已提交
3510 3511 3512 3513
/*********************/
/* General Operation */
/*********************/

3514
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3515
{
S
Sujith 已提交
3516 3517
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3518

S
Sujith 已提交
3519 3520 3521 3522
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3523

S
Sujith 已提交
3524
	return bits;
3525
}
3526
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3527

3528
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3529
{
S
Sujith 已提交
3530
	u32 phybits;
3531

S
Sujith 已提交
3532 3533
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3534 3535 3536 3537 3538 3539
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3540

S
Sujith 已提交
3541 3542 3543 3544 3545 3546 3547
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3548
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3549

3550
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3551
{
3552 3553 3554 3555 3556
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3557
}
3558
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3559

3560
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3561
{
3562
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3563
		return false;
3564

3565 3566 3567 3568 3569
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3570
}
3571
EXPORT_SYMBOL(ath9k_hw_disable);
3572

3573
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3574
{
3575
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3576
	struct ath9k_channel *chan = ah->curchan;
3577
	struct ieee80211_channel *channel = chan->chan;
3578

3579
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3580

3581
	ah->eep_ops->set_txpower(ah, chan,
3582
				 ath9k_regd_get_ctl(regulatory, chan),
3583 3584 3585
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3586
				 (u32) regulatory->power_limit));
3587
}
3588
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3589

3590
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3591
{
3592
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3593
}
3594
EXPORT_SYMBOL(ath9k_hw_setmac);
3595

3596
void ath9k_hw_setopmode(struct ath_hw *ah)
3597
{
3598
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3599
}
3600
EXPORT_SYMBOL(ath9k_hw_setopmode);
3601

3602
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3603
{
S
Sujith 已提交
3604 3605
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3606
}
3607
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3608

3609
void ath9k_hw_write_associd(struct ath_hw *ah)
3610
{
3611 3612 3613 3614 3615
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3616
}
3617
EXPORT_SYMBOL(ath9k_hw_write_associd);
3618

3619
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3620
{
S
Sujith 已提交
3621
	u64 tsf;
3622

S
Sujith 已提交
3623 3624
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3625

S
Sujith 已提交
3626 3627
	return tsf;
}
3628
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3629

3630
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3631 3632
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3633
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3634
}
3635
EXPORT_SYMBOL(ath9k_hw_settsf64);
3636

3637
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3638
{
3639 3640
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3641 3642
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3643

S
Sujith 已提交
3644 3645
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3646
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3647

S
Sujith 已提交
3648
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3649 3650
{
	if (setting)
3651
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3652
	else
3653
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3654
}
3655
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3656

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3672
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3673
{
L
Luis R. Rodriguez 已提交
3674
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3675 3676
	u32 macmode;

L
Luis R. Rodriguez 已提交
3677
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3678 3679 3680
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3681

S
Sujith 已提交
3682
	REG_WRITE(ah, AR_2040_MODE, macmode);
3683
}
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3730
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3731 3732 3733
{
	return REG_READ(ah, AR_TSF_L32);
}
3734
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3748 3749 3750
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3763
EXPORT_SYMBOL(ath_gen_timer_alloc);
3764

3765 3766 3767 3768
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3779 3780 3781
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3805
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3806

3807
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3827
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3828 3829 3830 3831 3832 3833 3834 3835 3836

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3837
EXPORT_SYMBOL(ath_gen_timer_free);
3838 3839 3840 3841 3842 3843 3844 3845

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3846
	struct ath_common *common = ath9k_hw_common(ah);
3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3861 3862
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3863 3864 3865 3866 3867 3868 3869
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3870 3871
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3872 3873 3874
		timer->trigger(timer->arg);
	}
}
3875
EXPORT_SYMBOL(ath_gen_timer_isr);
3876

3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3899 3900
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3918
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3935
static const char *ath9k_hw_rf_name(u16 rf_version)
3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);
3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984

/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
static void ar9002_hw_attach_ops(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	priv_ops->init_cal_settings = ar9002_hw_init_cal_settings;
	priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
	priv_ops->macversion_supported = ar9002_hw_macversion_supported;

	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
}