Kconfig 65.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
config ARM
	bool
	default y
4
	select ARCH_HAVE_CUSTOM_GPIO_H
5
	select HAVE_AOUT
6
	select HAVE_DMA_API_DEBUG
7
	select HAVE_IDE if PCI || ISA || PCMCIA
8
	select HAVE_DMA_ATTRS
9 10
	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
	select CMA if (CPU_V6 || CPU_V6K || CPU_V7)
R
Russell King 已提交
11
	select HAVE_MEMBLOCK
12
	select RTC_LIB
13
	select SYS_SUPPORTS_APM_EMULATION
14
	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
15
	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
16
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
J
Jason Wessel 已提交
17
	select HAVE_ARCH_KGDB
18
	select HAVE_ARCH_TRACEHOOK
19
	select HAVE_KPROBES if !XIP_KERNEL
20
	select HAVE_KRETPROBES if (HAVE_KPROBES)
21
	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
22 23
	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
24
	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25
	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
26
	select HAVE_GENERIC_DMA_COHERENT
27 28
	select HAVE_KERNEL_GZIP
	select HAVE_KERNEL_LZO
29
	select HAVE_KERNEL_LZMA
30
	select HAVE_KERNEL_XZ
31
	select HAVE_IRQ_WORK
32 33
	select HAVE_PERF_EVENTS
	select PERF_USE_VMALLOC
34
	select HAVE_REGS_AND_STACK_ACCESS_API
35
	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36
	select HAVE_C_RECORDMCOUNT
37
	select HAVE_GENERIC_HARDIRQS
38 39
	select HARDIRQS_SW_RESEND
	select GENERIC_IRQ_PROBE
40
	select GENERIC_IRQ_SHOW
41 42
	select GENERIC_IRQ_PROBE
	select HARDIRQS_SW_RESEND
43
	select CPU_PM if (SUSPEND || CPU_IDLE)
44
	select GENERIC_PCI_IOMAP
45
	select HAVE_BPF_JIT
46
	select GENERIC_SMP_IDLE_THREAD
47 48
	select KTIME_SCALAR
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
L
Linus Torvalds 已提交
49 50
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
51
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
52
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
53
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
54 55 56
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

57 58 59
config ARM_HAS_SG_CHAIN
	bool

60 61 62 63 64 65 66 67
config NEED_SG_DMA_LENGTH
	bool

config ARM_DMA_USE_IOMMU
	select NEED_SG_DMA_LENGTH
	select ARM_HAS_SG_CHAIN
	bool

R
Russell King 已提交
68 69 70
config HAVE_PWM
	bool

71 72 73
config MIGHT_HAVE_PCI
	bool

74 75 76
config SYS_SUPPORTS_APM_EMULATION
	bool

D
David Brownell 已提交
77 78 79
config GENERIC_GPIO
	bool

80 81 82 83
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

84 85 86
config HAVE_PROC_CPU
	bool

A
Al Viro 已提交
87 88 89
config NO_IOPORT
	bool

L
Linus Torvalds 已提交
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
config EISA
	bool
	---help---
	  The Extended Industry Standard Architecture (EISA) bus was
	  developed as an open alternative to the IBM MicroChannel bus.

	  The EISA bus provided some of the features of the IBM MicroChannel
	  bus while maintaining backward compatibility with cards made for
	  the older ISA bus.  The EISA bus saw limited use between 1988 and
	  1995 when it was made obsolete by the PCI bus.

	  Say Y here if you are building a kernel for an EISA-based machine.

	  Otherwise, say N.

config SBUS
	bool

108 109 110 111
config STACKTRACE_SUPPORT
	bool
	default y

N
Nicolas Pitre 已提交
112 113 114 115 116
config HAVE_LATENCYTOP_SUPPORT
	bool
	depends on !SMP
	default y

117 118 119 120
config LOCKDEP_SUPPORT
	bool
	default y

R
Russell King 已提交
121 122 123 124
config TRACE_IRQFLAGS_SUPPORT
	bool
	default y

N
Nick Piggin 已提交
125 126 127 128 129
config GENERIC_LOCKBREAK
	bool
	default y
	depends on SMP && PREEMPT

L
Linus Torvalds 已提交
130 131 132 133 134 135 136
config RWSEM_GENERIC_SPINLOCK
	bool
	default y

config RWSEM_XCHGADD_ALGORITHM
	bool

137 138 139 140 141 142
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

143 144 145 146 147 148 149
config ARCH_HAS_CPUFREQ
	bool
	help
	  Internal node to signify that the ARCH has CPUFREQ support
	  and that the relevant menu configurations are displayed for
	  it.

150 151 152 153
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
154 155 156 157
config GENERIC_CALIBRATE_DELAY
	bool
	default y

158 159 160
config ARCH_MAY_HAVE_PC_FDC
	bool

161 162 163
config ZONE_DMA
	bool

164 165 166
config NEED_DMA_MAP_STATE
       def_bool y

167 168 169
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
170 171 172 173 174 175
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

176 177 178
config NEED_RET_TO_USER
	bool

179 180 181
config ARCH_MTD_XIP
	bool

182 183
config VECTORS_BASE
	hex
184
	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
185 186 187 188 189
	default DRAM_BASE if REMAP_VECTORS_TO_RAM
	default 0x00000000
	help
	  The base address of exception vectors.

190
config ARM_PATCH_PHYS_VIRT
191 192
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
193
	depends on !XIP_KERNEL && MMU
194 195
	depends on !ARCH_REALVIEW || !SPARSEMEM
	help
196 197 198
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
199

200
	  This can only be used with non-XIP MMU kernels where the base
201
	  of physical memory is at a 16MB boundary.
202

203 204 205
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
206

207 208 209 210 211 212 213
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

214
config NEED_MACH_MEMORY_H
215 216
	bool
	help
217 218 219
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
220

221
config PHYS_OFFSET
222
	hex "Physical address of main memory" if MMU
223
	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
224
	default DRAM_BASE if !MMU
225
	help
226 227
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
228

229 230 231 232
config GENERIC_BUG
	def_bool y
	depends on BUG

L
Linus Torvalds 已提交
233 234
source "init/Kconfig"

235 236
source "kernel/Kconfig.freezer"

L
Linus Torvalds 已提交
237 238
menu "System Type"

239 240 241 242 243 244 245
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

246 247 248 249
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
250 251
choice
	prompt "ARM system type"
252
	default ARCH_VERSATILE
L
Linus Torvalds 已提交
253

254 255 256
config ARCH_INTEGRATOR
	bool "ARM Ltd. Integrator family"
	select ARM_AMBA
257
	select ARCH_HAS_CPUFREQ
258
	select CLKDEV_LOOKUP
259
	select HAVE_MACH_CLKDEV
260
	select HAVE_TCM
261
	select ICST
262
	select GENERIC_CLOCKEVENTS
263
	select PLAT_VERSATILE
264
	select PLAT_VERSATILE_FPGA_IRQ
265
	select NEED_MACH_IO_H
266
	select NEED_MACH_MEMORY_H
267
	select SPARSE_IRQ
268
	select MULTI_IRQ_HANDLER
269 270 271 272 273 274
	help
	  Support for ARM's Integrator platform.

config ARCH_REALVIEW
	bool "ARM Ltd. RealView family"
	select ARM_AMBA
275
	select CLKDEV_LOOKUP
276
	select HAVE_MACH_CLKDEV
277
	select ICST
278
	select GENERIC_CLOCKEVENTS
279
	select ARCH_WANT_OPTIONAL_GPIOLIB
280
	select PLAT_VERSATILE
281
	select PLAT_VERSATILE_CLCD
282
	select ARM_TIMER_SP804
283
	select GPIO_PL061 if GPIOLIB
284
	select NEED_MACH_MEMORY_H
285 286 287 288 289 290 291
	help
	  This enables support for ARM Ltd RealView boards.

config ARCH_VERSATILE
	bool "ARM Ltd. Versatile family"
	select ARM_AMBA
	select ARM_VIC
292
	select CLKDEV_LOOKUP
293
	select HAVE_MACH_CLKDEV
294
	select ICST
295
	select GENERIC_CLOCKEVENTS
296
	select ARCH_WANT_OPTIONAL_GPIOLIB
297
	select PLAT_VERSATILE
298
	select PLAT_VERSATILE_CLCD
299
	select PLAT_VERSATILE_FPGA_IRQ
300
	select ARM_TIMER_SP804
301 302 303
	help
	  This enables support for ARM Ltd Versatile board.

304 305 306 307 308
config ARCH_VEXPRESS
	bool "ARM Ltd. Versatile Express family"
	select ARCH_WANT_OPTIONAL_GPIOLIB
	select ARM_AMBA
	select ARM_TIMER_SP804
309
	select CLKDEV_LOOKUP
310
	select HAVE_MACH_CLKDEV
311 312
	select GENERIC_CLOCKEVENTS
	select HAVE_CLK
313
	select HAVE_PATA_PLATFORM
314
	select ICST
315
	select NO_IOPORT
316
	select PLAT_VERSATILE
317
	select PLAT_VERSATILE_CLCD
318 319 320
	help
	  This enables support for the ARM Ltd Versatile Express boards.

321 322
config ARCH_AT91
	bool "Atmel AT91"
323
	select ARCH_REQUIRE_GPIOLIB
D
David Brownell 已提交
324
	select HAVE_CLK
325
	select CLKDEV_LOOKUP
326
	select IRQ_DOMAIN
R
Rob Herring 已提交
327
	select NEED_MACH_IO_H if PCCARD
328
	help
329 330
	  This enables support for systems based on Atmel
	  AT91RM9200 and AT91SAM9* processors.
331

332 333 334 335 336
config ARCH_BCMRING
	bool "Broadcom BCMRING"
	depends on MMU
	select CPU_V6
	select ARM_AMBA
337
	select ARM_TIMER_SP804
338
	select CLKDEV_LOOKUP
339 340 341 342 343
	select GENERIC_CLOCKEVENTS
	select ARCH_WANT_OPTIONAL_GPIOLIB
	help
	  Support for Broadcom's BCMRing platform.

344 345 346 347 348 349
config ARCH_HIGHBANK
	bool "Calxeda Highbank-based"
	select ARCH_WANT_OPTIONAL_GPIOLIB
	select ARM_AMBA
	select ARM_GIC
	select ARM_TIMER_SP804
350
	select CACHE_L2X0
351 352 353 354
	select CLKDEV_LOOKUP
	select CPU_V7
	select GENERIC_CLOCKEVENTS
	select HAVE_ARM_SCU
355
	select HAVE_SMP
356
	select SPARSE_IRQ
357 358 359 360
	select USE_OF
	help
	  Support for the Calxeda Highbank SoC based boards.

L
Linus Torvalds 已提交
361
config ARCH_CLPS711X
362
	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
363
	select CPU_ARM720T
364
	select ARCH_USES_GETTIMEOFFSET
365
	select NEED_MACH_MEMORY_H
366
	help
367
	  Support for Cirrus Logic 711x/721x/731x based boards.
L
Linus Torvalds 已提交
368

369 370
config ARCH_CNS3XXX
	bool "Cavium Networks CNS3XXX family"
I
Imre Kaloz 已提交
371
	select CPU_V6K
372 373
	select GENERIC_CLOCKEVENTS
	select ARM_GIC
374
	select MIGHT_HAVE_CACHE_L2X0
375
	select MIGHT_HAVE_PCI
376
	select PCI_DOMAINS if PCI
377 378 379
	help
	  Support for Cavium Networks CNS3XXX platform.

380 381 382 383
config ARCH_GEMINI
	bool "Cortina Systems Gemini"
	select CPU_FA526
	select ARCH_REQUIRE_GPIOLIB
384
	select ARCH_USES_GETTIMEOFFSET
385 386 387
	help
	  Support for the Cortina Systems Gemini family SoCs

A
Arnd Bergmann 已提交
388 389 390 391 392 393 394
config ARCH_PRIMA2
	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
	select CPU_V7
	select NO_IOPORT
	select GENERIC_CLOCKEVENTS
	select CLKDEV_LOOKUP
	select GENERIC_IRQ_CHIP
395
	select MIGHT_HAVE_CACHE_L2X0
396 397
	select PINCTRL
	select PINCTRL_SIRF
A
Arnd Bergmann 已提交
398 399 400 401 402
	select USE_OF
	select ZONE_DMA
	help
          Support for CSR SiRFSoC ARM Cortex A9 Platform

L
Linus Torvalds 已提交
403 404
config ARCH_EBSA110
	bool "EBSA-110"
405
	select CPU_SA110
406
	select ISA
407
	select NO_IOPORT
408
	select ARCH_USES_GETTIMEOFFSET
409
	select NEED_MACH_IO_H
410
	select NEED_MACH_MEMORY_H
L
Linus Torvalds 已提交
411 412
	help
	  This is an evaluation board for the StrongARM processor available
413
	  from Digital. It has limited hardware on-board, including an
L
Linus Torvalds 已提交
414 415 416
	  Ethernet interface, two PCMCIA sockets, two serial ports and a
	  parallel port.

417 418
config ARCH_EP93XX
	bool "EP93xx-based"
419
	select CPU_ARM920T
420 421
	select ARM_AMBA
	select ARM_VIC
422
	select CLKDEV_LOOKUP
M
Michael Buesch 已提交
423
	select ARCH_REQUIRE_GPIOLIB
424
	select ARCH_HAS_HOLES_MEMORYMODEL
425
	select ARCH_USES_GETTIMEOFFSET
426
	select NEED_MACH_MEMORY_H
427 428 429
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
430 431
config ARCH_FOOTBRIDGE
	bool "FootBridge"
432
	select CPU_SA110
L
Linus Torvalds 已提交
433
	select FOOTBRIDGE
434
	select GENERIC_CLOCKEVENTS
435
	select HAVE_IDE
436
	select NEED_MACH_IO_H
437
	select NEED_MACH_MEMORY_H
438 439 440
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
441

442 443 444 445
config ARCH_MXC
	bool "Freescale MXC/iMX-based"
	select GENERIC_CLOCKEVENTS
	select ARCH_REQUIRE_GPIOLIB
446
	select CLKDEV_LOOKUP
447
	select CLKSRC_MMIO
448
	select GENERIC_IRQ_CHIP
449
	select MULTI_IRQ_HANDLER
450 451 452
	help
	  Support for Freescale MXC/iMX-based family of processors

453 454 455 456
config ARCH_MXS
	bool "Freescale MXS-based"
	select GENERIC_CLOCKEVENTS
	select ARCH_REQUIRE_GPIOLIB
457
	select CLKDEV_LOOKUP
458
	select CLKSRC_MMIO
459
	select COMMON_CLK
460
	select HAVE_CLK_PREPARE
S
Shawn Guo 已提交
461
	select PINCTRL
462
	select USE_OF
463 464 465
	help
	  Support for Freescale MXS-based family of processors

466 467
config ARCH_NETX
	bool "Hilscher NetX based"
468
	select CLKSRC_MMIO
469
	select CPU_ARM926T
470
	select ARM_VIC
471
	select GENERIC_CLOCKEVENTS
472
	help
473 474 475 476
	  This enables support for systems based on the Hilscher NetX Soc

config ARCH_H720X
	bool "Hynix HMS720x-based"
477
	select CPU_ARM720T
478
	select ISA_DMA_API
479
	select ARCH_USES_GETTIMEOFFSET
480 481 482
	help
	  This enables support for systems based on the Hynix HMS720x

483 484 485
config ARCH_IOP13XX
	bool "IOP13xx-based"
	depends on MMU
486
	select CPU_XSC3
487 488 489
	select PLAT_IOP
	select PCI
	select ARCH_SUPPORTS_MSI
490
	select VMSPLIT_1G
491
	select NEED_MACH_IO_H
492
	select NEED_MACH_MEMORY_H
493
	select NEED_RET_TO_USER
494 495 496
	help
	  Support for Intel's IOP13XX (XScale) family of processors.

497 498
config ARCH_IOP32X
	bool "IOP32x-based"
499
	depends on MMU
500
	select CPU_XSCALE
501
	select NEED_MACH_IO_H
502
	select NEED_RET_TO_USER
503
	select PLAT_IOP
504
	select PCI
505
	select ARCH_REQUIRE_GPIOLIB
506
	help
507 508 509 510 511 512
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

config ARCH_IOP33X
	bool "IOP33x-based"
	depends on MMU
513
	select CPU_XSCALE
514
	select NEED_MACH_IO_H
515
	select NEED_RET_TO_USER
516
	select PLAT_IOP
517
	select PCI
518
	select ARCH_REQUIRE_GPIOLIB
519 520
	help
	  Support for Intel's IOP33X (XScale) family of processors.
L
Linus Torvalds 已提交
521

522 523
config ARCH_IXP4XX
	bool "IXP4xx-based"
524
	depends on MMU
525
	select ARCH_HAS_DMA_SET_COHERENT_MASK
526
	select CLKSRC_MMIO
527
	select CPU_XSCALE
528
	select ARCH_REQUIRE_GPIOLIB
529
	select GENERIC_CLOCKEVENTS
530
	select MIGHT_HAVE_PCI
531
	select NEED_MACH_IO_H
R
Russell King 已提交
532
	select DMABOUNCE if PCI
533
	help
534
	  Support for Intel's IXP4XX (XScale) family of processors.
535

536 537
config ARCH_DOVE
	bool "Marvell Dove"
538
	select CPU_V7
539 540 541
	select PCI
	select ARCH_REQUIRE_GPIOLIB
	select GENERIC_CLOCKEVENTS
542
	select NEED_MACH_IO_H
543 544 545 546
	select PLAT_ORION
	help
	  Support for the Marvell Dove SoC 88AP510

547 548
config ARCH_KIRKWOOD
	bool "Marvell Kirkwood"
549
	select CPU_FEROCEON
550
	select PCI
551
	select ARCH_REQUIRE_GPIOLIB
552
	select GENERIC_CLOCKEVENTS
553
	select NEED_MACH_IO_H
554 555 556 557 558
	select PLAT_ORION
	help
	  Support for the following Marvell Kirkwood series SoCs:
	  88F6180, 88F6192 and 88F6281.

559 560
config ARCH_LPC32XX
	bool "NXP LPC32XX"
561
	select CLKSRC_MMIO
562 563 564 565 566
	select CPU_ARM926T
	select ARCH_REQUIRE_GPIOLIB
	select HAVE_IDE
	select ARM_AMBA
	select USB_ARCH_HAS_OHCI
567
	select CLKDEV_LOOKUP
568
	select GENERIC_CLOCKEVENTS
569
	select USE_OF
570 571 572
	help
	  Support for the NXP LPC32XX family of processors

573 574
config ARCH_MV78XX0
	bool "Marvell MV78xx0"
575
	select CPU_FEROCEON
576
	select PCI
577
	select ARCH_REQUIRE_GPIOLIB
578
	select GENERIC_CLOCKEVENTS
579
	select NEED_MACH_IO_H
580 581 582 583 584
	select PLAT_ORION
	help
	  Support for the following Marvell MV78xx0 series SoCs:
	  MV781x0, MV782x0.

585
config ARCH_ORION5X
586 587
	bool "Marvell Orion"
	depends on MMU
588
	select CPU_FEROCEON
T
Tzachi Perelstein 已提交
589
	select PCI
590
	select ARCH_REQUIRE_GPIOLIB
591
	select GENERIC_CLOCKEVENTS
L
Lennert Buytenhek 已提交
592
	select PLAT_ORION
593
	help
594
	  Support for the following Marvell Orion 5x series SoCs:
595
	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
596
	  Orion-2 (5281), Orion-1-90 (6183).
597

598
config ARCH_MMP
599
	bool "Marvell PXA168/910/MMP2"
600 601
	depends on MMU
	select ARCH_REQUIRE_GPIOLIB
602
	select CLKDEV_LOOKUP
603
	select GENERIC_CLOCKEVENTS
604
	select GPIO_PXA
H
Haojian Zhuang 已提交
605
	select IRQ_DOMAIN
606
	select PLAT_PXA
H
Haojian Zhuang 已提交
607
	select SPARSE_IRQ
L
Leo Yan 已提交
608
	select GENERIC_ALLOCATOR
609
	help
610
	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
611 612 613 614

config ARCH_KS8695
	bool "Micrel/Kendin KS8695"
	select CPU_ARM922T
615
	select ARCH_REQUIRE_GPIOLIB
616
	select ARCH_USES_GETTIMEOFFSET
617
	select NEED_MACH_MEMORY_H
618 619 620 621 622 623 624
	help
	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
	  System-on-Chip devices.

config ARCH_W90X900
	bool "Nuvoton W90X900 CPU"
	select CPU_ARM926T
625
	select ARCH_REQUIRE_GPIOLIB
626
	select CLKDEV_LOOKUP
627
	select CLKSRC_MMIO
628
	select GENERIC_CLOCKEVENTS
629
	help
630 631 632 633 634 635 636
	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
	  At present, the w90x900 has been renamed nuc900, regarding
	  the ARM series product line, you can login the following
	  link address to know more.

	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
637

638 639
config ARCH_TEGRA
	bool "NVIDIA Tegra"
R
Russell King 已提交
640
	select CLKDEV_LOOKUP
641
	select CLKSRC_MMIO
642 643 644
	select GENERIC_CLOCKEVENTS
	select GENERIC_GPIO
	select HAVE_CLK
645
	select HAVE_SMP
646
	select MIGHT_HAVE_CACHE_L2X0
647
	select NEED_MACH_IO_H if PCI
C
Colin Cross 已提交
648
	select ARCH_HAS_CPUFREQ
649 650 651 652
	help
	  This enables support for NVIDIA Tegra based systems (Tegra APX,
	  Tegra 6xx and Tegra 2 series).

653 654 655 656 657 658 659 660 661 662 663
config ARCH_PICOXCELL
	bool "Picochip picoXcell"
	select ARCH_REQUIRE_GPIOLIB
	select ARM_PATCH_PHYS_VIRT
	select ARM_VIC
	select CPU_V6K
	select DW_APB_TIMER
	select GENERIC_CLOCKEVENTS
	select GENERIC_GPIO
	select HAVE_TCM
	select NO_IOPORT
664
	select SPARSE_IRQ
665 666 667 668 669 670
	select USE_OF
	help
	  This enables support for systems based on the Picochip picoXcell
	  family of Femtocell devices.  The picoxcell support requires device tree
	  for all boards.

671 672
config ARCH_PNX4008
	bool "Philips Nexperia PNX4008 Mobile"
673
	select CPU_ARM926T
674
	select CLKDEV_LOOKUP
675
	select ARCH_USES_GETTIMEOFFSET
676 677 678
	help
	  This enables support for Philips PNX4008 mobile platform.

L
Linus Torvalds 已提交
679
config ARCH_PXA
E
eric miao 已提交
680
	bool "PXA2xx/PXA3xx-based"
681
	depends on MMU
682
	select ARCH_MTD_XIP
683
	select ARCH_HAS_CPUFREQ
684
	select CLKDEV_LOOKUP
685
	select CLKSRC_MMIO
M
Michael Buesch 已提交
686
	select ARCH_REQUIRE_GPIOLIB
687
	select GENERIC_CLOCKEVENTS
688
	select GPIO_PXA
689
	select PLAT_PXA
690
	select SPARSE_IRQ
E
Eric Miao 已提交
691
	select AUTO_ZRELADDR
692
	select MULTI_IRQ_HANDLER
693
	select ARM_CPU_SUSPEND if PM
694
	select HAVE_IDE
695
	help
E
eric miao 已提交
696
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
697

698 699
config ARCH_MSM
	bool "Qualcomm MSM"
700
	select HAVE_CLK
701
	select GENERIC_CLOCKEVENTS
P
Pavel Machek 已提交
702
	select ARCH_REQUIRE_GPIOLIB
S
Stephen Boyd 已提交
703
	select CLKDEV_LOOKUP
704
	help
705 706 707 708 709
	  Support for Qualcomm MSM/QSD based systems.  This runs on the
	  apps processor of the MSM/QSD and depends on a shared memory
	  interface to the modem processor which runs the baseband
	  stack and controls some vital subsystems
	  (clock and power control, etc).
710

711
config ARCH_SHMOBILE
712 713
	bool "Renesas SH-Mobile / R-Mobile"
	select HAVE_CLK
P
Paul Mundt 已提交
714
	select CLKDEV_LOOKUP
715
	select HAVE_MACH_CLKDEV
716
	select HAVE_SMP
717
	select GENERIC_CLOCKEVENTS
718
	select MIGHT_HAVE_CACHE_L2X0
719 720
	select NO_IOPORT
	select SPARSE_IRQ
721
	select MULTI_IRQ_HANDLER
722
	select PM_GENERIC_DOMAINS if PM
723
	select NEED_MACH_MEMORY_H
724
	help
725
	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
726

L
Linus Torvalds 已提交
727 728 729 730
config ARCH_RPC
	bool "RiscPC"
	select ARCH_ACORN
	select FIQ
731
	select ARCH_MAY_HAVE_PC_FDC
732
	select HAVE_PATA_PLATFORM
733
	select ISA_DMA_API
A
Al Viro 已提交
734
	select NO_IOPORT
735
	select ARCH_SPARSEMEM_ENABLE
736
	select ARCH_USES_GETTIMEOFFSET
737
	select HAVE_IDE
738
	select NEED_MACH_IO_H
739
	select NEED_MACH_MEMORY_H
L
Linus Torvalds 已提交
740 741 742 743 744 745
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
746
	select CLKSRC_MMIO
747
	select CPU_SA1100
748
	select ISA
749
	select ARCH_SPARSEMEM_ENABLE
750
	select ARCH_MTD_XIP
751
	select ARCH_HAS_CPUFREQ
R
Russell King 已提交
752
	select CPU_FREQ
753
	select GENERIC_CLOCKEVENTS
J
Jett.Zhou 已提交
754
	select CLKDEV_LOOKUP
M
Michael Buesch 已提交
755
	select ARCH_REQUIRE_GPIOLIB
756
	select HAVE_IDE
757
	select NEED_MACH_MEMORY_H
758
	select SPARSE_IRQ
759 760
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
761

762 763
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
D
David Brownell 已提交
764
	select GENERIC_GPIO
B
Ben Dooks 已提交
765
	select ARCH_HAS_CPUFREQ
766
	select HAVE_CLK
767
	select CLKDEV_LOOKUP
768
	select ARCH_USES_GETTIMEOFFSET
769
	select HAVE_S3C2410_I2C if I2C
770 771
	select HAVE_S3C_RTC if RTC_CLASS
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
772
	select NEED_MACH_IO_H
L
Linus Torvalds 已提交
773
	help
774 775 776 777
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
778

B
Ben Dooks 已提交
779 780
config ARCH_S3C64XX
	bool "Samsung S3C64XX"
781
	select PLAT_SAMSUNG
782 783
	select CPU_V6
	select ARM_VIC
B
Ben Dooks 已提交
784
	select HAVE_CLK
M
Mark Brown 已提交
785
	select HAVE_TCM
786
	select CLKDEV_LOOKUP
787
	select NO_IOPORT
788
	select ARCH_USES_GETTIMEOFFSET
789
	select ARCH_HAS_CPUFREQ
790 791 792 793 794 795 796
	select ARCH_REQUIRE_GPIOLIB
	select SAMSUNG_CLKSRC
	select SAMSUNG_IRQ_VIC_TIMER
	select S3C_GPIO_TRACK
	select S3C_DEV_NAND
	select USB_ARCH_HAS_OHCI
	select SAMSUNG_GPIOLIB_4BIT
797
	select HAVE_S3C2410_I2C if I2C
798
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
B
Ben Dooks 已提交
799 800 801
	help
	  Samsung S3C64XX series based systems

802 803
config ARCH_S5P64X0
	bool "Samsung S5P6440 S5P6450"
804 805 806
	select CPU_V6
	select GENERIC_GPIO
	select HAVE_CLK
807
	select CLKDEV_LOOKUP
808
	select CLKSRC_MMIO
809
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
810
	select GENERIC_CLOCKEVENTS
811
	select HAVE_S3C2410_I2C if I2C
812
	select HAVE_S3C_RTC if RTC_CLASS
813
	help
814 815
	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
	  SMDK6450.
816

817 818
config ARCH_S5PC100
	bool "Samsung S5PC100"
819 820
	select GENERIC_GPIO
	select HAVE_CLK
821
	select CLKDEV_LOOKUP
822
	select CPU_V7
823
	select ARCH_USES_GETTIMEOFFSET
824
	select HAVE_S3C2410_I2C if I2C
825
	select HAVE_S3C_RTC if RTC_CLASS
826
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
827
	help
828
	  Samsung S5PC100 series based systems
829

830 831 832
config ARCH_S5PV210
	bool "Samsung S5PV210/S5PC110"
	select CPU_V7
833
	select ARCH_SPARSEMEM_ENABLE
834
	select ARCH_HAS_HOLES_MEMORYMODEL
835 836
	select GENERIC_GPIO
	select HAVE_CLK
837
	select CLKDEV_LOOKUP
838
	select CLKSRC_MMIO
839
	select ARCH_HAS_CPUFREQ
840
	select GENERIC_CLOCKEVENTS
841
	select HAVE_S3C2410_I2C if I2C
842
	select HAVE_S3C_RTC if RTC_CLASS
843
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
844
	select NEED_MACH_MEMORY_H
845 846 847
	help
	  Samsung S5PV210/S5PC110 series based systems

848 849
config ARCH_EXYNOS
	bool "SAMSUNG EXYNOS"
850
	select CPU_V7
851
	select ARCH_SPARSEMEM_ENABLE
852
	select ARCH_HAS_HOLES_MEMORYMODEL
853 854
	select GENERIC_GPIO
	select HAVE_CLK
855
	select CLKDEV_LOOKUP
856
	select ARCH_HAS_CPUFREQ
857
	select GENERIC_CLOCKEVENTS
858
	select HAVE_S3C_RTC if RTC_CLASS
859
	select HAVE_S3C2410_I2C if I2C
860
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
861
	select NEED_MACH_MEMORY_H
862
	help
863
	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
864

L
Linus Torvalds 已提交
865 866
config ARCH_SHARK
	bool "Shark"
867
	select CPU_SA110
868 869
	select ISA
	select ISA_DMA
870
	select ZONE_DMA
871
	select PCI
872
	select ARCH_USES_GETTIMEOFFSET
873
	select NEED_MACH_MEMORY_H
874
	select NEED_MACH_IO_H
875 876 877
	help
	  Support for the StrongARM based Digital DNARD machine, also known
	  as "Shark" (<http://www.shark-linux.de/shark.html>).
L
Linus Torvalds 已提交
878

879 880 881
config ARCH_U300
	bool "ST-Ericsson U300 Series"
	depends on MMU
882
	select CLKSRC_MMIO
883
	select CPU_ARM926T
884
	select HAVE_TCM
885
	select ARM_AMBA
886
	select ARM_PATCH_PHYS_VIRT
887 888
	select ARM_VIC
	select GENERIC_CLOCKEVENTS
889
	select CLKDEV_LOOKUP
890
	select HAVE_MACH_CLKDEV
891
	select GENERIC_GPIO
892
	select ARCH_REQUIRE_GPIOLIB
893 894 895
	help
	  Support for ST-Ericsson U300 series mobile platforms.

896 897
config ARCH_U8500
	bool "ST-Ericsson U8500 Series"
A
Arnd Bergmann 已提交
898
	depends on MMU
899 900 901
	select CPU_V7
	select ARM_AMBA
	select GENERIC_CLOCKEVENTS
902
	select CLKDEV_LOOKUP
903
	select ARCH_REQUIRE_GPIOLIB
904
	select ARCH_HAS_CPUFREQ
905
	select HAVE_SMP
906
	select MIGHT_HAVE_CACHE_L2X0
907 908 909 910 911 912 913 914
	help
	  Support for ST-Ericsson's Ux500 architecture

config ARCH_NOMADIK
	bool "STMicroelectronics Nomadik"
	select ARM_AMBA
	select ARM_VIC
	select CPU_ARM926T
915
	select CLKDEV_LOOKUP
916
	select GENERIC_CLOCKEVENTS
917
	select PINCTRL
918
	select MIGHT_HAVE_CACHE_L2X0
919 920 921 922
	select ARCH_REQUIRE_GPIOLIB
	help
	  Support for the Nomadik platform by ST-Ericsson

923 924 925
config ARCH_DAVINCI
	bool "TI DaVinci"
	select GENERIC_CLOCKEVENTS
926
	select ARCH_REQUIRE_GPIOLIB
927
	select ZONE_DMA
928
	select HAVE_IDE
929
	select CLKDEV_LOOKUP
D
David Brownell 已提交
930
	select GENERIC_ALLOCATOR
R
Russell King 已提交
931
	select GENERIC_IRQ_CHIP
932
	select ARCH_HAS_HOLES_MEMORYMODEL
933 934 935
	help
	  Support for TI's DaVinci platform.

936 937
config ARCH_OMAP
	bool "TI OMAP"
938
	select HAVE_CLK
M
Michael Buesch 已提交
939
	select ARCH_REQUIRE_GPIOLIB
940
	select ARCH_HAS_CPUFREQ
941
	select CLKSRC_MMIO
942
	select GENERIC_CLOCKEVENTS
943
	select ARCH_HAS_HOLES_MEMORYMODEL
944
	help
945
	  Support for TI's OMAP platform (OMAP1/2/3/4).
946

947 948 949 950
config PLAT_SPEAR
	bool "ST SPEAr"
	select ARM_AMBA
	select ARCH_REQUIRE_GPIOLIB
951
	select CLKDEV_LOOKUP
952
	select COMMON_CLK
953
	select CLKSRC_MMIO
954 955 956 957 958
	select GENERIC_CLOCKEVENTS
	select HAVE_CLK
	help
	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).

959 960 961 962 963 964 965 966 967 968
config ARCH_VT8500
	bool "VIA/WonderMedia 85xx"
	select CPU_ARM926T
	select GENERIC_GPIO
	select ARCH_HAS_CPUFREQ
	select GENERIC_CLOCKEVENTS
	select ARCH_REQUIRE_GPIOLIB
	select HAVE_PWM
	help
	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
969

970 971
config ARCH_ZYNQ
	bool "Xilinx Zynq ARM Cortex A9 Platform"
972 973 974
	select CPU_V7
	select GENERIC_CLOCKEVENTS
	select CLKDEV_LOOKUP
975 976 977
	select ARM_GIC
	select ARM_AMBA
	select ICST
978
	select MIGHT_HAVE_CACHE_L2X0
979 980
	select USE_OF
	help
981
	  Support for Xilinx Zynq ARM Cortex A9 Platform
L
Linus Torvalds 已提交
982 983
endchoice

984 985 986 987 988
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
989 990 991 992
source "arch/arm/mach-at91/Kconfig"

source "arch/arm/mach-bcmring/Kconfig"

L
Linus Torvalds 已提交
993 994
source "arch/arm/mach-clps711x/Kconfig"

995 996
source "arch/arm/mach-cns3xxx/Kconfig"

997 998 999 1000
source "arch/arm/mach-davinci/Kconfig"

source "arch/arm/mach-dove/Kconfig"

1001 1002
source "arch/arm/mach-ep93xx/Kconfig"

L
Linus Torvalds 已提交
1003 1004
source "arch/arm/mach-footbridge/Kconfig"

1005 1006
source "arch/arm/mach-gemini/Kconfig"

1007 1008
source "arch/arm/mach-h720x/Kconfig"

L
Linus Torvalds 已提交
1009 1010
source "arch/arm/mach-integrator/Kconfig"

1011 1012 1013
source "arch/arm/mach-iop32x/Kconfig"

source "arch/arm/mach-iop33x/Kconfig"
L
Linus Torvalds 已提交
1014

1015 1016
source "arch/arm/mach-iop13xx/Kconfig"

L
Linus Torvalds 已提交
1017 1018
source "arch/arm/mach-ixp4xx/Kconfig"

1019 1020 1021 1022
source "arch/arm/mach-kirkwood/Kconfig"

source "arch/arm/mach-ks8695/Kconfig"

1023 1024
source "arch/arm/mach-lpc32xx/Kconfig"

1025 1026
source "arch/arm/mach-msm/Kconfig"

1027 1028
source "arch/arm/mach-mv78xx0/Kconfig"

1029
source "arch/arm/plat-mxc/Kconfig"
L
Linus Torvalds 已提交
1030

1031 1032
source "arch/arm/mach-mxs/Kconfig"

1033
source "arch/arm/mach-netx/Kconfig"
1034

1035 1036 1037
source "arch/arm/mach-nomadik/Kconfig"
source "arch/arm/plat-nomadik/Kconfig"

1038 1039 1040
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
1041

1042 1043
source "arch/arm/mach-omap2/Kconfig"

1044
source "arch/arm/mach-orion5x/Kconfig"
1045

1046 1047
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
1048

1049 1050 1051 1052 1053
source "arch/arm/mach-mmp/Kconfig"

source "arch/arm/mach-realview/Kconfig"

source "arch/arm/mach-sa1100/Kconfig"
1054

1055
source "arch/arm/plat-samsung/Kconfig"
1056 1057
source "arch/arm/plat-s3c24xx/Kconfig"

1058
source "arch/arm/plat-spear/Kconfig"
1059

1060
source "arch/arm/mach-s3c24xx/Kconfig"
1061
if ARCH_S3C24XX
1062 1063 1064
source "arch/arm/mach-s3c2412/Kconfig"
source "arch/arm/mach-s3c2440/Kconfig"
endif
L
Linus Torvalds 已提交
1065

B
Ben Dooks 已提交
1066
if ARCH_S3C64XX
1067
source "arch/arm/mach-s3c64xx/Kconfig"
B
Ben Dooks 已提交
1068 1069
endif

1070
source "arch/arm/mach-s5p64x0/Kconfig"
1071

1072 1073
source "arch/arm/mach-s5pc100/Kconfig"

1074 1075
source "arch/arm/mach-s5pv210/Kconfig"

1076
source "arch/arm/mach-exynos/Kconfig"
1077

1078
source "arch/arm/mach-shmobile/Kconfig"
1079

1080 1081
source "arch/arm/mach-tegra/Kconfig"

1082
source "arch/arm/mach-u300/Kconfig"
L
Linus Torvalds 已提交
1083

1084
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
1085 1086 1087

source "arch/arm/mach-versatile/Kconfig"

1088
source "arch/arm/mach-vexpress/Kconfig"
1089
source "arch/arm/plat-versatile/Kconfig"
1090

1091 1092
source "arch/arm/mach-vt8500/Kconfig"

1093 1094
source "arch/arm/mach-w90x900/Kconfig"

L
Linus Torvalds 已提交
1095 1096 1097 1098
# Definitions to make life easier
config ARCH_ACORN
	bool

1099 1100
config PLAT_IOP
	bool
M
Mikael Pettersson 已提交
1101
	select GENERIC_CLOCKEVENTS
1102

L
Lennert Buytenhek 已提交
1103 1104
config PLAT_ORION
	bool
1105
	select CLKSRC_MMIO
R
Russell King 已提交
1106
	select GENERIC_IRQ_CHIP
1107
	select COMMON_CLK
L
Lennert Buytenhek 已提交
1108

1109 1110 1111
config PLAT_PXA
	bool

1112 1113 1114
config PLAT_VERSATILE
	bool

1115 1116
config ARM_TIMER_SP804
	bool
1117
	select CLKSRC_MMIO
1118
	select HAVE_SCHED_CLOCK
1119

L
Linus Torvalds 已提交
1120 1121
source arch/arm/mm/Kconfig

1122 1123 1124 1125 1126
config ARM_NR_BANKS
	int
	default 16 if ARCH_EP93XX
	default 8

1127 1128
config IWMMXT
	bool "Enable iWMMXt support"
1129 1130
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1131 1132 1133 1134
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

L
Linus Torvalds 已提交
1135 1136
config XSCALE_PMU
	bool
1137
	depends on CPU_XSCALE
L
Linus Torvalds 已提交
1138 1139
	default y

1140
config CPU_HAS_PMU
1141
	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
1142
		   (!ARCH_OMAP3 || OMAP3_EMU)
1143 1144 1145
	default y
	bool

1146 1147 1148 1149 1150
config MULTI_IRQ_HANDLER
	bool
	help
	  Allow each machine to specify it's own IRQ handler at run time.

1151 1152 1153 1154
if !MMU
source "arch/arm/Kconfig-nommu"
endif

1155 1156 1157 1158 1159 1160 1161 1162 1163
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

1164 1165
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1166
	depends on CPU_V6 || CPU_V6K
1167 1168 1169 1170 1171 1172
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

1240
config PL310_ERRATA_588369
1241
	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1242
	depends on CACHE_L2X0
1243 1244 1245 1246 1247 1248 1249 1250
	help
	   The PL310 L2 cache controller implements three types of Clean &
	   Invalidate maintenance operations: by Physical Address
	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
	   They are architecturally defined to behave as the execution of a
	   clean operation followed immediately by an invalidate operation,
	   both performing to the same memory location. This functionality
	   is not correctly implemented in PL310 as clean lines are not
1251
	   invalidated as a result of these operations.
1252 1253 1254

config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1255
	depends on CPU_V7
1256 1257 1258 1259 1260 1261 1262 1263
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
1264

R
Russell King 已提交
1265
config PL310_ERRATA_727915
1266
	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
R
Russell King 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275
	depends on CACHE_L2X0
	help
	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
	  operation (offset 0x7FC). This operation runs in background so that
	  PL310 can handle normal accesses while it is in progress. Under very
	  rare circumstances, due to this erratum, write data can be lost when
	  PL310 treats a cacheable write transaction during a Clean &
	  Invalidate by Way operation.

1276 1277 1278 1279 1280
config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
	help
	  This option enables the workaround for the 743622 Cortex-A9
1281
	  (r2p*) erratum. Under very rare conditions, a faulty
1282 1283 1284 1285 1286 1287 1288
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

1289 1290
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1291
	depends on CPU_V7
1292 1293 1294 1295 1296 1297 1298
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

1299 1300
config PL310_ERRATA_753970
	bool "PL310 errata: cache sync operation may be faulty"
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	depends on CACHE_PL310
	help
	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.

	  Under some condition the effect of cache sync operation on
	  the store buffer still remains when the operation completes.
	  This means that the store buffer is always asked to drain and
	  this prevents it from merging any further writes. The workaround
	  is to replace the normal offset of cache sync operation (0x730)
	  by another offset targeting an unmapped PL310 register 0x740.
	  This has the same effect as the cache sync operation: store buffer
	  drain and waiting for all buffers empty.

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
	depends on CPU_V6 && !SMP
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
config PL310_ERRATA_769419
	bool "PL310 errata: no automatic Store Buffer drain"
	depends on CACHE_L2X0
	help
	  On revisions of the PL310 prior to r3p2, the Store Buffer does
	  not automatically drain. This can cause normal, non-cacheable
	  writes to be retained when the memory system is idle, leading
	  to suboptimal I/O performance for drivers using coherent DMA.
	  This option adds a write barrier to the cpu_idle loop so that,
	  on systems with an outer cache, the store buffer is drained
	  explicitly.

L
Linus Torvalds 已提交
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ARM_AMBA
	bool

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1392
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1393 1394
config ISA_DMA
	bool
1395
	select ISA_DMA_API
L
Linus Torvalds 已提交
1396

1397
# Select ISA DMA interface
A
Al Viro 已提交
1398 1399 1400
config ISA_DMA_API
	bool

L
Linus Torvalds 已提交
1401
config PCI
1402
	bool "PCI support" if MIGHT_HAVE_PCI
L
Linus Torvalds 已提交
1403 1404 1405 1406 1407 1408
	help
	  Find out whether you have a PCI motherboard. PCI is the name of a
	  bus system, i.e. the way the CPU talks to the other stuff inside
	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
	  VESA. If you have PCI, say Y, otherwise N.

1409 1410 1411 1412
config PCI_DOMAINS
	bool
	depends on PCI

1413 1414 1415 1416 1417 1418
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

1419 1420 1421
config PCI_SYSCALL
	def_bool PCI

L
Linus Torvalds 已提交
1422 1423 1424 1425 1426 1427
# Select the host bridge type
config PCI_HOST_VIA82C505
	bool
	depends on PCI && ARCH_SHARK
	default y

M
Mike Rapoport 已提交
1428 1429 1430 1431 1432 1433
config PCI_HOST_ITE8152
	bool
	depends on PCI && MACH_ARMCORE
	default y
	select DMABOUNCE

L
Linus Torvalds 已提交
1434 1435 1436 1437 1438 1439 1440 1441
source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

endmenu

menu "Kernel Features"

1442 1443 1444 1445 1446 1447 1448 1449 1450
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1451
config SMP
1452
	bool "Symmetric Multi-Processing"
1453
	depends on CPU_V6K || CPU_V7
1454
	depends on GENERIC_CLOCKEVENTS
1455
	depends on HAVE_SMP
A
Arnd Bergmann 已提交
1456
	depends on MMU
1457
	select USE_GENERIC_SMP_HELPERS
1458
	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
L
Linus Torvalds 已提交
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	help
	  This enables support for systems with more than one CPU. If you have
	  a system with only one CPU, like most personal computers, say N. If
	  you have a system with more than one CPU, say Y.

	  If you say N here, the kernel will run on single and multiprocessor
	  machines, but will use only one CPU of a multiprocessor machine. If
	  you say Y here, the kernel will run on many, but not all, single
	  processor machines. On a single processor machine, the kernel will
	  run faster if you say N here.

P
Paul Bolle 已提交
1470
	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
L
Linus Torvalds 已提交
1471
	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1472
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1473 1474 1475

	  If you don't know what to do here, say N.

1476 1477 1478
config SMP_ON_UP
	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
	depends on EXPERIMENTAL
1479
	depends on SMP && !XIP_KERNEL
1480 1481 1482 1483 1484 1485 1486 1487 1488
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1514 1515 1516 1517 1518
config HAVE_ARM_SCU
	bool
	help
	  This option enables support for the ARM system coherency unit

1519 1520 1521 1522 1523 1524
config ARM_ARCH_TIMER
	bool "Architected timer support"
	depends on CPU_V7
	help
	  This option enables support for the ARM architected timer

1525 1526 1527 1528 1529 1530
config HAVE_ARM_TWD
	bool
	depends on SMP
	help
	  This options enables support for the ARM timer and watchdog unit

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
choice
	prompt "Memory split"
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
	default 0xC0000000

L
Linus Torvalds 已提交
1554 1555 1556 1557 1558 1559
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
	range 2 32
	depends on SMP
	default "4"

1560 1561 1562 1563 1564 1565 1566
config HOTPLUG_CPU
	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
	depends on SMP && HOTPLUG && EXPERIMENTAL
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1567 1568
config LOCAL_TIMERS
	bool "Use local timer interrupts"
1569
	depends on SMP
1570
	default y
1571
	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1572 1573 1574 1575 1576 1577
	help
	  Enable support for local timers on SMP platforms, rather then the
	  legacy IPI broadcast method.  Local timers allows the system
	  accounting to be spread across the timer interval, preventing a
	  "thundering herd" at every timer tick.

1578 1579
config ARCH_NR_GPIO
	int
1580
	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1581
	default 355 if ARCH_U8500
1582
	default 264 if MACH_H4700
1583 1584 1585 1586 1587 1588
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

1589
source kernel/Kconfig.preempt
L
Linus Torvalds 已提交
1590

1591 1592
config HZ
	int
1593
	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
K
Kukjin Kim 已提交
1594
		ARCH_S5PV210 || ARCH_EXYNOS4
1595
	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1596
	default AT91_TIMER_HZ if ARCH_AT91
1597
	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1598 1599
	default 100

1600
config THUMB2_KERNEL
1601
	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1602
	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
1603 1604
	select AEABI
	select ARM_ASM_UNIFIED
1605
	select ARM_UNWIND
1606 1607 1608 1609 1610 1611 1612
	help
	  By enabling this option, the kernel will be compiled in
	  Thumb-2 mode. A compiler/assembler that understand the unified
	  ARM-Thumb syntax is needed.

	  If unsure, say N.

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
config THUMB2_AVOID_R_ARM_THM_JUMP11
	bool "Work around buggy Thumb-2 short branch relocations in gas"
	depends on THUMB2_KERNEL && MODULES
	default y
	help
	  Various binutils versions can resolve Thumb-2 branches to
	  locally-defined, preemptible global symbols as short-range "b.n"
	  branch instructions.

	  This is a problem, because there's no guarantee the final
	  destination of the symbol, or any candidate locations for a
	  trampoline, are within range of the branch.  For this reason, the
	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
	  relocation in modules at all, and it makes little sense to add
	  support.

	  The symptom is that the kernel fails with an "unsupported
	  relocation" error when loading some modules.

	  Until fixed tools are available, passing
	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
	  code which hits this problem, at the cost of a bit of extra runtime
	  stack usage in some cases.

	  The problem is described in more detail at:
	      https://bugs.launchpad.net/binutils-linaro/+bug/725126

	  Only Thumb-2 kernels are affected.

	  Unless you are sure your tools don't have this problem, say Y.

1644 1645 1646
config ARM_ASM_UNIFIED
	bool

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
config AEABI
	bool "Use the ARM EABI to compile the kernel"
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1662
config OABI_COMPAT
1663
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1664
	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
	default y
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
	  at all). If in doubt say Y.

1679
config ARCH_HAS_HOLES_MEMORYMODEL
1680 1681
	bool

1682 1683 1684
config ARCH_SPARSEMEM_ENABLE
	bool

1685 1686 1687
config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

1688
config ARCH_SELECT_MEMORY_MODEL
R
Russell King 已提交
1689
	def_bool ARCH_SPARSEMEM_ENABLE
Y
Yasunori Goto 已提交
1690

1691 1692 1693
config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

N
Nicolas Pitre 已提交
1694
config HIGHMEM
1695 1696
	bool "High Memory Support"
	depends on MMU
N
Nicolas Pitre 已提交
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1711 1712 1713 1714
config HIGHPTE
	bool "Allocate 2nd-level pagetables from highmem"
	depends on HIGHMEM

1715 1716
config HW_PERF_EVENTS
	bool "Enable hardware performance counter support for perf events"
1717
	depends on PERF_EVENTS && CPU_HAS_PMU
1718 1719 1720 1721 1722
	default y
	help
	  Enable hardware performance counter support for perf events. If
	  disabled, perf events will use software events only.

1723 1724
source "mm/Kconfig"

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
config FORCE_MAX_ZONEORDER
	int "Maximum zone order" if ARCH_SHMOBILE
	range 11 64 if ARCH_SHMOBILE
	default "9" if SA1111
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1741 1742
config LEDS
	bool "Timer and CPU usage LEDs"
1743
	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
1744
		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
L
Linus Torvalds 已提交
1745 1746
		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
1747
		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
1748
		   ARCH_AT91 || ARCH_DAVINCI || \
1749
		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
L
Linus Torvalds 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	help
	  If you say Y here, the LEDs on your machine will be used
	  to provide useful information about your current system status.

	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
	  be able to select which LEDs are active using the options below. If
	  you are compiling a kernel for the EBSA-110 or the LART however, the
	  red LED will simply flash regularly to indicate that the system is
	  still functional. It is safe to say Y here if you have a CATS
	  system, but the driver will do nothing.

config LEDS_TIMER
	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
D
David Brownell 已提交
1763 1764
			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
			    || MACH_OMAP_PERSEUS2
L
Linus Torvalds 已提交
1765
	depends on LEDS
1766
	depends on !GENERIC_CLOCKEVENTS
L
Linus Torvalds 已提交
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
	default y if ARCH_EBSA110
	help
	  If you say Y here, one of the system LEDs (the green one on the
	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
	  will flash regularly to indicate that the system is still
	  operational. This is mainly useful to kernel hackers who are
	  debugging unstable kernels.

	  The LART uses the same LED for both Timer LED and CPU usage LED
	  functions. You may choose to use both, but the Timer LED function
	  will overrule the CPU usage LED.

config LEDS_CPU
	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
D
David Brownell 已提交
1781 1782 1783
			!ARCH_OMAP) \
			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
			|| MACH_OMAP_PERSEUS2
L
Linus Torvalds 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	depends on LEDS
	help
	  If you say Y here, the red LED will be used to give a good real
	  time indication of CPU usage, by lighting whenever the idle task
	  is not currently executing.

	  The LART uses the same LED for both Timer LED and CPU usage LED
	  functions. You may choose to use both, but the Timer LED function
	  will overrule the CPU usage LED.

config ALIGNMENT_TRAP
	bool
1796
	depends on CPU_CP15_MMU
L
Linus Torvalds 已提交
1797
	default y if !ARCH_EBSA110
1798
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1799
	help
1800
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1801 1802 1803 1804 1805 1806 1807
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
config UACCESS_WITH_MEMCPY
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
	depends on MMU && EXPERIMENTAL
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

N
Nicolas Pitre 已提交
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
config SECCOMP
	bool
	prompt "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

1838 1839
config CC_STACKPROTECTOR
	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1840
	depends on EXPERIMENTAL
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	help
	  This option turns on the -fstack-protector GCC feature. This
	  feature puts, at the beginning of functions, a canary value on
	  the stack just before the return address, and validates
	  the value just before actually returning.  Stack based buffer
	  overflows (that need to overwrite this return address) now also
	  overwrite the canary, which gets detected and the attack is then
	  neutralized via a kernel panic.
	  This feature requires gcc version 4.2 or above.

1851 1852 1853 1854 1855 1856
config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1857 1858 1859 1860
endmenu

menu "Boot options"

G
Grant Likely 已提交
1861 1862 1863 1864
config USE_OF
	bool "Flattened Device Tree support"
	select OF
	select OF_EARLY_FLATTREE
1865
	select IRQ_DOMAIN
G
Grant Likely 已提交
1866 1867 1868
	help
	  Include support for flattened device tree machine descriptions.

L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
	default "0"
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
	default "0"
	help
1886 1887 1888 1889 1890 1891
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1902 1903 1904 1905 1906 1907
choice
	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
	default ZBOOT_ROM_NONE
	help
	  Include experimental SD/MMC loading code in the ROM-able zImage.
M
Masanari Iida 已提交
1908
	  With this enabled it is possible to write the ROM-able zImage
1909 1910
	  kernel image to an MMC or SD card and boot the kernel straight
	  from the reset vector. At reset the processor Mask ROM will load
M
Masanari Iida 已提交
1911
	  the first part of the ROM-able zImage which in turn loads the
1912 1913 1914 1915 1916 1917 1918
	  rest the kernel image to RAM.

config ZBOOT_ROM_NONE
	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
	help
	  Do not load image from SD or MMC

1919 1920 1921
config ZBOOT_ROM_MMCIF
	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
	help
1922 1923 1924 1925 1926 1927 1928 1929
	  Load image from MMCIF hardware block.

config ZBOOT_ROM_SH_MOBILE_SDHI
	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
	help
	  Load image from SDHI hardware block

endchoice
1930

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  On some architectures (EBSA110 and CATS), there is currently no way
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

2009 2010 2011 2012 2013 2014 2015
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
2016
endchoice
2017

L
Linus Torvalds 已提交
2018 2019
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
2020
	depends on !ZBOOT_ROM && !ARM_LPAE
L
Linus Torvalds 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

R
Richard Purdie 已提交
2048 2049
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
2050
	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
R
Richard Purdie 已提交
2051 2052 2053
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
2054
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
2055 2056 2057 2058 2059 2060 2061
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
	  initially work for you.  It may help to enable device hotplugging
	  support.

2062 2063
config ATAGS_PROC
	bool "Export atags in procfs"
2064 2065
	depends on KEXEC
	default y
2066 2067 2068 2069
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	depends on EXPERIMENTAL
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

	  For more details see Documentation/kdump/kdump.txt

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
	depends on !ZBOOT_ROM && !ARCH_U300
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
	  will be determined at run-time by masking the current IP with
	  0xf8000000. This assumes the zImage being placed in the first 128MB
	  from start of memory.

L
Linus Torvalds 已提交
2093 2094
endmenu

2095
menu "CPU Power Management"
L
Linus Torvalds 已提交
2096

2097
if ARCH_HAS_CPUFREQ
L
Linus Torvalds 已提交
2098 2099 2100

source "drivers/cpufreq/Kconfig"

Y
Yong Shen 已提交
2101 2102 2103 2104 2105 2106
config CPU_FREQ_IMX
	tristate "CPUfreq driver for i.MX CPUs"
	depends on ARCH_MXC && CPU_FREQ
	help
	  This enables the CPUfreq driver for i.MX CPUs.

L
Linus Torvalds 已提交
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
config CPU_FREQ_SA1100
	bool

config CPU_FREQ_SA1110
	bool

config CPU_FREQ_INTEGRATOR
	tristate "CPUfreq driver for ARM Integrator CPUs"
	depends on ARCH_INTEGRATOR && CPU_FREQ
	default y
	help
	  This enables the CPUfreq driver for ARM Integrator CPUs.

	  For details, take a look at <file:Documentation/cpu-freq>.

	  If in doubt, say Y.

R
Russell King 已提交
2124 2125 2126 2127
config CPU_FREQ_PXA
	bool
	depends on CPU_FREQ && ARCH_PXA && PXA25x
	default y
2128
	select CPU_FREQ_TABLE
R
Russell King 已提交
2129 2130
	select CPU_FREQ_DEFAULT_GOV_USERSPACE

B
Ben Dooks 已提交
2131 2132 2133 2134 2135 2136
config CPU_FREQ_S3C
	bool
	help
	  Internal configuration node for common cpufreq on Samsung SoC

config CPU_FREQ_S3C24XX
2137
	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2138
	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
B
Ben Dooks 已提交
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	select CPU_FREQ_S3C
	help
	  This enables the CPUfreq driver for the Samsung S3C24XX family
	  of CPUs.

	  For details, take a look at <file:Documentation/cpu-freq>.

	  If in doubt, say N.

config CPU_FREQ_S3C24XX_PLL
2149
	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
B
Ben Dooks 已提交
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
	help
	  Compile in support for changing the PLL frequency from the
	  S3C24XX series CPUfreq driver. The PLL takes time to settle
	  after a frequency change, so by default it is not enabled.

	  This also means that the PLL tables for the selected CPU(s) will
	  be built which may increase the size of the kernel image.

config CPU_FREQ_S3C24XX_DEBUG
	bool "Debug CPUfreq Samsung driver core"
	depends on CPU_FREQ_S3C24XX
	help
	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core

config CPU_FREQ_S3C24XX_IODEBUG
	bool "Debug CPUfreq Samsung driver IO timing"
	depends on CPU_FREQ_S3C24XX
	help
	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core

2171 2172 2173 2174 2175 2176
config CPU_FREQ_S3C24XX_DEBUGFS
	bool "Export debugfs for CPUFreq"
	depends on CPU_FREQ_S3C24XX && DEBUG_FS
	help
	  Export status information via debugfs.

L
Linus Torvalds 已提交
2177 2178
endif

2179 2180 2181 2182
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
2183 2184 2185 2186 2187 2188
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
2189
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
L
Linus Torvalds 已提交
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	---help---
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
2201
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
2213
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
L
Linus Torvalds 已提交
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
	---help---
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
2227
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
2228 2229 2230 2231 2232 2233 2234 2235 2236
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

2237 2238 2239 2240 2241
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

2242 2243 2244 2245 2246 2247 2248
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

L
Linus Torvalds 已提交
2249 2250 2251 2252 2253 2254 2255 2256
endmenu

menu "Userspace binary formats"

source "fs/Kconfig.binfmt"

config ARTHUR
	tristate "RISC OS personality"
2257
	depends on !AEABI
L
Linus Torvalds 已提交
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	help
	  Say Y here to include the kernel code necessary if you want to run
	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
	  experimental; if this sounds frightening, say N and sleep in peace.
	  You can also say M here to compile this support as a module (which
	  will be called arthur).

endmenu

menu "Power management options"

R
Russell King 已提交
2269
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
2270

J
Johannes Berg 已提交
2271
config ARCH_SUSPEND_POSSIBLE
2272
	depends on !ARCH_S5PC100 && !ARCH_TEGRA
2273
	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2274
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
2275 2276
	def_bool y

2277 2278 2279
config ARM_CPU_SUSPEND
	def_bool PM_SLEEP

L
Linus Torvalds 已提交
2280 2281
endmenu

2282 2283
source "net/Kconfig"

2284
source "drivers/Kconfig"
L
Linus Torvalds 已提交
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294

source "fs/Kconfig"

source "arch/arm/Kconfig.debug"

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"