exynos_drm_fimc.c 44.5 KB
Newer Older
E
Eunchul Kim 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2012 Samsung Electronics Co.Ltd
 * Authors:
 *	Eunchul Kim <chulspro.kim@samsung.com>
 *	Jinyoung Jeon <jy0.jeon@samsung.com>
 *	Sangmin Lee <lsmin.lee@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
#include <linux/kernel.h>
#include <linux/platform_device.h>
16
#include <linux/mfd/syscon.h>
17
#include <linux/regmap.h>
E
Eunchul Kim 已提交
18 19
#include <linux/clk.h>
#include <linux/pm_runtime.h>
20
#include <linux/of.h>
21
#include <linux/spinlock.h>
E
Eunchul Kim 已提交
22 23 24 25

#include <drm/drmP.h>
#include <drm/exynos_drm.h>
#include "regs-fimc.h"
M
Mark Brown 已提交
26
#include "exynos_drm_drv.h"
E
Eunchul Kim 已提交
27 28 29 30
#include "exynos_drm_ipp.h"
#include "exynos_drm_fimc.h"

/*
31
 * FIMC stands for Fully Interactive Mobile Camera and
E
Eunchul Kim 已提交
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
 * supports image scaler/rotator and input/output DMA operations.
 * input DMA reads image data from the memory.
 * output DMA writes image data to memory.
 * FIMC supports image rotation and image effect functions.
 *
 * M2M operation : supports crop/scale/rotation/csc so on.
 * Memory ----> FIMC H/W ----> Memory.
 * Writeback operation : supports cloned screen with FIMD.
 * FIMD ----> FIMC H/W ----> Memory.
 * Output operation : supports direct display using local path.
 * Memory ----> FIMC H/W ----> FIMD.
 */

/*
 * TODO
 * 1. check suspend/resume api if needed.
 * 2. need to check use case platform_device_id.
 * 3. check src/dst size with, height.
 * 4. added check_prepare api for right register.
 * 5. need to add supported list in prop_list.
 * 6. check prescaler/scaler optimization.
 */

#define FIMC_MAX_DEVS	4
#define FIMC_MAX_SRC	2
#define FIMC_MAX_DST	32
#define FIMC_SHFACTOR	10
#define FIMC_BUF_STOP	1
#define FIMC_BUF_START	2
#define FIMC_WIDTH_ITU_709	1280
#define FIMC_REFRESH_MAX	60
#define FIMC_REFRESH_MIN	12
#define FIMC_CROP_MAX	8192
#define FIMC_CROP_MIN	32
#define FIMC_SCALE_MAX	4224
#define FIMC_SCALE_MIN	32

#define get_fimc_context(dev)	platform_get_drvdata(to_platform_device(dev))
#define get_ctx_from_ippdrv(ippdrv)	container_of(ippdrv,\
					struct fimc_context, ippdrv);
enum fimc_wb {
	FIMC_WB_NONE,
	FIMC_WB_A,
	FIMC_WB_B,
};

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
enum {
	FIMC_CLK_LCLK,
	FIMC_CLK_GATE,
	FIMC_CLK_WB_A,
	FIMC_CLK_WB_B,
	FIMC_CLK_MUX,
	FIMC_CLK_PARENT,
	FIMC_CLKS_MAX
};

static const char * const fimc_clock_names[] = {
	[FIMC_CLK_LCLK]   = "sclk_fimc",
	[FIMC_CLK_GATE]   = "fimc",
	[FIMC_CLK_WB_A]   = "pxl_async0",
	[FIMC_CLK_WB_B]   = "pxl_async1",
	[FIMC_CLK_MUX]    = "mux",
	[FIMC_CLK_PARENT] = "parent",
};

#define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL

E
Eunchul Kim 已提交
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
/*
 * A structure of scaler.
 *
 * @range: narrow, wide.
 * @bypass: unused scaler path.
 * @up_h: horizontal scale up.
 * @up_v: vertical scale up.
 * @hratio: horizontal ratio.
 * @vratio: vertical ratio.
 */
struct fimc_scaler {
	bool	range;
	bool bypass;
	bool up_h;
	bool up_v;
	u32 hratio;
	u32 vratio;
};

/*
 * A structure of scaler capability.
 *
 * find user manual table 43-1.
 * @in_hori: scaler input horizontal size.
 * @bypass: scaler bypass mode.
 * @dst_h_wo_rot: target horizontal size without output rotation.
 * @dst_h_rot: target horizontal size with output rotation.
 * @rl_w_wo_rot: real width without input rotation.
 * @rl_h_rot: real height without output rotation.
 */
struct fimc_capability {
	/* scaler */
	u32	in_hori;
	u32	bypass;
	/* output rotator */
	u32	dst_h_wo_rot;
	u32	dst_h_rot;
	/* input rotator */
	u32	rl_w_wo_rot;
	u32	rl_h_rot;
};

/*
 * A structure of fimc context.
 *
 * @ippdrv: prepare initialization using ippdrv.
 * @regs_res: register resources.
 * @regs: memory mapped io registers.
 * @lock: locking of operations.
148 149
 * @clocks: fimc clocks.
 * @clk_frequency: LCLK clock frequency.
150
 * @sysreg: handle to SYSREG block regmap.
E
Eunchul Kim 已提交
151 152 153 154 155 156 157 158 159 160
 * @sc: scaler infomations.
 * @pol: porarity of writeback.
 * @id: fimc id.
 * @irq: irq number.
 * @suspended: qos operations.
 */
struct fimc_context {
	struct exynos_drm_ippdrv	ippdrv;
	struct resource	*regs_res;
	void __iomem	*regs;
161
	spinlock_t	lock;
162 163
	struct clk	*clocks[FIMC_CLKS_MAX];
	u32		clk_frequency;
164
	struct regmap	*sysreg;
E
Eunchul Kim 已提交
165 166 167 168 169 170
	struct fimc_scaler	sc;
	int	id;
	int	irq;
	bool	suspended;
};

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
static u32 fimc_read(struct fimc_context *ctx, u32 reg)
{
	return readl(ctx->regs + reg);
}

static void fimc_write(struct fimc_context *ctx, u32 val, u32 reg)
{
	writel(val, ctx->regs + reg);
}

static void fimc_set_bits(struct fimc_context *ctx, u32 reg, u32 bits)
{
	void __iomem *r = ctx->regs + reg;

	writel(readl(r) | bits, r);
}

static void fimc_clear_bits(struct fimc_context *ctx, u32 reg, u32 bits)
{
	void __iomem *r = ctx->regs + reg;

	writel(readl(r) & ~bits, r);
}

195
static void fimc_sw_reset(struct fimc_context *ctx)
E
Eunchul Kim 已提交
196 197 198
{
	u32 cfg;

199
	/* stop dma operation */
200 201 202
	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
	if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg))
		fimc_clear_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
E
Eunchul Kim 已提交
203

204
	fimc_set_bits(ctx, EXYNOS_CISRCFMT, EXYNOS_CISRCFMT_ITU601_8BIT);
E
Eunchul Kim 已提交
205

206
	/* disable image capture */
207 208
	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
209

E
Eunchul Kim 已提交
210
	/* s/w reset */
211
	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
E
Eunchul Kim 已提交
212 213

	/* s/w reset complete */
214
	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
E
Eunchul Kim 已提交
215 216

	/* reset sequence */
217
	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
E
Eunchul Kim 已提交
218 219
}

220
static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
E
Eunchul Kim 已提交
221
{
222 223 224
	return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
				  SYSREG_FIMD0WB_DEST_MASK,
				  ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
E
Eunchul Kim 已提交
225 226 227 228 229 230
}

static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
{
	u32 cfg;

231
	DRM_DEBUG_KMS("wb[%d]\n", wb);
E
Eunchul Kim 已提交
232

233
	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
		EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
		EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
		EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
		EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
		EXYNOS_CIGCTRL_SELWRITEBACK_MASK);

	switch (wb) {
	case FIMC_WB_A:
		cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
			EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
		break;
	case FIMC_WB_B:
		cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
			EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
		break;
	case FIMC_WB_NONE:
	default:
		cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
			EXYNOS_CIGCTRL_SELWRITEBACK_A |
			EXYNOS_CIGCTRL_SELCAM_MIPI_A |
			EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
		break;
	}

259
	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
260 261 262 263 264 265
}

static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
{
	u32 cfg;

266
	DRM_DEBUG_KMS("enable[%d]\n", enable);
E
Eunchul Kim 已提交
267

268
	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
269 270 271 272 273
	if (enable)
		cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
	else
		cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;

274
	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
275 276
}

277
static void fimc_mask_irq(struct fimc_context *ctx, bool enable)
E
Eunchul Kim 已提交
278 279 280
{
	u32 cfg;

281
	DRM_DEBUG_KMS("enable[%d]\n", enable);
E
Eunchul Kim 已提交
282

283
	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
284
	if (enable) {
285 286
		cfg &= ~EXYNOS_CIGCTRL_IRQ_OVFEN;
		cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE | EXYNOS_CIGCTRL_IRQ_LEVEL;
E
Eunchul Kim 已提交
287
	} else
288
		cfg &= ~EXYNOS_CIGCTRL_IRQ_ENABLE;
289
	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
290 291 292 293
}

static void fimc_clear_irq(struct fimc_context *ctx)
{
294
	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_CLR);
E
Eunchul Kim 已提交
295 296 297 298 299
}

static bool fimc_check_ovf(struct fimc_context *ctx)
{
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
300
	u32 status, flag;
E
Eunchul Kim 已提交
301

302
	status = fimc_read(ctx, EXYNOS_CISTATUS);
E
Eunchul Kim 已提交
303 304 305
	flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
		EXYNOS_CISTATUS_OVFICR;

306
	DRM_DEBUG_KMS("flag[0x%x]\n", flag);
E
Eunchul Kim 已提交
307 308

	if (status & flag) {
309 310
		fimc_set_bits(ctx, EXYNOS_CIWDOFST,
			EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
E
Eunchul Kim 已提交
311 312
			EXYNOS_CIWDOFST_CLROVFICR);

M
Masanari Iida 已提交
313
		dev_err(ippdrv->dev, "occurred overflow at %d, status 0x%x.\n",
E
Eunchul Kim 已提交
314 315 316 317 318 319 320 321 322 323 324
			ctx->id, status);
		return true;
	}

	return false;
}

static bool fimc_check_frame_end(struct fimc_context *ctx)
{
	u32 cfg;

325
	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
E
Eunchul Kim 已提交
326

327
	DRM_DEBUG_KMS("cfg[0x%x]\n", cfg);
E
Eunchul Kim 已提交
328 329 330 331 332

	if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
		return false;

	cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
333
	fimc_write(ctx, cfg, EXYNOS_CISTATUS);
E
Eunchul Kim 已提交
334 335 336 337 338 339 340 341 342

	return true;
}

static int fimc_get_buf_id(struct fimc_context *ctx)
{
	u32 cfg;
	int frame_cnt, buf_id;

343
	cfg = fimc_read(ctx, EXYNOS_CISTATUS2);
E
Eunchul Kim 已提交
344 345 346 347 348
	frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);

	if (frame_cnt == 0)
		frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);

349
	DRM_DEBUG_KMS("present[%d]before[%d]\n",
E
Eunchul Kim 已提交
350 351 352 353 354 355 356 357 358
		EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
		EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));

	if (frame_cnt == 0) {
		DRM_ERROR("failed to get frame count.\n");
		return -EIO;
	}

	buf_id = frame_cnt - 1;
359
	DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
E
Eunchul Kim 已提交
360 361 362 363 364 365 366 367

	return buf_id;
}

static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
{
	u32 cfg;

368
	DRM_DEBUG_KMS("enable[%d]\n", enable);
E
Eunchul Kim 已提交
369

370
	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
E
Eunchul Kim 已提交
371 372 373 374 375
	if (enable)
		cfg |= EXYNOS_CIOCTRL_LASTENDEN;
	else
		cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;

376
	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
E
Eunchul Kim 已提交
377 378 379 380 381 382 383 384
}


static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
{
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg;

385
	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
E
Eunchul Kim 已提交
386 387

	/* RGB */
388
	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
389 390 391 392 393
	cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;

	switch (fmt) {
	case DRM_FORMAT_RGB565:
		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
394
		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
395 396 397 398
		return 0;
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_XRGB8888:
		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
399
		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
400 401 402 403 404 405 406
		return 0;
	default:
		/* bypass */
		break;
	}

	/* YUV */
407
	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
		EXYNOS_MSCTRL_C_INT_IN_2PLANE |
		EXYNOS_MSCTRL_ORDER422_YCBYCR);

	switch (fmt) {
	case DRM_FORMAT_YUYV:
		cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
		break;
	case DRM_FORMAT_YVYU:
		cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
		break;
	case DRM_FORMAT_UYVY:
		cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
		break;
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YUV444:
		cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
		break;
	case DRM_FORMAT_NV21:
	case DRM_FORMAT_NV61:
		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
		break;
	case DRM_FORMAT_YUV422:
	case DRM_FORMAT_YUV420:
	case DRM_FORMAT_YVU420:
		cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
		break;
	case DRM_FORMAT_NV12:
	case DRM_FORMAT_NV16:
		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
		break;
	default:
I
Ingi Kim 已提交
442
		dev_err(ippdrv->dev, "invalid source yuv order 0x%x.\n", fmt);
E
Eunchul Kim 已提交
443 444 445
		return -EINVAL;
	}

446
	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
447 448 449 450 451 452 453 454 455 456

	return 0;
}

static int fimc_src_set_fmt(struct device *dev, u32 fmt)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg;

457
	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
E
Eunchul Kim 已提交
458

459
	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;

	switch (fmt) {
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_XRGB8888:
		cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
		break;
	case DRM_FORMAT_YUV444:
		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
		break;
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
		break;
	case DRM_FORMAT_NV16:
	case DRM_FORMAT_NV61:
	case DRM_FORMAT_YUV422:
		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
		break;
	case DRM_FORMAT_YUV420:
	case DRM_FORMAT_YVU420:
	case DRM_FORMAT_NV12:
	case DRM_FORMAT_NV21:
		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
		break;
	default:
I
Ingi Kim 已提交
489
		dev_err(ippdrv->dev, "invalid source format 0x%x.\n", fmt);
E
Eunchul Kim 已提交
490 491 492
		return -EINVAL;
	}

493
	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
494

495
	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
E
Eunchul Kim 已提交
496 497
	cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;

D
Daniel Vetter 已提交
498
	cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
E
Eunchul Kim 已提交
499

500
	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
E
Eunchul Kim 已提交
501 502 503 504 505 506 507 508 509 510 511 512

	return fimc_src_set_fmt_order(ctx, fmt);
}

static int fimc_src_set_transf(struct device *dev,
		enum drm_exynos_degree degree,
		enum drm_exynos_flip flip, bool *swap)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg1, cfg2;

513
	DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
E
Eunchul Kim 已提交
514

515
	cfg1 = fimc_read(ctx, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
516 517 518
	cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
		EXYNOS_MSCTRL_FLIP_Y_MIRROR);

519
	cfg2 = fimc_read(ctx, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;

	switch (degree) {
	case EXYNOS_DRM_DEGREE_0:
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_90:
		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_180:
		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_270:
		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
		break;
	default:
I
Ingi Kim 已提交
554
		dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
E
Eunchul Kim 已提交
555 556 557
		return -EINVAL;
	}

558 559
	fimc_write(ctx, cfg1, EXYNOS_MSCTRL);
	fimc_write(ctx, cfg2, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	*swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;

	return 0;
}

static int fimc_set_window(struct fimc_context *ctx,
		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
{
	u32 cfg, h1, h2, v1, v2;

	/* cropped image */
	h1 = pos->x;
	h2 = sz->hsize - pos->w - pos->x;
	v1 = pos->y;
	v2 = sz->vsize - pos->h - pos->y;

576 577 578
	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
		pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
	DRM_DEBUG_KMS("h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1, v2);
E
Eunchul Kim 已提交
579 580 581 582 583

	/*
	 * set window offset 1, 2 size
	 * check figure 43-21 in user manual
	 */
584
	cfg = fimc_read(ctx, EXYNOS_CIWDOFST);
E
Eunchul Kim 已提交
585 586 587 588 589
	cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
		EXYNOS_CIWDOFST_WINVEROFST_MASK);
	cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
		EXYNOS_CIWDOFST_WINVEROFST(v1));
	cfg |= EXYNOS_CIWDOFST_WINOFSEN;
590
	fimc_write(ctx, cfg, EXYNOS_CIWDOFST);
E
Eunchul Kim 已提交
591 592 593

	cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
		EXYNOS_CIWDOFST2_WINVEROFST2(v2));
594
	fimc_write(ctx, cfg, EXYNOS_CIWDOFST2);
E
Eunchul Kim 已提交
595 596 597 598 599 600 601 602 603 604 605 606

	return 0;
}

static int fimc_src_set_size(struct device *dev, int swap,
		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct drm_exynos_pos img_pos = *pos;
	struct drm_exynos_sz img_sz = *sz;
	u32 cfg;

607 608
	DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
		swap, sz->hsize, sz->vsize);
E
Eunchul Kim 已提交
609 610 611 612 613

	/* original size */
	cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
		EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));

614
	fimc_write(ctx, cfg, EXYNOS_ORGISIZE);
E
Eunchul Kim 已提交
615

616
	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
E
Eunchul Kim 已提交
617 618 619 620 621 622 623 624 625

	if (swap) {
		img_pos.w = pos->h;
		img_pos.h = pos->w;
		img_sz.hsize = sz->vsize;
		img_sz.vsize = sz->hsize;
	}

	/* set input DMA image size */
626
	cfg = fimc_read(ctx, EXYNOS_CIREAL_ISIZE);
E
Eunchul Kim 已提交
627 628 629 630
	cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
		EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
	cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
		EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
631
	fimc_write(ctx, cfg, EXYNOS_CIREAL_ISIZE);
E
Eunchul Kim 已提交
632 633 634 635 636 637 638 639

	/*
	 * set input FIFO image size
	 * for now, we support only ITU601 8 bit mode
	 */
	cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
		EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
		EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
640
	fimc_write(ctx, cfg, EXYNOS_CISRCFMT);
E
Eunchul Kim 已提交
641 642 643 644

	/* offset Y(RGB), Cb, Cr */
	cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
645
	fimc_write(ctx, cfg, EXYNOS_CIIYOFF);
E
Eunchul Kim 已提交
646 647
	cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
648
	fimc_write(ctx, cfg, EXYNOS_CIICBOFF);
E
Eunchul Kim 已提交
649 650
	cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIICROFF_VERTICAL(img_pos.y));
651
	fimc_write(ctx, cfg, EXYNOS_CIICROFF);
E
Eunchul Kim 已提交
652 653 654 655 656 657 658 659 660 661

	return fimc_set_window(ctx, &img_pos, &img_sz);
}

static int fimc_src_set_addr(struct device *dev,
		struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
		enum drm_exynos_ipp_buf_type buf_type)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
662
	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
E
Eunchul Kim 已提交
663 664 665 666 667 668 669 670 671 672
	struct drm_exynos_ipp_property *property;
	struct drm_exynos_ipp_config *config;

	if (!c_node) {
		DRM_ERROR("failed to get c_node.\n");
		return -EINVAL;
	}

	property = &c_node->property;

673
	DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
E
Eunchul Kim 已提交
674 675 676
		property->prop_id, buf_id, buf_type);

	if (buf_id > FIMC_MAX_SRC) {
I
Ingi Kim 已提交
677
		dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
E
Eunchul Kim 已提交
678 679 680 681 682 683 684
		return -ENOMEM;
	}

	/* address register set */
	switch (buf_type) {
	case IPP_BUF_ENQUEUE:
		config = &property->config[EXYNOS_DRM_OPS_SRC];
685
		fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
686
			EXYNOS_CIIYSA0);
E
Eunchul Kim 已提交
687 688

		if (config->fmt == DRM_FORMAT_YVU420) {
689
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
690
				EXYNOS_CIICBSA0);
691
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
692
				EXYNOS_CIICRSA0);
E
Eunchul Kim 已提交
693
		} else {
694
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
695
				EXYNOS_CIICBSA0);
696
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
697
				EXYNOS_CIICRSA0);
E
Eunchul Kim 已提交
698 699 700
		}
		break;
	case IPP_BUF_DEQUEUE:
701 702 703
		fimc_write(ctx, 0x0, EXYNOS_CIIYSA0);
		fimc_write(ctx, 0x0, EXYNOS_CIICBSA0);
		fimc_write(ctx, 0x0, EXYNOS_CIICRSA0);
E
Eunchul Kim 已提交
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
		break;
	default:
		/* bypass */
		break;
	}

	return 0;
}

static struct exynos_drm_ipp_ops fimc_src_ops = {
	.set_fmt = fimc_src_set_fmt,
	.set_transf = fimc_src_set_transf,
	.set_size = fimc_src_set_size,
	.set_addr = fimc_src_set_addr,
};

static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
{
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg;

725
	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
E
Eunchul Kim 已提交
726 727

	/* RGB */
728
	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
729 730 731 732 733
	cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;

	switch (fmt) {
	case DRM_FORMAT_RGB565:
		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
734
		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
735 736 737
		return 0;
	case DRM_FORMAT_RGB888:
		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
738
		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
739 740 741 742
		return 0;
	case DRM_FORMAT_XRGB8888:
		cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
			EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
743
		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
744 745 746 747 748 749 750
		break;
	default:
		/* bypass */
		break;
	}

	/* YUV */
751
	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
E
Eunchul Kim 已提交
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
	cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
		EXYNOS_CIOCTRL_ORDER422_MASK |
		EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);

	switch (fmt) {
	case DRM_FORMAT_XRGB8888:
		cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
		break;
	case DRM_FORMAT_YUYV:
		cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
		break;
	case DRM_FORMAT_YVYU:
		cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
		break;
	case DRM_FORMAT_UYVY:
		cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
		break;
	case DRM_FORMAT_VYUY:
		cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
		break;
	case DRM_FORMAT_NV21:
	case DRM_FORMAT_NV61:
		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
		break;
	case DRM_FORMAT_YUV422:
	case DRM_FORMAT_YUV420:
	case DRM_FORMAT_YVU420:
		cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
		break;
	case DRM_FORMAT_NV12:
	case DRM_FORMAT_NV16:
		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
		break;
	default:
I
Ingi Kim 已提交
788
		dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
E
Eunchul Kim 已提交
789 790 791
		return -EINVAL;
	}

792
	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
E
Eunchul Kim 已提交
793 794 795 796 797 798 799 800 801 802

	return 0;
}

static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg;

803
	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
E
Eunchul Kim 已提交
804

805
	cfg = fimc_read(ctx, EXYNOS_CIEXTEN);
E
Eunchul Kim 已提交
806 807 808

	if (fmt == DRM_FORMAT_AYUV) {
		cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
809
		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
E
Eunchul Kim 已提交
810 811
	} else {
		cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
812
		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
E
Eunchul Kim 已提交
813

814
		cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
		cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;

		switch (fmt) {
		case DRM_FORMAT_RGB565:
		case DRM_FORMAT_RGB888:
		case DRM_FORMAT_XRGB8888:
			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
			break;
		case DRM_FORMAT_YUYV:
		case DRM_FORMAT_YVYU:
		case DRM_FORMAT_UYVY:
		case DRM_FORMAT_VYUY:
			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
			break;
		case DRM_FORMAT_NV16:
		case DRM_FORMAT_NV61:
		case DRM_FORMAT_YUV422:
			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
			break;
		case DRM_FORMAT_YUV420:
		case DRM_FORMAT_YVU420:
		case DRM_FORMAT_NV12:
		case DRM_FORMAT_NV21:
			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
			break;
		default:
I
Ingi Kim 已提交
841
			dev_err(ippdrv->dev, "invalid target format 0x%x.\n",
E
Eunchul Kim 已提交
842 843 844 845
				fmt);
			return -EINVAL;
		}

846
		fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
847 848
	}

849
	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
E
Eunchul Kim 已提交
850 851
	cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;

D
Daniel Vetter 已提交
852
	cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
E
Eunchul Kim 已提交
853

854
	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
E
Eunchul Kim 已提交
855 856 857 858 859 860 861 862 863 864 865 866

	return fimc_dst_set_fmt_order(ctx, fmt);
}

static int fimc_dst_set_transf(struct device *dev,
		enum drm_exynos_degree degree,
		enum drm_exynos_flip flip, bool *swap)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg;

867
	DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
E
Eunchul Kim 已提交
868

869
	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
	cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;

	switch (degree) {
	case EXYNOS_DRM_DEGREE_0:
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_90:
		cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_180:
		cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
		break;
	case EXYNOS_DRM_DEGREE_270:
		cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
			EXYNOS_CITRGFMT_FLIP_X_MIRROR |
			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
		break;
	default:
I
Ingi Kim 已提交
905
		dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
E
Eunchul Kim 已提交
906 907 908
		return -EINVAL;
	}

909
	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
910 911 912 913 914 915 916 917 918 919 920
	*swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;

	return 0;
}

static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
		struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
{
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
	u32 cfg, cfg_ext, shfactor;
	u32 pre_dst_width, pre_dst_height;
921
	u32 hfactor, vfactor;
E
Eunchul Kim 已提交
922 923 924
	int ret = 0;
	u32 src_w, src_h, dst_w, dst_h;

925
	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
	if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
		src_w = src->h;
		src_h = src->w;
	} else {
		src_w = src->w;
		src_h = src->h;
	}

	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
		dst_w = dst->h;
		dst_h = dst->w;
	} else {
		dst_w = dst->w;
		dst_h = dst->h;
	}

942 943 944
	/* fimc_ippdrv_check_property assures that dividers are not null */
	hfactor = fls(src_w / dst_w / 2);
	if (hfactor > FIMC_SHFACTOR / 2) {
E
Eunchul Kim 已提交
945
		dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
946
		return -EINVAL;
E
Eunchul Kim 已提交
947 948
	}

949 950
	vfactor = fls(src_h / dst_h / 2);
	if (vfactor > FIMC_SHFACTOR / 2) {
E
Eunchul Kim 已提交
951
		dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
952
		return -EINVAL;
E
Eunchul Kim 已提交
953 954
	}

955 956
	pre_dst_width = src_w >> hfactor;
	pre_dst_height = src_h >> vfactor;
957
	DRM_DEBUG_KMS("pre_dst_width[%d]pre_dst_height[%d]\n",
E
Eunchul Kim 已提交
958
		pre_dst_width, pre_dst_height);
959
	DRM_DEBUG_KMS("hfactor[%d]vfactor[%d]\n", hfactor, vfactor);
E
Eunchul Kim 已提交
960 961 962 963 964

	sc->hratio = (src_w << 14) / (dst_w << hfactor);
	sc->vratio = (src_h << 14) / (dst_h << vfactor);
	sc->up_h = (dst_w >= src_w) ? true : false;
	sc->up_v = (dst_h >= src_h) ? true : false;
965 966
	DRM_DEBUG_KMS("hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
		sc->hratio, sc->vratio, sc->up_h, sc->up_v);
E
Eunchul Kim 已提交
967 968

	shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
969
	DRM_DEBUG_KMS("shfactor[%d]\n", shfactor);
E
Eunchul Kim 已提交
970 971

	cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
972 973
		EXYNOS_CISCPRERATIO_PREHORRATIO(1 << hfactor) |
		EXYNOS_CISCPRERATIO_PREVERRATIO(1 << vfactor));
974
	fimc_write(ctx, cfg, EXYNOS_CISCPRERATIO);
E
Eunchul Kim 已提交
975 976 977

	cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
		EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
978
	fimc_write(ctx, cfg, EXYNOS_CISCPREDST);
E
Eunchul Kim 已提交
979 980 981 982 983 984 985 986

	return ret;
}

static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
{
	u32 cfg, cfg_ext;

987 988 989 990
	DRM_DEBUG_KMS("range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
		sc->range, sc->bypass, sc->up_h, sc->up_v);
	DRM_DEBUG_KMS("hratio[%d]vratio[%d]\n",
		sc->hratio, sc->vratio);
E
Eunchul Kim 已提交
991

992
	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
		EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
		EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
		EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
		EXYNOS_CISCCTRL_CSCR2Y_WIDE |
		EXYNOS_CISCCTRL_CSCY2R_WIDE);

	if (sc->range)
		cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
			EXYNOS_CISCCTRL_CSCY2R_WIDE);
	if (sc->bypass)
		cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
	if (sc->up_h)
		cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
	if (sc->up_v)
		cfg |= EXYNOS_CISCCTRL_SCALEUP_V;

	cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
		EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
1012
	fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
1013

1014
	cfg_ext = fimc_read(ctx, EXYNOS_CIEXTEN);
E
Eunchul Kim 已提交
1015 1016 1017 1018
	cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
	cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
	cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
		EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
1019
	fimc_write(ctx, cfg_ext, EXYNOS_CIEXTEN);
E
Eunchul Kim 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
}

static int fimc_dst_set_size(struct device *dev, int swap,
		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct drm_exynos_pos img_pos = *pos;
	struct drm_exynos_sz img_sz = *sz;
	u32 cfg;

1030 1031
	DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
		swap, sz->hsize, sz->vsize);
E
Eunchul Kim 已提交
1032 1033 1034 1035 1036

	/* original size */
	cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
		EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));

1037
	fimc_write(ctx, cfg, EXYNOS_ORGOSIZE);
E
Eunchul Kim 已提交
1038

1039
	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
E
Eunchul Kim 已提交
1040 1041

	/* CSC ITU */
1042
	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
1043 1044 1045 1046 1047 1048 1049
	cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;

	if (sz->hsize >= FIMC_WIDTH_ITU_709)
		cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
	else
		cfg |= EXYNOS_CIGCTRL_CSC_ITU601;

1050
	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
E
Eunchul Kim 已提交
1051 1052 1053 1054 1055 1056 1057 1058 1059

	if (swap) {
		img_pos.w = pos->h;
		img_pos.h = pos->w;
		img_sz.hsize = sz->vsize;
		img_sz.vsize = sz->hsize;
	}

	/* target image size */
1060
	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
1061 1062 1063 1064
	cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
		EXYNOS_CITRGFMT_TARGETV_MASK);
	cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
		EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
1065
	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
E
Eunchul Kim 已提交
1066 1067 1068

	/* target area */
	cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
1069
	fimc_write(ctx, cfg, EXYNOS_CITAREA);
E
Eunchul Kim 已提交
1070 1071 1072 1073

	/* offset Y(RGB), Cb, Cr */
	cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
1074
	fimc_write(ctx, cfg, EXYNOS_CIOYOFF);
E
Eunchul Kim 已提交
1075 1076
	cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
1077
	fimc_write(ctx, cfg, EXYNOS_CIOCBOFF);
E
Eunchul Kim 已提交
1078 1079
	cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
		EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
1080
	fimc_write(ctx, cfg, EXYNOS_CIOCROFF);
E
Eunchul Kim 已提交
1081 1082 1083 1084

	return 0;
}

1085
static void fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
E
Eunchul Kim 已提交
1086 1087
		enum drm_exynos_ipp_buf_type buf_type)
{
1088
	unsigned long flags;
1089 1090
	u32 buf_num;
	u32 cfg;
E
Eunchul Kim 已提交
1091

1092
	DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
E
Eunchul Kim 已提交
1093

1094
	spin_lock_irqsave(&ctx->lock, flags);
E
Eunchul Kim 已提交
1095

1096
	cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
E
Eunchul Kim 已提交
1097

1098 1099 1100 1101
	if (buf_type == IPP_BUF_ENQUEUE)
		cfg |= (1 << buf_id);
	else
		cfg &= ~(1 << buf_id);
E
Eunchul Kim 已提交
1102

1103
	fimc_write(ctx, cfg, EXYNOS_CIFCNTSEQ);
E
Eunchul Kim 已提交
1104

1105
	buf_num = hweight32(cfg);
E
Eunchul Kim 已提交
1106

1107 1108 1109
	if (buf_type == IPP_BUF_ENQUEUE && buf_num >= FIMC_BUF_START)
		fimc_mask_irq(ctx, true);
	else if (buf_type == IPP_BUF_DEQUEUE && buf_num <= FIMC_BUF_STOP)
1110
		fimc_mask_irq(ctx, false);
E
Eunchul Kim 已提交
1111

1112
	spin_unlock_irqrestore(&ctx->lock, flags);
E
Eunchul Kim 已提交
1113 1114 1115 1116 1117 1118 1119 1120
}

static int fimc_dst_set_addr(struct device *dev,
		struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
		enum drm_exynos_ipp_buf_type buf_type)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1121
	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
E
Eunchul Kim 已提交
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	struct drm_exynos_ipp_property *property;
	struct drm_exynos_ipp_config *config;

	if (!c_node) {
		DRM_ERROR("failed to get c_node.\n");
		return -EINVAL;
	}

	property = &c_node->property;

1132
	DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
E
Eunchul Kim 已提交
1133 1134 1135
		property->prop_id, buf_id, buf_type);

	if (buf_id > FIMC_MAX_DST) {
I
Ingi Kim 已提交
1136
		dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
E
Eunchul Kim 已提交
1137 1138 1139 1140 1141 1142 1143 1144
		return -ENOMEM;
	}

	/* address register set */
	switch (buf_type) {
	case IPP_BUF_ENQUEUE:
		config = &property->config[EXYNOS_DRM_OPS_DST];

1145
		fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
E
Eunchul Kim 已提交
1146 1147 1148
			EXYNOS_CIOYSA(buf_id));

		if (config->fmt == DRM_FORMAT_YVU420) {
1149
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
E
Eunchul Kim 已提交
1150
				EXYNOS_CIOCBSA(buf_id));
1151
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
E
Eunchul Kim 已提交
1152 1153
				EXYNOS_CIOCRSA(buf_id));
		} else {
1154
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
E
Eunchul Kim 已提交
1155
				EXYNOS_CIOCBSA(buf_id));
1156
			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
E
Eunchul Kim 已提交
1157 1158 1159 1160
				EXYNOS_CIOCRSA(buf_id));
		}
		break;
	case IPP_BUF_DEQUEUE:
1161 1162 1163
		fimc_write(ctx, 0x0, EXYNOS_CIOYSA(buf_id));
		fimc_write(ctx, 0x0, EXYNOS_CIOCBSA(buf_id));
		fimc_write(ctx, 0x0, EXYNOS_CIOCRSA(buf_id));
E
Eunchul Kim 已提交
1164 1165 1166 1167 1168 1169
		break;
	default:
		/* bypass */
		break;
	}

1170 1171 1172
	fimc_dst_set_buf_seq(ctx, buf_id, buf_type);

	return 0;
E
Eunchul Kim 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
}

static struct exynos_drm_ipp_ops fimc_dst_ops = {
	.set_fmt = fimc_dst_set_fmt,
	.set_transf = fimc_dst_set_transf,
	.set_size = fimc_dst_set_size,
	.set_addr = fimc_dst_set_addr,
};

static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
{
	struct fimc_context *ctx = dev_id;
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1186
	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
E
Eunchul Kim 已提交
1187 1188 1189 1190
	struct drm_exynos_ipp_event_work *event_work =
		c_node->event_work;
	int buf_id;

1191
	DRM_DEBUG_KMS("fimc id[%d]\n", ctx->id);
E
Eunchul Kim 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

	fimc_clear_irq(ctx);
	if (fimc_check_ovf(ctx))
		return IRQ_NONE;

	if (!fimc_check_frame_end(ctx))
		return IRQ_NONE;

	buf_id = fimc_get_buf_id(ctx);
	if (buf_id < 0)
		return IRQ_HANDLED;

1204
	DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
E
Eunchul Kim 已提交
1205

1206
	fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
E
Eunchul Kim 已提交
1207 1208 1209

	event_work->ippdrv = ippdrv;
	event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
1210
	queue_work(ippdrv->event_workq, &event_work->work);
E
Eunchul Kim 已提交
1211 1212 1213 1214 1215 1216

	return IRQ_HANDLED;
}

static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
{
1217
	struct drm_exynos_ipp_prop_list *prop_list = &ippdrv->prop_list;
E
Eunchul Kim 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250

	prop_list->version = 1;
	prop_list->writeback = 1;
	prop_list->refresh_min = FIMC_REFRESH_MIN;
	prop_list->refresh_max = FIMC_REFRESH_MAX;
	prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
				(1 << EXYNOS_DRM_FLIP_VERTICAL) |
				(1 << EXYNOS_DRM_FLIP_HORIZONTAL);
	prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
				(1 << EXYNOS_DRM_DEGREE_90) |
				(1 << EXYNOS_DRM_DEGREE_180) |
				(1 << EXYNOS_DRM_DEGREE_270);
	prop_list->csc = 1;
	prop_list->crop = 1;
	prop_list->crop_max.hsize = FIMC_CROP_MAX;
	prop_list->crop_max.vsize = FIMC_CROP_MAX;
	prop_list->crop_min.hsize = FIMC_CROP_MIN;
	prop_list->crop_min.vsize = FIMC_CROP_MIN;
	prop_list->scale = 1;
	prop_list->scale_max.hsize = FIMC_SCALE_MAX;
	prop_list->scale_max.vsize = FIMC_SCALE_MAX;
	prop_list->scale_min.hsize = FIMC_SCALE_MIN;
	prop_list->scale_min.vsize = FIMC_SCALE_MIN;

	return 0;
}

static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
{
	switch (flip) {
	case EXYNOS_DRM_FLIP_NONE:
	case EXYNOS_DRM_FLIP_VERTICAL:
	case EXYNOS_DRM_FLIP_HORIZONTAL:
1251
	case EXYNOS_DRM_FLIP_BOTH:
E
Eunchul Kim 已提交
1252 1253
		return true;
	default:
1254
		DRM_DEBUG_KMS("invalid flip\n");
E
Eunchul Kim 已提交
1255 1256 1257 1258 1259 1260 1261 1262 1263
		return false;
	}
}

static int fimc_ippdrv_check_property(struct device *dev,
		struct drm_exynos_ipp_property *property)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1264
	struct drm_exynos_ipp_prop_list *pp = &ippdrv->prop_list;
E
Eunchul Kim 已提交
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	struct drm_exynos_ipp_config *config;
	struct drm_exynos_pos *pos;
	struct drm_exynos_sz *sz;
	bool swap;
	int i;

	for_each_ipp_ops(i) {
		if ((i == EXYNOS_DRM_OPS_SRC) &&
			(property->cmd == IPP_CMD_WB))
			continue;

		config = &property->config[i];
		pos = &config->pos;
		sz = &config->sz;

		/* check for flip */
		if (!fimc_check_drm_flip(config->flip)) {
			DRM_ERROR("invalid flip.\n");
			goto err_property;
		}

		/* check for degree */
		switch (config->degree) {
		case EXYNOS_DRM_DEGREE_90:
		case EXYNOS_DRM_DEGREE_270:
			swap = true;
			break;
		case EXYNOS_DRM_DEGREE_0:
		case EXYNOS_DRM_DEGREE_180:
			swap = false;
			break;
		default:
			DRM_ERROR("invalid degree.\n");
			goto err_property;
		}

		/* check for buffer bound */
		if ((pos->x + pos->w > sz->hsize) ||
			(pos->y + pos->h > sz->vsize)) {
			DRM_ERROR("out of buf bound.\n");
			goto err_property;
		}

		/* check for crop */
		if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
			if (swap) {
				if ((pos->h < pp->crop_min.hsize) ||
					(sz->vsize > pp->crop_max.hsize) ||
					(pos->w < pp->crop_min.vsize) ||
					(sz->hsize > pp->crop_max.vsize)) {
					DRM_ERROR("out of crop size.\n");
					goto err_property;
				}
			} else {
				if ((pos->w < pp->crop_min.hsize) ||
					(sz->hsize > pp->crop_max.hsize) ||
					(pos->h < pp->crop_min.vsize) ||
					(sz->vsize > pp->crop_max.vsize)) {
					DRM_ERROR("out of crop size.\n");
					goto err_property;
				}
			}
		}

		/* check for scale */
		if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
			if (swap) {
				if ((pos->h < pp->scale_min.hsize) ||
					(sz->vsize > pp->scale_max.hsize) ||
					(pos->w < pp->scale_min.vsize) ||
					(sz->hsize > pp->scale_max.vsize)) {
					DRM_ERROR("out of scale size.\n");
					goto err_property;
				}
			} else {
				if ((pos->w < pp->scale_min.hsize) ||
					(sz->hsize > pp->scale_max.hsize) ||
					(pos->h < pp->scale_min.vsize) ||
					(sz->vsize > pp->scale_max.vsize)) {
					DRM_ERROR("out of scale size.\n");
					goto err_property;
				}
			}
		}
	}

	return 0;

err_property:
	for_each_ipp_ops(i) {
		if ((i == EXYNOS_DRM_OPS_SRC) &&
			(property->cmd == IPP_CMD_WB))
			continue;

		config = &property->config[i];
		pos = &config->pos;
		sz = &config->sz;

		DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
			i ? "dst" : "src", config->flip, config->degree,
			pos->x, pos->y, pos->w, pos->h,
			sz->hsize, sz->vsize);
	}

	return -EINVAL;
}

static void fimc_clear_addr(struct fimc_context *ctx)
{
	int i;

	for (i = 0; i < FIMC_MAX_SRC; i++) {
1377 1378 1379
		fimc_write(ctx, 0, EXYNOS_CIIYSA(i));
		fimc_write(ctx, 0, EXYNOS_CIICBSA(i));
		fimc_write(ctx, 0, EXYNOS_CIICRSA(i));
E
Eunchul Kim 已提交
1380 1381 1382
	}

	for (i = 0; i < FIMC_MAX_DST; i++) {
1383 1384 1385
		fimc_write(ctx, 0, EXYNOS_CIOYSA(i));
		fimc_write(ctx, 0, EXYNOS_CIOCBSA(i));
		fimc_write(ctx, 0, EXYNOS_CIOCRSA(i));
E
Eunchul Kim 已提交
1386 1387 1388 1389 1390 1391 1392 1393
	}
}

static int fimc_ippdrv_reset(struct device *dev)
{
	struct fimc_context *ctx = get_fimc_context(dev);

	/* reset h/w block */
1394
	fimc_sw_reset(ctx);
E
Eunchul Kim 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407

	/* reset scaler capability */
	memset(&ctx->sc, 0x0, sizeof(ctx->sc));

	fimc_clear_addr(ctx);

	return 0;
}

static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1408
	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
E
Eunchul Kim 已提交
1409 1410 1411 1412 1413 1414 1415
	struct drm_exynos_ipp_property *property;
	struct drm_exynos_ipp_config *config;
	struct drm_exynos_pos	img_pos[EXYNOS_DRM_OPS_MAX];
	struct drm_exynos_ipp_set_wb set_wb;
	int ret, i;
	u32 cfg0, cfg1;

1416
	DRM_DEBUG_KMS("cmd[%d]\n", cmd);
E
Eunchul Kim 已提交
1417 1418 1419 1420 1421 1422 1423 1424

	if (!c_node) {
		DRM_ERROR("failed to get c_node.\n");
		return -EINVAL;
	}

	property = &c_node->property;

1425
	fimc_mask_irq(ctx, true);
E
Eunchul Kim 已提交
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449

	for_each_ipp_ops(i) {
		config = &property->config[i];
		img_pos[i] = config->pos;
	}

	ret = fimc_set_prescaler(ctx, &ctx->sc,
		&img_pos[EXYNOS_DRM_OPS_SRC],
		&img_pos[EXYNOS_DRM_OPS_DST]);
	if (ret) {
		dev_err(dev, "failed to set precalser.\n");
		return ret;
	}

	/* If set ture, we can save jpeg about screen */
	fimc_handle_jpeg(ctx, false);
	fimc_set_scaler(ctx, &ctx->sc);

	switch (cmd) {
	case IPP_CMD_M2M:
		fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
		fimc_handle_lastend(ctx, false);

		/* setup dma */
1450
		cfg0 = fimc_read(ctx, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
1451 1452
		cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
		cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
1453
		fimc_write(ctx, cfg0, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
1454 1455 1456 1457 1458 1459
		break;
	case IPP_CMD_WB:
		fimc_set_type_ctrl(ctx, FIMC_WB_A);
		fimc_handle_lastend(ctx, true);

		/* setup FIMD */
1460 1461 1462 1463 1464
		ret = fimc_set_camblk_fimd0_wb(ctx);
		if (ret < 0) {
			dev_err(dev, "camblk setup failed.\n");
			return ret;
		}
E
Eunchul Kim 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477

		set_wb.enable = 1;
		set_wb.refresh = property->refresh_rate;
		exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
		break;
	case IPP_CMD_OUTPUT:
	default:
		ret = -EINVAL;
		dev_err(dev, "invalid operations.\n");
		return ret;
	}

	/* Reset status */
1478
	fimc_write(ctx, 0x0, EXYNOS_CISTATUS);
E
Eunchul Kim 已提交
1479

1480
	cfg0 = fimc_read(ctx, EXYNOS_CIIMGCPT);
E
Eunchul Kim 已提交
1481 1482 1483 1484
	cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;

	/* Scaler */
1485
	cfg1 = fimc_read(ctx, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
1486 1487 1488 1489
	cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
	cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
		EXYNOS_CISCCTRL_SCALERSTART);

1490
	fimc_write(ctx, cfg1, EXYNOS_CISCCTRL);
E
Eunchul Kim 已提交
1491 1492 1493

	/* Enable image capture*/
	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
1494
	fimc_write(ctx, cfg0, EXYNOS_CIIMGCPT);
E
Eunchul Kim 已提交
1495 1496

	/* Disable frame end irq */
1497
	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
E
Eunchul Kim 已提交
1498

1499
	fimc_clear_bits(ctx, EXYNOS_CIOCTRL, EXYNOS_CIOCTRL_WEAVE_MASK);
E
Eunchul Kim 已提交
1500

1501
	if (cmd == IPP_CMD_M2M)
1502
		fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
E
Eunchul Kim 已提交
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

	return 0;
}

static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
{
	struct fimc_context *ctx = get_fimc_context(dev);
	struct drm_exynos_ipp_set_wb set_wb = {0, 0};
	u32 cfg;

1513
	DRM_DEBUG_KMS("cmd[%d]\n", cmd);
E
Eunchul Kim 已提交
1514 1515 1516 1517

	switch (cmd) {
	case IPP_CMD_M2M:
		/* Source clear */
1518
		cfg = fimc_read(ctx, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
1519 1520
		cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
		cfg &= ~EXYNOS_MSCTRL_ENVID;
1521
		fimc_write(ctx, cfg, EXYNOS_MSCTRL);
E
Eunchul Kim 已提交
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
		break;
	case IPP_CMD_WB:
		exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
		break;
	case IPP_CMD_OUTPUT:
	default:
		dev_err(dev, "invalid operations.\n");
		break;
	}

1532
	fimc_mask_irq(ctx, false);
E
Eunchul Kim 已提交
1533 1534

	/* reset sequence */
1535
	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
E
Eunchul Kim 已提交
1536 1537

	/* Scaler disable */
1538
	fimc_clear_bits(ctx, EXYNOS_CISCCTRL, EXYNOS_CISCCTRL_SCALERSTART);
E
Eunchul Kim 已提交
1539 1540

	/* Disable image capture */
1541 1542
	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
E
Eunchul Kim 已提交
1543 1544

	/* Enable frame end irq */
1545
	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
E
Eunchul Kim 已提交
1546 1547
}

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
static void fimc_put_clocks(struct fimc_context *ctx)
{
	int i;

	for (i = 0; i < FIMC_CLKS_MAX; i++) {
		if (IS_ERR(ctx->clocks[i]))
			continue;
		clk_put(ctx->clocks[i]);
		ctx->clocks[i] = ERR_PTR(-EINVAL);
	}
}

static int fimc_setup_clocks(struct fimc_context *ctx)
{
	struct device *fimc_dev = ctx->ippdrv.dev;
	struct device *dev;
	int ret, i;

	for (i = 0; i < FIMC_CLKS_MAX; i++)
		ctx->clocks[i] = ERR_PTR(-EINVAL);

	for (i = 0; i < FIMC_CLKS_MAX; i++) {
		if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
			dev = fimc_dev->parent;
		else
			dev = fimc_dev;

		ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
		if (IS_ERR(ctx->clocks[i])) {
			if (i >= FIMC_CLK_MUX)
				break;
			ret = PTR_ERR(ctx->clocks[i]);
			dev_err(fimc_dev, "failed to get clock: %s\n",
						fimc_clock_names[i]);
			goto e_clk_free;
		}
	}

	/* Optional FIMC LCLK parent clock setting */
	if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
		ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
				     ctx->clocks[FIMC_CLK_PARENT]);
		if (ret < 0) {
			dev_err(fimc_dev, "failed to set parent.\n");
			goto e_clk_free;
		}
	}

	ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
	if (ret < 0)
		goto e_clk_free;

	ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
	if (!ret)
		return ret;
e_clk_free:
	fimc_put_clocks(ctx);
	return ret;
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
static int fimc_parse_dt(struct fimc_context *ctx)
{
	struct device_node *node = ctx->ippdrv.dev->of_node;

	/* Handle only devices that support the LCD Writeback data path */
	if (!of_property_read_bool(node, "samsung,lcd-wb"))
		return -ENODEV;

	if (of_property_read_u32(node, "clock-frequency",
					&ctx->clk_frequency))
		ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;

	ctx->id = of_alias_get_id(node, "fimc");

	if (ctx->id < 0) {
		dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
		return -EINVAL;
	}

	return 0;
}

1630
static int fimc_probe(struct platform_device *pdev)
E
Eunchul Kim 已提交
1631 1632 1633 1634 1635 1636 1637
{
	struct device *dev = &pdev->dev;
	struct fimc_context *ctx;
	struct resource *res;
	struct exynos_drm_ippdrv *ippdrv;
	int ret;

1638 1639 1640
	if (!dev->of_node) {
		dev_err(dev, "device tree node not found.\n");
		return -ENODEV;
E
Eunchul Kim 已提交
1641 1642 1643 1644 1645 1646
	}

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	ctx->ippdrv.dev = dev;

	ret = fimc_parse_dt(ctx);
	if (ret < 0)
		return ret;

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
						"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_err(dev, "syscon regmap lookup failed.\n");
		return PTR_ERR(ctx->sysreg);
	}

E
Eunchul Kim 已提交
1660 1661
	/* resource memory */
	ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1662 1663 1664
	ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
E
Eunchul Kim 已提交
1665 1666 1667 1668 1669

	/* resource irq */
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(dev, "failed to request irq resource.\n");
1670
		return -ENOENT;
E
Eunchul Kim 已提交
1671 1672 1673
	}

	ctx->irq = res->start;
1674
	ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
E
Eunchul Kim 已提交
1675 1676 1677
		IRQF_ONESHOT, "drm_fimc", ctx);
	if (ret < 0) {
		dev_err(dev, "failed to request irq.\n");
1678
		return ret;
E
Eunchul Kim 已提交
1679 1680
	}

1681 1682
	ret = fimc_setup_clocks(ctx);
	if (ret < 0)
1683
		return ret;
E
Eunchul Kim 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694

	ippdrv = &ctx->ippdrv;
	ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
	ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
	ippdrv->check_property = fimc_ippdrv_check_property;
	ippdrv->reset = fimc_ippdrv_reset;
	ippdrv->start = fimc_ippdrv_start;
	ippdrv->stop = fimc_ippdrv_stop;
	ret = fimc_init_prop_list(ippdrv);
	if (ret < 0) {
		dev_err(dev, "failed to init property list.\n");
1695
		goto err_put_clk;
E
Eunchul Kim 已提交
1696 1697
	}

1698
	DRM_DEBUG_KMS("id[%d]ippdrv[%p]\n", ctx->id, ippdrv);
E
Eunchul Kim 已提交
1699

1700
	spin_lock_init(&ctx->lock);
E
Eunchul Kim 已提交
1701 1702 1703 1704 1705 1706 1707
	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = exynos_drm_ippdrv_register(ippdrv);
	if (ret < 0) {
		dev_err(dev, "failed to register drm fimc device.\n");
1708
		goto err_pm_dis;
E
Eunchul Kim 已提交
1709 1710
	}

1711
	dev_info(dev, "drm fimc registered successfully.\n");
E
Eunchul Kim 已提交
1712 1713 1714

	return 0;

1715
err_pm_dis:
E
Eunchul Kim 已提交
1716
	pm_runtime_disable(dev);
1717 1718
err_put_clk:
	fimc_put_clocks(ctx);
1719

E
Eunchul Kim 已提交
1720 1721 1722
	return ret;
}

1723
static int fimc_remove(struct platform_device *pdev)
E
Eunchul Kim 已提交
1724 1725 1726 1727 1728 1729 1730
{
	struct device *dev = &pdev->dev;
	struct fimc_context *ctx = get_fimc_context(dev);
	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;

	exynos_drm_ippdrv_unregister(ippdrv);

1731
	fimc_put_clocks(ctx);
E
Eunchul Kim 已提交
1732 1733 1734 1735 1736 1737
	pm_runtime_set_suspended(dev);
	pm_runtime_disable(dev);

	return 0;
}

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
#ifdef CONFIG_PM
static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
{
	DRM_DEBUG_KMS("enable[%d]\n", enable);

	if (enable) {
		clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
		clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
		ctx->suspended = false;
	} else {
		clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
		clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
		ctx->suspended = true;
	}

	return 0;
}

E
Eunchul Kim 已提交
1756 1757 1758 1759 1760
#ifdef CONFIG_PM_SLEEP
static int fimc_suspend(struct device *dev)
{
	struct fimc_context *ctx = get_fimc_context(dev);

1761
	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
E
Eunchul Kim 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772

	if (pm_runtime_suspended(dev))
		return 0;

	return fimc_clk_ctrl(ctx, false);
}

static int fimc_resume(struct device *dev)
{
	struct fimc_context *ctx = get_fimc_context(dev);

1773
	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
E
Eunchul Kim 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785

	if (!pm_runtime_suspended(dev))
		return fimc_clk_ctrl(ctx, true);

	return 0;
}
#endif

static int fimc_runtime_suspend(struct device *dev)
{
	struct fimc_context *ctx = get_fimc_context(dev);

1786
	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
E
Eunchul Kim 已提交
1787 1788 1789 1790 1791 1792 1793 1794

	return  fimc_clk_ctrl(ctx, false);
}

static int fimc_runtime_resume(struct device *dev)
{
	struct fimc_context *ctx = get_fimc_context(dev);

1795
	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
E
Eunchul Kim 已提交
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805

	return  fimc_clk_ctrl(ctx, true);
}
#endif

static const struct dev_pm_ops fimc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
};

1806 1807 1808 1809 1810
static const struct of_device_id fimc_of_match[] = {
	{ .compatible = "samsung,exynos4210-fimc" },
	{ .compatible = "samsung,exynos4212-fimc" },
	{ },
};
1811
MODULE_DEVICE_TABLE(of, fimc_of_match);
1812

E
Eunchul Kim 已提交
1813 1814
struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
1815
	.remove		= fimc_remove,
E
Eunchul Kim 已提交
1816
	.driver		= {
1817
		.of_match_table = fimc_of_match,
E
Eunchul Kim 已提交
1818 1819 1820 1821 1822 1823
		.name	= "exynos-drm-fimc",
		.owner	= THIS_MODULE,
		.pm	= &fimc_pm_ops,
	},
};