hda_intel.c 102.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64 65 66
#include "hda_codec.h"


67 68
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
69
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
70
static char *model[SNDRV_CARDS];
71
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
72
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
74
static int probe_only[SNDRV_CARDS];
75
static int jackpoll_ms[SNDRV_CARDS];
76
static bool single_cmd;
T
Takashi Iwai 已提交
77
static int enable_msi = -1;
78 79 80
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
81
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
82
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
83 84
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
85

86
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
88
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
89
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
90 91 92
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
93
MODULE_PARM_DESC(model, "Use the given board model.");
94
module_param_array(position_fix, int, NULL, 0444);
95
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
96
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
97 98
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
99
module_param_array(probe_mask, int, NULL, 0444);
100
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
101
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
102
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
103 104
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
105
module_param(single_cmd, bool, 0444);
106 107
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
108
module_param(enable_msi, bint, 0444);
109
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
110 111 112 113
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
114
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
115
module_param_array(beep_mode, bool, NULL, 0444);
116
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
117
			    "(0=off, 1=on) (default=1).");
118
#endif
119

120
#ifdef CONFIG_PM
121 122 123 124 125 126 127
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

128
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
129
module_param(power_save, xint, 0644);
130 131
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
132

133 134 135 136
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
137
static bool power_save_controller = 1;
138 139
module_param(power_save_controller, bool, 0644);
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
140
#endif /* CONFIG_PM */
141

142 143
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
144 145 146
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
147 148 149 150 151 152 153 154 155 156 157
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
158 159 160
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
161
			 "{Intel, ICH7},"
162
			 "{Intel, ESB2},"
163
			 "{Intel, ICH8},"
164
			 "{Intel, ICH9},"
165
			 "{Intel, ICH10},"
166
			 "{Intel, PCH},"
167
			 "{Intel, CPT},"
168
			 "{Intel, PPT},"
169
			 "{Intel, LPT},"
170
			 "{Intel, LPT_LP},"
171
			 "{Intel, HPT},"
172
			 "{Intel, PBG},"
173
			 "{Intel, SCH},"
174
			 "{ATI, SB450},"
175
			 "{ATI, SB600},"
176
			 "{ATI, RS600},"
177
			 "{ATI, RS690},"
178 179
			 "{ATI, RS780},"
			 "{ATI, R600},"
180 181
			 "{ATI, RV630},"
			 "{ATI, RV610},"
182 183 184 185
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
186
			 "{VIA, VT8251},"
187
			 "{VIA, VT8237A},"
188 189
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
190 191
MODULE_DESCRIPTION("Intel HDA driver");

192 193 194
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
195
#define SFX	"hda-intel "
196
#endif
197

198 199 200 201 202 203 204
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
205 206 207 208
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
209 210 211 212 213
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
214 215 216 217 218
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
219
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
220 221
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
222 223 224
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
225
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
226 227
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
228
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
229 230
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
231 232 233
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
234 235
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
236
#define ICH6_REG_CORBCTL		0x4c
237 238
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
239
#define ICH6_REG_CORBSTS		0x4d
240
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
241 242 243 244 245
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
246
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
247 248
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
249 250 251
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
252
#define ICH6_REG_RIRBSTS		0x5d
253 254
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
290 291 292 293 294 295 296 297
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

298 299 300 301
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

302 303 304 305
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

306 307 308
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
309
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
310 311 312
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

321
/* STATESTS int mask: S3,SD2,SD1,SD0 */
322 323
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
324
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
325 326 327 328

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
329 330 331
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
332 333 334 335 336 337 338
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
339 340
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
341 342 343 344 345

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
346 347 348
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
349 350 351 352 353

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

354 355
/* position fix mode */
enum {
356
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
357
	POS_FIX_LPIB,
358
	POS_FIX_POSBUF,
359
	POS_FIX_VIACOMBO,
360
	POS_FIX_COMBO,
361
};
L
Linus Torvalds 已提交
362

363 364 365 366
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
367 368 369
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
370 371 372
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
373

T
Takashi Iwai 已提交
374 375 376 377
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

378 379 380 381 382
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

383 384
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
385

L
Linus Torvalds 已提交
386 387 388
/*
 */

389
struct azx_dev {
T
Takashi Iwai 已提交
390
	struct snd_dma_buffer bdl; /* BDL buffer */
391
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
392

393
	unsigned int bufsize;	/* size of the play buffer in bytes */
394
	unsigned int period_bytes; /* size of the period in bytes */
395 396
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
397 398
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
399

400
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
401

402
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
403 404

	/* pcm support */
405 406 407 408 409 410
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
411 412
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
413
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
414

415 416
	unsigned int opened :1;
	unsigned int running :1;
417
	unsigned int irq_pending :1;
418 419 420 421 422 423
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
424
	unsigned int wc_marked:1;
425
	unsigned int no_period_wakeup:1;
426 427 428

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
L
Linus Torvalds 已提交
429 430 431
};

/* CORB/RIRB */
432
struct azx_rb {
L
Linus Torvalds 已提交
433 434 435 436 437 438
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
439 440
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
441 442
};

443 444 445 446 447 448 449 450
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

451 452
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
453
	struct pci_dev *pci;
454
	int dev_index;
L
Linus Torvalds 已提交
455

456 457
	/* chip type specific */
	int driver_type;
458
	unsigned int driver_caps;
459 460 461 462 463 464
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
465 466 467 468 469 470 471
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
472
	struct mutex open_mutex;
473
	struct completion probe_wait;
L
Linus Torvalds 已提交
474

475
	/* streams (x num_streams) */
476
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
477 478

	/* PCM */
479
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
480 481 482

	/* HD codec */
	unsigned short codec_mask;
483
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
484
	struct hda_bus *bus;
485
	unsigned int beep_mode;
L
Linus Torvalds 已提交
486 487

	/* CORB/RIRB */
488 489
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
490

T
Takashi Iwai 已提交
491
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
492 493
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
494

495 496 497 498
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

499
	/* flags */
500
	int position_fix[2]; /* for both playback/capture streams */
501
	int poll_count;
502
	unsigned int running :1;
503 504 505
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
506
	unsigned int msi :1;
507
	unsigned int irq_pending_warned :1;
508
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
509
	unsigned int snoop:1;
510
	unsigned int align_buffer_size:1;
511 512 513 514
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
515
	unsigned int vga_switcheroo_registered:1;
516 517
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
518 519

	/* for debugging */
520
	unsigned int last_cmd[AZX_MAX_CODECS];
521 522 523

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
524 525 526

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
527 528 529

	/* card list (for power_save trigger) */
	struct list_head list;
L
Linus Torvalds 已提交
530 531
};

532 533 534
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

535 536 537
/* driver types */
enum {
	AZX_DRIVER_ICH,
538
	AZX_DRIVER_PCH,
539
	AZX_DRIVER_SCH,
540
	AZX_DRIVER_ATI,
541
	AZX_DRIVER_ATIHDMI,
542
	AZX_DRIVER_ATIHDMI_NS,
543 544 545
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
546
	AZX_DRIVER_NVIDIA,
547
	AZX_DRIVER_TERA,
548
	AZX_DRIVER_CTX,
549
	AZX_DRIVER_CTHDA,
550
	AZX_DRIVER_GENERIC,
551
	AZX_NUM_DRIVERS, /* keep this as last entry */
552 553
};

554 555 556 557 558 559 560 561 562 563 564 565 566 567
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
568
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
569
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
570
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
571
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
572
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
573 574 575
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */

/* quirks for Intel PCH */
576
#define AZX_DCAPS_INTEL_PCH_NOPM \
577
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 579 580 581
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
582 583 584 585 586 587 588 589 590 591 592 593

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
594 595
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
	 AZX_DCAPS_ALIGN_BUFSIZE)
596

597 598 599
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

600 601 602 603
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
604 605 606 607 608
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

609
static char *driver_short_names[] = {
610
	[AZX_DRIVER_ICH] = "HDA Intel",
611
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
612
	[AZX_DRIVER_SCH] = "HDA Intel MID",
613
	[AZX_DRIVER_ATI] = "HDA ATI SB",
614
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
615
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
616 617
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
618 619
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
620
	[AZX_DRIVER_TERA] = "HDA Teradici", 
621
	[AZX_DRIVER_CTX] = "HDA Creative", 
622
	[AZX_DRIVER_CTHDA] = "HDA Creative",
623
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
624 625
};

L
Linus Torvalds 已提交
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
656
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
657

T
Takashi Iwai 已提交
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
#ifdef CONFIG_X86
static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
{
	if (azx_snoop(chip))
		return;
	if (addr && size) {
		int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
		if (on)
			set_memory_wc((unsigned long)addr, pages);
		else
			set_memory_wb((unsigned long)addr, pages);
	}
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
	__mark_pages_wc(chip, buf->area, buf->bytes, on);
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
	if (azx_dev->wc_marked != on) {
		__mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
}
#endif

697
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
698
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
699 700 701 702 703 704 705
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
706
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
707 708 709 710
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
711 712
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
713 714
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
715
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
716 717
		return err;
	}
T
Takashi Iwai 已提交
718
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
719 720 721
	return 0;
}

722
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
723
{
724
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
725 726 727 728
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
729
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
730

731 732
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
733 734 735
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
736
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
737
	/* enable corb dma */
738
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
739 740 741 742

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
743 744
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
745
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
746
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
747

748 749
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
750
	/* reset the rirb hw write pointer */
751
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
752
	/* set N=1, get RIRB response interrupt for new entry */
753
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
754 755 756
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
757 758
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
759
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
760 761
}

762
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
763
{
764
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
765 766 767
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
768
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
769 770
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
793 794 795
}

/* send a command */
796
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
797
{
798
	struct azx *chip = bus->private_data;
799
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
800
	unsigned int wp, rp;
L
Linus Torvalds 已提交
801

802 803
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
804
	/* add command to corb */
805 806 807 808
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
809
		return -EIO;
810
	}
L
Linus Torvalds 已提交
811 812 813
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
814 815 816 817 818 819 820
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

821
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
822 823
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
824

L
Linus Torvalds 已提交
825 826 827 828 829 830 831 832
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
833
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
834 835
{
	unsigned int rp, wp;
836
	unsigned int addr;
L
Linus Torvalds 已提交
837 838
	u32 res, res_ex;

839 840 841 842 843 844
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
845 846 847
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
848

L
Linus Torvalds 已提交
849 850 851 852 853 854 855
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
856
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
857 858
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
859 860
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
861
			smp_wmb();
862
			chip->rirb.cmds[addr]--;
863
		} else
864
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
865
				   "last cmd=%#08x\n",
866
				   pci_name(chip->pci),
867 868
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
869 870 871 872
	}
}

/* receive a response */
873 874
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
875
{
876
	struct azx *chip = bus->private_data;
877
	unsigned long timeout;
878
	unsigned long loopcounter;
879
	int do_poll = 0;
L
Linus Torvalds 已提交
880

881 882
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
883 884

	for (loopcounter = 0;; loopcounter++) {
885
		if (chip->polling_mode || do_poll) {
886 887 888 889
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
890
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
891
			smp_rmb();
892
			bus->rirb_error = 0;
893 894 895

			if (!do_poll)
				chip->poll_count = 0;
896
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
897
		}
898 899
		if (time_after(jiffies, timeout))
			break;
900
		if (bus->needs_damn_long_delay || loopcounter > 3000)
901 902 903 904 905
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
906
	}
907

908
	if (!chip->polling_mode && chip->poll_count < 2) {
909
		snd_printdd(SFX "%s: azx_get_response timeout, "
910
			   "polling the codec once: last cmd=0x%08x\n",
911
			   pci_name(chip->pci), chip->last_cmd[addr]);
912 913 914 915 916 917
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


918
	if (!chip->polling_mode) {
919
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
920
			   "switching to polling mode: last cmd=0x%08x\n",
921
			   pci_name(chip->pci), chip->last_cmd[addr]);
922 923 924 925
		chip->polling_mode = 1;
		goto again;
	}

926
	if (chip->msi) {
927
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
928
			   "disabling MSI: last cmd=0x%08x\n",
929
			   pci_name(chip->pci), chip->last_cmd[addr]);
930 931 932 933
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
934 935
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
936
			return -1;
937
		}
938 939 940
		goto again;
	}

941 942 943 944 945 946 947 948
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

949 950 951
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
952
	bus->rirb_error = 1;
953
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
954 955 956 957 958 959
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
960
		   chip->last_cmd[addr]);
961 962
	chip->single_cmd = 1;
	bus->response_reset = 0;
963
	/* release CORB/RIRB */
964
	azx_free_cmd_io(chip);
965 966
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
967
	return -1;
L
Linus Torvalds 已提交
968 969 970 971 972 973 974 975 976 977 978 979
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

980
/* receive a response */
981
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
982 983 984 985 986 987 988
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
989
			chip->rirb.res[addr] = azx_readl(chip, IR);
990 991 992 993 994
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
995 996
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
997
	chip->rirb.res[addr] = -1;
998 999 1000
	return -EIO;
}

L
Linus Torvalds 已提交
1001
/* send a command */
1002
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1003
{
1004
	struct azx *chip = bus->private_data;
1005
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1006 1007
	int timeout = 50;

1008
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1009 1010
	while (timeout--) {
		/* check ICB busy bit */
1011
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1012
			/* Clear IRV valid bit */
1013 1014
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1015
			azx_writel(chip, IC, val);
1016 1017
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1018
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1019 1020 1021
		}
		udelay(1);
	}
1022
	if (printk_ratelimit())
1023 1024
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1025 1026 1027 1028
	return -EIO;
}

/* receive a response */
1029 1030
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1031
{
1032
	struct azx *chip = bus->private_data;
1033
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1044
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1045
{
1046
	struct azx *chip = bus->private_data;
1047

1048 1049
	if (chip->disabled)
		return 0;
1050
	chip->last_cmd[azx_command_addr(val)] = val;
1051
	if (chip->single_cmd)
1052
		return azx_single_send_cmd(bus, val);
1053
	else
1054
		return azx_corb_send_cmd(bus, val);
1055 1056 1057
}

/* get a response */
1058 1059
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1060
{
1061
	struct azx *chip = bus->private_data;
1062 1063
	if (chip->disabled)
		return 0;
1064
	if (chip->single_cmd)
1065
		return azx_single_get_response(bus, addr);
1066
	else
1067
		return azx_rirb_get_response(bus, addr);
1068 1069
}

1070
#ifdef CONFIG_PM
1071
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1072
#endif
1073

L
Linus Torvalds 已提交
1074
/* reset codec link */
1075
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1076
{
1077
	unsigned long timeout;
L
Linus Torvalds 已提交
1078

1079 1080 1081
	if (!full_reset)
		goto __skip;

1082 1083 1084
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1085 1086 1087
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

1088 1089 1090 1091
	timeout = jiffies + msecs_to_jiffies(100);
	while (azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1092 1093 1094 1095

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1096
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1097 1098 1099 1100

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

1101 1102 1103 1104
	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1105

1106
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1107
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1108

1109
      __skip:
L
Linus Torvalds 已提交
1110
	/* check to see if controller is ready */
1111
	if (!azx_readb(chip, GCTL)) {
1112
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1113 1114 1115
		return -EBUSY;
	}

M
Matt 已提交
1116
	/* Accept unsolicited responses */
1117 1118 1119
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1120

L
Linus Torvalds 已提交
1121
	/* detect codecs */
1122
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1123
		chip->codec_mask = azx_readw(chip, STATESTS);
1124
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1136
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141 1142 1143
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1144
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1145 1146 1147 1148
{
	int i;

	/* disable interrupts in stream descriptor */
1149
	for (i = 0; i < chip->num_streams; i++) {
1150
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1164
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1165 1166 1167 1168
{
	int i;

	/* clear stream status */
1169
	for (i = 0; i < chip->num_streams; i++) {
1170
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1185
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1186
{
1187 1188 1189 1190 1191
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1192
	/* enable SIE */
1193 1194
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1195 1196 1197 1198 1199
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1200 1201
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1202 1203 1204 1205
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1206 1207 1208 1209 1210 1211
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1212
	/* disable SIE */
1213 1214
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1215 1216 1217 1218
}


/*
1219
 * reset and start the controller registers
L
Linus Torvalds 已提交
1220
 */
1221
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1222
{
1223 1224
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1225 1226

	/* reset controller */
1227
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1228 1229 1230 1231 1232 1233

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1234 1235
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1236

1237 1238
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1239
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1240

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1264 1265
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1266
	 */
1267
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1268
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1269
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1270
	}
1271

1272 1273 1274 1275
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1276
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1277
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1278 1279
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1280 1281 1282 1283
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1284
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1285 1286 1287
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1288 1289 1290 1291 1292 1293
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1294 1295 1296 1297
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1298
		unsigned short snoop;
T
Takashi Iwai 已提交
1299
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1300 1301 1302 1303 1304 1305
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1306 1307 1308
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1309 1310
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1311
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1312
        }
L
Linus Torvalds 已提交
1313 1314 1315
}


1316 1317
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1318 1319 1320
/*
 * interrupt handler
 */
1321
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1322
{
1323 1324
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1325
	u32 status;
1326
	u8 sd_status;
1327
	int i, ok;
L
Linus Torvalds 已提交
1328

1329 1330 1331 1332 1333
#ifdef CONFIG_PM_RUNTIME
	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
		return IRQ_NONE;
#endif

L
Linus Torvalds 已提交
1334 1335
	spin_lock(&chip->reg_lock);

1336 1337
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1338
		return IRQ_NONE;
1339
	}
1340

L
Linus Torvalds 已提交
1341 1342 1343 1344 1345 1346
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1347
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1348 1349
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1350
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1351
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1352 1353
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1354 1355
				continue;
			/* check whether this IRQ is really acceptable */
1356 1357
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1358
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1359 1360 1361
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1362
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1363 1364
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1365 1366
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1367 1368 1369 1370 1371 1372 1373
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1374
		if (status & RIRB_INT_RESPONSE) {
1375
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1376
				udelay(80);
L
Linus Torvalds 已提交
1377
			azx_update_rirb(chip);
1378
		}
L
Linus Torvalds 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1393 1394 1395
/*
 * set up a BDL entry
 */
1396 1397
static int setup_bdle(struct azx *chip,
		      struct snd_pcm_substream *substream,
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1410
		addr = snd_pcm_sgbuf_get_addr(substream, ofs);
1411 1412
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1413
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1414
		/* program the size field of the BDL entry */
T
Takashi Iwai 已提交
1415
		chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
1416 1417 1418 1419 1420 1421
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1436 1437 1438
/*
 * set up BDL entries
 */
1439 1440
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1441
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1442
{
T
Takashi Iwai 已提交
1443 1444
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1445
	int pos_adj;
L
Linus Torvalds 已提交
1446 1447 1448 1449 1450

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1451
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1452 1453
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1454
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1455 1456 1457
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1458
	pos_adj = bdl_pos_adj[chip->dev_index];
1459
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1460
		struct snd_pcm_runtime *runtime = substream->runtime;
1461
		int pos_align = pos_adj;
1462
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1463
		if (!pos_adj)
1464 1465 1466 1467
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1468 1469
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1470 1471
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1472 1473
			pos_adj = 0;
		} else {
1474
			ofs = setup_bdle(chip, substream, azx_dev,
1475
					 &bdl, ofs, pos_adj, true);
1476 1477
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1478
		}
1479 1480
	} else
		pos_adj = 0;
1481 1482
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1483
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1484 1485
					 period_bytes - pos_adj, 0);
		else
1486
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1487
					 period_bytes,
1488
					 !azx_dev->no_period_wakeup);
1489 1490
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1491
	}
T
Takashi Iwai 已提交
1492
	return 0;
1493 1494

 error:
1495 1496
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1497
	return -EINVAL;
L
Linus Torvalds 已提交
1498 1499
}

1500 1501
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1502 1503 1504 1505
{
	unsigned char val;
	int timeout;

1506 1507
	azx_stream_clear(chip, azx_dev);

1508 1509
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1524 1525 1526

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1527
}
L
Linus Torvalds 已提交
1528

1529 1530 1531 1532 1533
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1534
	unsigned int val;
1535 1536
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1537
	/* program the stream_tag */
T
Takashi Iwai 已提交
1538 1539 1540 1541 1542 1543
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1557
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1558
	/* upper BDL address */
T
Takashi Iwai 已提交
1559
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1560

1561
	/* enable the position buffer */
1562 1563
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1564 1565 1566 1567
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1568

L
Linus Torvalds 已提交
1569
	/* set the interrupt enable bits in the descriptor control register */
1570 1571
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1572 1573 1574 1575

	return 0;
}

1576 1577 1578 1579 1580 1581 1582 1583 1584
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1585
	mutex_lock(&chip->bus->cmd_mutex);
1586 1587
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1588
	res = azx_get_response(chip->bus, addr);
1589
	chip->probing = 0;
1590
	mutex_unlock(&chip->bus->cmd_mutex);
1591 1592
	if (res == -1)
		return -EIO;
1593
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1594 1595 1596
	return 0;
}

1597 1598
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1599
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1600

1601 1602 1603 1604 1605 1606
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1607
	azx_init_chip(chip, 1);
1608
#ifdef CONFIG_PM
1609
	if (chip->initialized) {
1610 1611 1612
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1613 1614 1615
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1616
#endif
1617 1618 1619
	bus->in_reset = 0;
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1636 1637 1638 1639
/*
 * Codec initialization
 */

1640
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1641
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1642
	[AZX_DRIVER_NVIDIA] = 8,
1643
	[AZX_DRIVER_TERA] = 1,
1644 1645
};

1646
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1647 1648
{
	struct hda_bus_template bus_temp;
1649 1650
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1656 1657
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1658
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1659
	bus_temp.ops.bus_reset = azx_bus_reset;
1660
#ifdef CONFIG_PM
1661
	bus_temp.power_save = &power_save;
1662 1663
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
L
Linus Torvalds 已提交
1664

1665 1666
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1667 1668
		return err;

1669
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1670
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1671
		chip->bus->needs_damn_long_delay = 1;
1672
	}
1673

1674
	codecs = 0;
1675 1676
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1677
		max_slots = AZX_DEFAULT_CODECS;
1678 1679 1680

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1681
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1682 1683 1684 1685
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1686
				snd_printk(KERN_WARNING SFX
1687 1688
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1689 1690 1691
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1692
				 * and disturbs the further communications.
1693 1694 1695 1696 1697
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1698
				azx_init_chip(chip, 1);
1699 1700 1701 1702
			}
		}
	}

1703 1704 1705 1706
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1707
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1708 1709
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1710 1711 1712 1713
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1714
	/* Then create codec instances */
1715
	for (c = 0; c < max_slots; c++) {
1716
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1717
			struct hda_codec *codec;
1718
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1719 1720
			if (err < 0)
				continue;
1721
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1722
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1723
			codecs++;
1724 1725 1726
		}
	}
	if (!codecs) {
1727
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1728 1729
		return -ENXIO;
	}
1730 1731
	return 0;
}
L
Linus Torvalds 已提交
1732

1733
/* configure each codec instance */
1734
static int azx_codec_configure(struct azx *chip)
1735 1736 1737 1738 1739
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1740 1741 1742 1743 1744 1745 1746 1747 1748
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1749 1750
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1751
{
1752
	int dev, i, nums;
1753
	struct azx_dev *res = NULL;
1754 1755 1756
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1757 1758

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1759 1760 1761 1762 1763 1764 1765
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
	for (i = 0; i < nums; i++, dev++)
1766
		if (!chip->azx_dev[dev].opened) {
1767
			res = &chip->azx_dev[dev];
1768
			if (res->assigned_key == key)
1769
				break;
L
Linus Torvalds 已提交
1770
		}
1771 1772
	if (res) {
		res->opened = 1;
1773
		res->assigned_key = key;
1774 1775
	}
	return res;
L
Linus Torvalds 已提交
1776 1777 1778
}

/* release the assigned stream */
1779
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1780 1781 1782 1783
{
	azx_dev->opened = 0;
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */

	*ts = ns_to_timespec(nsec);

	return 0;
}

1842
static struct snd_pcm_hardware azx_pcm_hw = {
1843 1844
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1845 1846
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1847 1848
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1849
				 SNDRV_PCM_INFO_PAUSE |
1850
				 SNDRV_PCM_INFO_SYNC_START |
1851
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1852
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1867
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1868 1869 1870
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1871 1872 1873
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1874 1875
	unsigned long flags;
	int err;
1876
	int buff_step;
L
Linus Torvalds 已提交
1877

1878
	mutex_lock(&chip->open_mutex);
1879
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1880
	if (azx_dev == NULL) {
1881
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1882 1883 1884 1885 1886 1887 1888 1889 1890
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1891 1892 1893 1894 1895 1896

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

1897
	if (chip->align_buffer_size)
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1912
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1913
				   buff_step);
1914
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1915
				   buff_step);
1916
	snd_hda_power_up_d3wait(apcm->codec);
1917 1918
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1919
		azx_release_device(azx_dev);
1920
		snd_hda_power_down(apcm->codec);
1921
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1922 1923
		return err;
	}
1924
	snd_pcm_limit_hw_rates(runtime);
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
1936 1937 1938 1939 1940 1941

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
1942 1943 1944 1945 1946 1947
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1948
	snd_pcm_set_sync(substream);
1949
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1950 1951 1952
	return 0;
}

1953
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1954 1955 1956
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1957 1958
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1959 1960
	unsigned long flags;

1961
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1962 1963 1964 1965 1966 1967
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1968
	snd_hda_power_down(apcm->codec);
1969
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1970 1971 1972
	return 0;
}

1973 1974
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
1975
{
T
Takashi Iwai 已提交
1976 1977 1978
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
1979
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1980
	int ret;
1981

T
Takashi Iwai 已提交
1982
	mark_runtime_wc(chip, azx_dev, runtime, false);
1983 1984 1985
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
1986
	ret = snd_pcm_lib_malloc_pages(substream,
1987
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
1988 1989 1990 1991
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, runtime, true);
	return ret;
L
Linus Torvalds 已提交
1992 1993
}

1994
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1995 1996
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1997
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1998 1999
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
2000 2001 2002 2003 2004 2005
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
2006 2007 2008
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
L
Linus Torvalds 已提交
2009

2010
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2011

T
Takashi Iwai 已提交
2012
	mark_runtime_wc(chip, azx_dev, runtime, false);
L
Linus Torvalds 已提交
2013 2014 2015
	return snd_pcm_lib_free_pages(substream);
}

2016
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2017 2018
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2019 2020
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2021
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2022
	struct snd_pcm_runtime *runtime = substream->runtime;
2023
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2024
	int err;
2025 2026 2027
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2028

2029
	azx_stream_reset(chip, azx_dev);
2030 2031 2032
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2033
						hinfo->maxbps,
2034
						ctls);
2035
	if (!format_val) {
2036
		snd_printk(KERN_ERR SFX
2037 2038
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
L
Linus Torvalds 已提交
2039 2040 2041
		return -EINVAL;
	}

2042 2043 2044
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2045 2046
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2047 2048 2049

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2050 2051
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2052 2053 2054
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2055
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2056 2057 2058 2059 2060
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
			return err;
	}

2061 2062 2063
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2064 2065 2066 2067 2068 2069
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2070 2071
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2072
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2073 2074 2075
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
	return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2076
				     azx_dev->format_val, substream);
L
Linus Torvalds 已提交
2077 2078
}

2079
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2080 2081
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2082
	struct azx *chip = apcm->chip;
2083 2084
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2085
	int rstart = 0, start, nsync = 0, sbits = 0;
2086
	int nwait, timeout;
L
Linus Torvalds 已提交
2087

2088 2089 2090
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

L
Linus Torvalds 已提交
2091
	switch (cmd) {
2092 2093
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2094 2095
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2096
		start = 1;
L
Linus Torvalds 已提交
2097 2098
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2099
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2100
	case SNDRV_PCM_TRIGGER_STOP:
2101
		start = 0;
L
Linus Torvalds 已提交
2102 2103
		break;
	default:
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2117 2118 2119 2120 2121 2122 2123 2124

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2125 2126 2127 2128
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2129 2130 2131 2132 2133
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2134
			azx_stream_start(chip, azx_dev);
2135
		} else {
2136
			azx_stream_stop(chip, azx_dev);
2137
		}
2138
		azx_dev->running = start;
L
Linus Torvalds 已提交
2139 2140
	}
	spin_unlock(&chip->reg_lock);
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2173
	}
2174 2175 2176 2177 2178 2179 2180
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2197
	spin_unlock(&chip->reg_lock);
2198
	return 0;
L
Linus Torvalds 已提交
2199 2200
}

2201 2202 2203 2204 2205 2206 2207 2208 2209
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2210
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2257
static unsigned int azx_get_position(struct azx *chip,
2258 2259
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2260 2261
{
	unsigned int pos;
2262
	int stream = azx_dev->substream->stream;
2263
	int delay = 0;
L
Linus Torvalds 已提交
2264

2265 2266 2267 2268 2269 2270
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2271
		pos = azx_via_get_position(chip, azx_dev);
2272 2273 2274 2275
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2276
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2287
	}
2288

L
Linus Torvalds 已提交
2289 2290
	if (pos >= azx_dev->bufsize)
		pos = 0;
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303

	/* calculate runtime delay from LPIB */
	if (azx_dev->substream->runtime &&
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
		if (delay < 0)
			delay += azx_dev->bufsize;
		if (delay >= azx_dev->period_bytes) {
2304
			snd_printk(KERN_WARNING SFX
2305
				   "%s: Unstable LPIB (%d >= %d); "
2306
				   "disabling LPIB delay counting\n",
2307
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2308 2309
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2310 2311 2312 2313
		}
		azx_dev->substream->runtime->delay =
			bytes_to_frames(azx_dev->substream->runtime, delay);
	}
2314
	trace_azx_get_position(chip, azx_dev, pos, delay);
2315 2316 2317 2318 2319 2320 2321 2322 2323
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2324
			       azx_get_position(chip, azx_dev, false));
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2338
	u32 wallclk;
2339 2340
	unsigned int pos;

2341 2342
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2343 2344
		return -1;	/* bogus (too early) interrupt */

2345
	pos = azx_get_position(chip, azx_dev, true);
2346

2347 2348
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2349
		return -1; /* this shouldn't happen! */
2350
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2351 2352 2353
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2354
	azx_dev->start_wallclk += wallclk;
2355 2356 2357 2358 2359 2360 2361 2362 2363
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2364
	int i, pending, ok;
2365

2366 2367 2368 2369 2370 2371 2372 2373
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2374 2375 2376 2377 2378 2379 2380 2381 2382
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2383 2384
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2385 2386 2387 2388
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2389 2390
			} else if (ok < 0) {
				pending = 0;	/* too early */
2391 2392 2393 2394 2395 2396
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2397
		msleep(1);
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2410 2411
}

T
Takashi Iwai 已提交
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2426
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2427 2428 2429 2430 2431 2432 2433 2434
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2435
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2436
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2437
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2438 2439
};

2440
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2441
{
2442 2443
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2444
		list_del(&apcm->list);
2445 2446
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2447 2448
}

2449 2450
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2451
static int
2452 2453
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2454
{
2455
	struct azx *chip = bus->private_data;
2456
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2457
	struct azx_pcm *apcm;
2458
	int pcm_dev = cpcm->device;
2459
	unsigned int size;
2460
	int s, err;
L
Linus Torvalds 已提交
2461

2462 2463
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2464 2465
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2466 2467
			return -EBUSY;
		}
2468 2469 2470 2471
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2472 2473 2474
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2475
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2476
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2477 2478 2479
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2480
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2481 2482 2483
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2484 2485
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2486
	list_add_tail(&apcm->list, &chip->pcm_list);
2487 2488 2489 2490 2491 2492 2493
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2494 2495 2496
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2497
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2498
					      snd_dma_pci_data(chip->pci),
2499
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2500 2501 2502 2503 2504 2505
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2506
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2507 2508 2509 2510 2511 2512 2513 2514
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2515
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2516 2517 2518 2519
{
	int i;

	/* initialize each stream (aka device)
2520 2521
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2522
	 */
2523
	for (i = 0; i < chip->num_streams; i++) {
2524
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2525
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2538 2539
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2540 2541
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2542
			KBUILD_MODNAME, chip)) {
2543 2544 2545 2546 2547 2548 2549
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2550
	pci_intx(chip->pci, !chip->msi);
2551 2552 2553
	return 0;
}

L
Linus Torvalds 已提交
2554

2555 2556
static void azx_stop_chip(struct azx *chip)
{
2557
	if (!chip->initialized)
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2574
#ifdef CONFIG_PM
2575
/* power-up/down the controller */
2576
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2577
{
2578
	struct azx *chip = bus->private_data;
2579

2580 2581 2582
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2583
	if (power_up)
2584 2585 2586
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2587
}
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2630
#endif /* CONFIG_PM */
2631

2632
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2633 2634 2635
/*
 * power management
 */
2636
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2637
{
2638 2639
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2640
	struct azx *chip = card->private_data;
2641
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2642

2643 2644 2645
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2646
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2647
	azx_clear_irq_pending(chip);
2648 2649
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2650
	if (chip->initialized)
2651
		snd_hda_suspend(chip->bus);
2652
	azx_stop_chip(chip);
2653
	if (chip->irq >= 0) {
2654
		free_irq(chip->irq, chip);
2655 2656
		chip->irq = -1;
	}
2657
	if (chip->msi)
2658
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2659 2660
	pci_disable_device(pci);
	pci_save_state(pci);
2661
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2662 2663 2664
	return 0;
}

2665
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2666
{
2667 2668
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2669
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2670

2671 2672 2673
	if (chip->disabled)
		return 0;

2674 2675
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2676 2677 2678 2679 2680 2681 2682
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2683 2684 2685 2686
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2687
		return -EIO;
2688
	azx_init_pci(chip);
2689

2690
	azx_init_chip(chip, 1);
2691

L
Linus Torvalds 已提交
2692
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2693
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2694 2695
	return 0;
}
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_stop_chip(chip);
	azx_clear_irq_pending(chip);
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_init_pci(chip);
	azx_init_chip(chip, 1);
	return 0;
}
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

2731 2732 2733 2734 2735
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2736
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
2737 2738
};

2739 2740 2741
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
2742
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
2743 2744


T
Takashi Iwai 已提交
2745 2746 2747 2748 2749 2750
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2751
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2768 2769
static int azx_first_init(struct azx *chip);
static int azx_probe_continue(struct azx *chip);
2770

2771
#ifdef SUPPORT_VGA_SWITCHEROO
2772
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
2773 2774 2775 2776 2777 2778 2779 2780

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

2781
	wait_for_completion(&chip->probe_wait);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
2805 2806
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
2807
		if (disabled) {
2808
			azx_suspend(&pci->dev);
2809
			chip->disabled = true;
2810
			if (snd_hda_lock_devices(chip->bus))
2811 2812
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
2813 2814 2815
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
2816
			azx_resume(&pci->dev);
2817 2818 2819 2820 2821 2822 2823 2824 2825
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

2826
	wait_for_completion(&chip->probe_wait);
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

2837
static void init_vga_switcheroo(struct azx *chip)
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

2854
static int register_vga_switcheroo(struct azx *chip)
2855
{
2856 2857
	int err;

2858 2859 2860 2861 2862
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
2863
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2864 2865
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
2866 2867 2868 2869
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
	return 0;
2870 2871 2872 2873
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
2874
#define check_hdmi_disabled(pci)	false
2875 2876
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
2877 2878 2879
/*
 * destructor
 */
2880
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
2881
{
T
Takashi Iwai 已提交
2882 2883
	int i;

2884 2885
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
2886 2887
	azx_notifier_unregister(chip);

2888
	chip->init_failed = 1; /* to be sure */
2889
	complete_all(&chip->probe_wait);
2890

2891 2892 2893
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
2894 2895
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
2896 2897
	}

2898
	if (chip->initialized) {
2899
		azx_clear_irq_pending(chip);
2900
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
2901
			azx_stream_stop(chip, &chip->azx_dev[i]);
2902
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
2903 2904
	}

2905
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
2906
		free_irq(chip->irq, (void*)chip);
2907
	if (chip->msi)
2908
		pci_disable_msi(chip->pci);
2909 2910
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
2911

T
Takashi Iwai 已提交
2912 2913
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
2914 2915
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
2916
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
2917
			}
T
Takashi Iwai 已提交
2918
	}
T
Takashi Iwai 已提交
2919 2920
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
2921
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
2922 2923 2924
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
2925
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
2926
	}
2927 2928
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
2929
	pci_disable_device(chip->pci);
2930
	kfree(chip->azx_dev);
2931 2932 2933 2934
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
2935 2936 2937 2938 2939
	kfree(chip);

	return 0;
}

2940
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
2941 2942 2943 2944
{
	return azx_free(device->device_data);
}

2945
#ifdef SUPPORT_VGA_SWITCHEROO
2946 2947 2948
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
2949
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

2972
static bool check_hdmi_disabled(struct pci_dev *pci)
2973 2974 2975 2976 2977
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
2978
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
2979 2980 2981 2982 2983
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
2984
#endif /* SUPPORT_VGA_SWITCHEROO */
2985

2986 2987 2988
/*
 * white/black-listing for position_fix
 */
2989
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
2990 2991
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2992
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
2993
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
2994
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
2995
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
2996
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
2997
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
2998
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
2999
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3000
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3001
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3002
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3003
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3004 3005 3006
	{}
};

3007
static int check_position_fix(struct azx *chip, int fix)
3008 3009 3010
{
	const struct snd_pci_quirk *q;

3011
	switch (fix) {
3012
	case POS_FIX_AUTO:
3013 3014
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3015
	case POS_FIX_VIACOMBO:
3016
	case POS_FIX_COMBO:
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3027
	}
3028 3029

	/* Check VIA/ATI HD Audio Controller exist */
3030
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3031
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3032
		return POS_FIX_VIACOMBO;
3033 3034
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3035
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3036
		return POS_FIX_LPIB;
3037
	}
3038
	return POS_FIX_AUTO;
3039 3040
}

3041 3042 3043
/*
 * black-lists for probe_mask
 */
3044
static struct snd_pci_quirk probe_mask_list[] = {
3045 3046 3047 3048 3049 3050
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3051 3052
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3053 3054
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3055
	/* forced codec slots */
3056
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3057
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3058 3059
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3060 3061 3062
	{}
};

3063 3064
#define AZX_FORCE_CODEC_MASK	0x100

3065
static void check_probe_mask(struct azx *chip, int dev)
3066 3067 3068
{
	const struct snd_pci_quirk *q;

3069 3070
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3071 3072 3073 3074 3075 3076
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3077
			chip->codec_probe_mask = q->value;
3078 3079
		}
	}
3080 3081 3082 3083 3084 3085 3086 3087

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3088 3089
}

3090
/*
T
Takashi Iwai 已提交
3091
 * white/black-list for enable_msi
3092
 */
3093
static struct snd_pci_quirk msi_black_list[] = {
T
Takashi Iwai 已提交
3094
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3095
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3096
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3097
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3098
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3099 3100 3101
	{}
};

3102
static void check_msi(struct azx *chip)
3103 3104 3105
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3106 3107
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3108
		return;
T
Takashi Iwai 已提交
3109 3110 3111
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3112 3113 3114 3115 3116
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3117 3118 3119 3120
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3121 3122
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3123
		chip->msi = 0;
3124 3125 3126
	}
}

3127
/* check the snoop mode availability */
3128
static void azx_check_snoop_available(struct azx *chip)
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
	}

	if (snoop != chip->snoop) {
3151 3152
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3153 3154 3155
		chip->snoop = snoop;
	}
}
3156

L
Linus Torvalds 已提交
3157 3158 3159
/*
 * constructor
 */
3160 3161 3162
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3163
{
3164
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3165 3166
		.dev_free = azx_dev_free,
	};
3167 3168
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3169 3170

	*rchip = NULL;
3171

3172 3173
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3174 3175
		return err;

3176
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3177
	if (!chip) {
3178
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3179 3180 3181 3182 3183
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3184
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3185 3186 3187
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3188 3189
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3190
	check_msi(chip);
3191
	chip->dev_index = dev;
3192
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3193
	INIT_LIST_HEAD(&chip->pcm_list);
3194
	INIT_LIST_HEAD(&chip->list);
3195
	init_vga_switcheroo(chip);
3196
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3197

3198 3199
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3200 3201 3202 3203 3204 3205
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3206
	check_probe_mask(chip, dev);
3207

3208
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3209
	chip->snoop = hda_snoop;
3210
	azx_check_snoop_available(chip);
3211

3212 3213
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3214
		case AZX_DRIVER_ICH:
3215
		case AZX_DRIVER_PCH:
3216
			bdl_pos_adj[dev] = 1;
3217 3218
			break;
		default:
3219
			bdl_pos_adj[dev] = 32;
3220 3221 3222 3223
			break;
		}
	}

3224 3225
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3226 3227
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3228 3229 3230 3231 3232 3233 3234 3235
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

3236
static int azx_first_init(struct azx *chip)
3237 3238 3239 3240 3241 3242 3243
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3254
	err = pci_request_regions(pci, "ICH HD audio");
3255
	if (err < 0)
L
Linus Torvalds 已提交
3256
		return err;
3257
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3258

3259
	chip->addr = pci_resource_start(pci, 0);
3260
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3261
	if (chip->remap_addr == NULL) {
3262
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3263
		return -ENXIO;
L
Linus Torvalds 已提交
3264 3265
	}

3266 3267 3268
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3269

3270 3271
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3272 3273 3274 3275

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3276
	gcap = azx_readw(chip, GCAP);
3277
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3278

3279
	/* disable SB600 64bit support for safety */
3280
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3291

3292 3293
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3294
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3295
		gcap &= ~ICH6_GCAP_64OK;
3296
	}
3297

3298
	/* disable buffer size rounding to 128-byte multiples if supported */
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3309

3310
	/* allow 64bit DMA address if supported by H/W */
3311
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3312
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3313
	else {
3314 3315
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3316
	}
3317

3318 3319 3320 3321 3322 3323
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3324 3325 3326 3327 3328 3329 3330 3331
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3332
		case AZX_DRIVER_ATIHDMI_NS:
3333 3334 3335
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3336
		case AZX_DRIVER_GENERIC:
3337 3338 3339 3340 3341
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3342
	}
3343 3344
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3345
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3346 3347
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3348
	if (!chip->azx_dev) {
3349
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3350
		return -ENOMEM;
3351 3352
	}

T
Takashi Iwai 已提交
3353 3354 3355 3356 3357 3358
	for (i = 0; i < chip->num_streams; i++) {
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3359
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3360
			return -ENOMEM;
T
Takashi Iwai 已提交
3361
		}
T
Takashi Iwai 已提交
3362
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3363
	}
3364
	/* allocate memory for the position buffer */
3365 3366 3367 3368
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3369
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3370
		return -ENOMEM;
L
Linus Torvalds 已提交
3371
	}
T
Takashi Iwai 已提交
3372
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3373
	/* allocate CORB/RIRB */
3374 3375
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3376
		return err;
L
Linus Torvalds 已提交
3377 3378 3379 3380 3381

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3382
	azx_init_pci(chip);
3383
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3384 3385

	/* codec detection */
3386
	if (!chip->codec_mask) {
3387
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3388
		return -ENODEV;
L
Linus Torvalds 已提交
3389 3390
	}

3391
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3392 3393 3394 3395 3396
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3397

L
Linus Torvalds 已提交
3398 3399 3400
	return 0;
}

3401 3402
static void power_down_all_codecs(struct azx *chip)
{
3403
#ifdef CONFIG_PM
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3414
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3415 3416 3417 3418 3419 3420 3421 3422
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3423 3424
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3440
#endif
3441

3442 3443
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3444
{
3445
	static int dev;
3446 3447
	struct snd_card *card;
	struct azx *chip;
3448
	bool probe_now;
3449
	int err;
L
Linus Torvalds 已提交
3450

3451 3452 3453 3454 3455 3456 3457
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3458 3459
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3460
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3461
		return err;
L
Linus Torvalds 已提交
3462 3463
	}

3464 3465
	snd_card_set_dev(card, &pci->dev);

3466
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3467 3468
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3469
	card->private_data = chip;
3470 3471 3472 3473 3474 3475

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3476
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3477 3478 3479 3480
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3481
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3482
			   pci_name(pci));
3483
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3484 3485 3486
		chip->disabled = true;
	}

3487
	probe_now = !chip->disabled;
3488 3489 3490 3491 3492
	if (probe_now) {
		err = azx_first_init(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3493

3494 3495
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3496 3497
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3498 3499 3500
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3501 3502
		if (err < 0)
			goto out_free;
3503
		probe_now = false; /* continued in azx_firmware_cb() */
3504 3505 3506
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3507
	if (probe_now) {
3508 3509 3510 3511 3512
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

3513 3514 3515
	if (pci_dev_run_wake(pci))
		pm_runtime_put_noidle(&pci->dev);

3516
	dev++;
3517
	complete_all(&chip->probe_wait);
3518 3519 3520 3521
	return 0;

out_free:
	snd_card_free(card);
3522
	pci_set_drvdata(pci, NULL);
3523 3524 3525
	return err;
}

3526
static int azx_probe_continue(struct azx *chip)
3527 3528 3529 3530
{
	int dev = chip->dev_index;
	int err;

3531 3532 3533 3534
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3535
	/* create codec instances */
3536
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3537 3538
	if (err < 0)
		goto out_free;
3539
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3540 3541 3542
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3543 3544
		if (err < 0)
			goto out_free;
3545
#ifndef CONFIG_PM
3546 3547
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3548
#endif
3549 3550
	}
#endif
3551
	if ((probe_only[dev] & 1) == 0) {
3552 3553 3554 3555
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3556 3557

	/* create PCM streams */
3558
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3559 3560
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3561 3562

	/* create mixer controls */
3563
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3564 3565
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3566

3567
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3568 3569
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3570

3571 3572
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3573
	azx_notifier_register(chip);
3574
	azx_add_card_list(chip);
L
Linus Torvalds 已提交
3575

3576 3577
	return 0;

W
Wu Fengguang 已提交
3578
out_free:
3579
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3580
	return err;
L
Linus Torvalds 已提交
3581 3582
}

3583
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3584
{
3585
	struct snd_card *card = pci_get_drvdata(pci);
3586 3587 3588 3589

	if (pci_dev_run_wake(pci))
		pm_runtime_get_noresume(&pci->dev);

3590 3591
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3592 3593 3594 3595
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3596
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3597
	/* CPT */
3598
	{ PCI_DEVICE(0x8086, 0x1c20),
3599
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3600
	/* PBG */
3601
	{ PCI_DEVICE(0x8086, 0x1d20),
3602
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3603
	/* Panther Point */
3604
	{ PCI_DEVICE(0x8086, 0x1e20),
3605
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3606 3607
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3608
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3609 3610
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3611
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3612 3613
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3614
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3615 3616
	/* Haswell */
	{ PCI_DEVICE(0x8086, 0x0c0c),
3617
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3618
	{ PCI_DEVICE(0x8086, 0x0d0c),
3619
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3620 3621
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3622
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3623
	/* SCH */
3624
	{ PCI_DEVICE(0x8086, 0x811b),
3625
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3626
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
3627 3628
	{ PCI_DEVICE(0x8086, 0x080a),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3629
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
3630
	/* ICH */
3631
	{ PCI_DEVICE(0x8086, 0x2668),
3632 3633
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3634
	{ PCI_DEVICE(0x8086, 0x27d8),
3635 3636
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3637
	{ PCI_DEVICE(0x8086, 0x269a),
3638 3639
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3640
	{ PCI_DEVICE(0x8086, 0x284b),
3641 3642
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3643
	{ PCI_DEVICE(0x8086, 0x293e),
3644 3645
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3646
	{ PCI_DEVICE(0x8086, 0x293f),
3647 3648
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3649
	{ PCI_DEVICE(0x8086, 0x3a3e),
3650 3651
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3652
	{ PCI_DEVICE(0x8086, 0x3a6e),
3653 3654
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3655 3656 3657 3658
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3659
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3660 3661 3662 3663 3664 3665 3666 3667
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3668
	/* ATI HDMI */
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3697 3698 3699 3700 3701 3702 3703 3704
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3705
	/* VIA VT8251/VT8237A */
3706 3707
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3708 3709 3710 3711
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3712 3713 3714 3715 3716
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3717 3718 3719
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3720
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3721
	/* Teradici */
3722 3723
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3724 3725
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3726
	/* Creative X-Fi (CA0110-IBG) */
3727 3728 3729 3730 3731
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3732 3733 3734 3735 3736
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3737 3738 3739
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3740
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3741
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3742 3743
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3744 3745
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3746
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3747
#endif
3748 3749
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3750 3751
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3752
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3753 3754 3755
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3756
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3757 3758 3759
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3760
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3761 3762 3763 3764 3765
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3766
static struct pci_driver azx_driver = {
3767
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3768 3769
	.id_table = azx_ids,
	.probe = azx_probe,
3770
	.remove = azx_remove,
3771 3772 3773
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
3774 3775
};

3776
module_pci_driver(azx_driver);