edma.c 50.8 KB
Newer Older
K
Kevin Hilman 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * EDMA3 support for DaVinci
 *
 * Copyright (C) 2006-2009 Texas Instruments.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */
20
#include <linux/err.h>
K
Kevin Hilman 已提交
21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/io.h>
27
#include <linux/slab.h>
28
#include <linux/edma.h>
29
#include <linux/dma-mapping.h>
30 31 32 33 34
#include <linux/of_address.h>
#include <linux/of_device.h>
#include <linux/of_dma.h>
#include <linux/of_irq.h>
#include <linux/pm_runtime.h>
K
Kevin Hilman 已提交
35

36
#include <linux/platform_data/edma.h>
K
Kevin Hilman 已提交
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104

/* Offsets matching "struct edmacc_param" */
#define PARM_OPT		0x00
#define PARM_SRC		0x04
#define PARM_A_B_CNT		0x08
#define PARM_DST		0x0c
#define PARM_SRC_DST_BIDX	0x10
#define PARM_LINK_BCNTRLD	0x14
#define PARM_SRC_DST_CIDX	0x18
#define PARM_CCNT		0x1c

#define PARM_SIZE		0x20

/* Offsets for EDMA CC global channel registers and their shadows */
#define SH_ER		0x00	/* 64 bits */
#define SH_ECR		0x08	/* 64 bits */
#define SH_ESR		0x10	/* 64 bits */
#define SH_CER		0x18	/* 64 bits */
#define SH_EER		0x20	/* 64 bits */
#define SH_EECR		0x28	/* 64 bits */
#define SH_EESR		0x30	/* 64 bits */
#define SH_SER		0x38	/* 64 bits */
#define SH_SECR		0x40	/* 64 bits */
#define SH_IER		0x50	/* 64 bits */
#define SH_IECR		0x58	/* 64 bits */
#define SH_IESR		0x60	/* 64 bits */
#define SH_IPR		0x68	/* 64 bits */
#define SH_ICR		0x70	/* 64 bits */
#define SH_IEVAL	0x78
#define SH_QER		0x80
#define SH_QEER		0x84
#define SH_QEECR	0x88
#define SH_QEESR	0x8c
#define SH_QSER		0x90
#define SH_QSECR	0x94
#define SH_SIZE		0x200

/* Offsets for EDMA CC global registers */
#define EDMA_REV	0x0000
#define EDMA_CCCFG	0x0004
#define EDMA_QCHMAP	0x0200	/* 8 registers */
#define EDMA_DMAQNUM	0x0240	/* 8 registers (4 on OMAP-L1xx) */
#define EDMA_QDMAQNUM	0x0260
#define EDMA_QUETCMAP	0x0280
#define EDMA_QUEPRI	0x0284
#define EDMA_EMR	0x0300	/* 64 bits */
#define EDMA_EMCR	0x0308	/* 64 bits */
#define EDMA_QEMR	0x0310
#define EDMA_QEMCR	0x0314
#define EDMA_CCERR	0x0318
#define EDMA_CCERRCLR	0x031c
#define EDMA_EEVAL	0x0320
#define EDMA_DRAE	0x0340	/* 4 x 64 bits*/
#define EDMA_QRAE	0x0380	/* 4 registers */
#define EDMA_QUEEVTENTRY	0x0400	/* 2 x 16 registers */
#define EDMA_QSTAT	0x0600	/* 2 registers */
#define EDMA_QWMTHRA	0x0620
#define EDMA_QWMTHRB	0x0624
#define EDMA_CCSTAT	0x0640

#define EDMA_M		0x1000	/* global channel registers */
#define EDMA_ECR	0x1008
#define EDMA_ECRH	0x100C
#define EDMA_SHADOW0	0x2000	/* 4 regions shadowing global channels */
#define EDMA_PARM	0x4000	/* 128 param entries */

#define PARM_OFFSET(param_no)	(EDMA_PARM + ((param_no) << 5))

105
#define EDMA_DCHMAP	0x0100  /* 64 registers */
106 107 108 109 110 111 112

/* CCCFG register */
#define GET_NUM_DMACH(x)	(x & 0x7) /* bits 0-2 */
#define GET_NUM_PAENTRY(x)	((x & 0x7000) >> 12) /* bits 12-14 */
#define GET_NUM_EVQUE(x)	((x & 0x70000) >> 16) /* bits 16-18 */
#define GET_NUM_REGN(x)		((x & 0x300000) >> 20) /* bits 20-21 */
#define CHMAP_EXIST		BIT(24)
113

K
Kevin Hilman 已提交
114 115 116 117 118
#define EDMA_MAX_DMACH           64
#define EDMA_MAX_PARAMENTRY     512

/*****************************************************************************/

119
static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
K
Kevin Hilman 已提交
120

121
static inline unsigned int edma_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
122
{
123
	return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
124 125
}

126
static inline void edma_write(unsigned ctlr, int offset, int val)
K
Kevin Hilman 已提交
127
{
128
	__raw_writel(val, edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
129
}
130 131
static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
		unsigned or)
K
Kevin Hilman 已提交
132
{
133
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
134 135
	val &= and;
	val |= or;
136
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
137
}
138
static inline void edma_and(unsigned ctlr, int offset, unsigned and)
K
Kevin Hilman 已提交
139
{
140
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
141
	val &= and;
142
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
143
}
144
static inline void edma_or(unsigned ctlr, int offset, unsigned or)
K
Kevin Hilman 已提交
145
{
146
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
147
	val |= or;
148
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
149
}
150
static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
K
Kevin Hilman 已提交
151
{
152
	return edma_read(ctlr, offset + (i << 2));
K
Kevin Hilman 已提交
153
}
154 155
static inline void edma_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
156
{
157
	edma_write(ctlr, offset + (i << 2), val);
K
Kevin Hilman 已提交
158
}
159
static inline void edma_modify_array(unsigned ctlr, int offset, int i,
K
Kevin Hilman 已提交
160 161
		unsigned and, unsigned or)
{
162
	edma_modify(ctlr, offset + (i << 2), and, or);
K
Kevin Hilman 已提交
163
}
164
static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
K
Kevin Hilman 已提交
165
{
166
	edma_or(ctlr, offset + (i << 2), or);
K
Kevin Hilman 已提交
167
}
168 169
static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
		unsigned or)
K
Kevin Hilman 已提交
170
{
171
	edma_or(ctlr, offset + ((i*2 + j) << 2), or);
K
Kevin Hilman 已提交
172
}
173 174
static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
		unsigned val)
K
Kevin Hilman 已提交
175
{
176
	edma_write(ctlr, offset + ((i*2 + j) << 2), val);
K
Kevin Hilman 已提交
177
}
178
static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
179
{
180
	return edma_read(ctlr, EDMA_SHADOW0 + offset);
K
Kevin Hilman 已提交
181
}
182 183
static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
		int i)
K
Kevin Hilman 已提交
184
{
185
	return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
K
Kevin Hilman 已提交
186
}
187
static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
K
Kevin Hilman 已提交
188
{
189
	edma_write(ctlr, EDMA_SHADOW0 + offset, val);
K
Kevin Hilman 已提交
190
}
191 192
static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
193
{
194
	edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
K
Kevin Hilman 已提交
195
}
196 197
static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
		int param_no)
K
Kevin Hilman 已提交
198
{
199
	return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
K
Kevin Hilman 已提交
200
}
201 202
static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
		unsigned val)
K
Kevin Hilman 已提交
203
{
204
	edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
K
Kevin Hilman 已提交
205
}
206
static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
K
Kevin Hilman 已提交
207 208
		unsigned and, unsigned or)
{
209
	edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
K
Kevin Hilman 已提交
210
}
211 212
static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
		unsigned and)
K
Kevin Hilman 已提交
213
{
214
	edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
K
Kevin Hilman 已提交
215
}
216 217
static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
		unsigned or)
K
Kevin Hilman 已提交
218
{
219
	edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
K
Kevin Hilman 已提交
220 221
}

222 223 224 225 226 227 228 229 230 231 232 233
static inline void set_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		set_bit(offset + (len - 1), p);
}

static inline void clear_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		clear_bit(offset + (len - 1), p);
}

K
Kevin Hilman 已提交
234 235 236
/*****************************************************************************/

/* actual number of DMA channels and slots on this silicon */
237 238 239 240 241 242
struct edma {
	/* how many dma resources of each type */
	unsigned	num_channels;
	unsigned	num_region;
	unsigned	num_slots;
	unsigned	num_tc;
243
	enum dma_event_q 	default_queue;
244 245 246 247

	/* list of channels with no even trigger; terminated by "-1" */
	const s8	*noevent;

248 249
	struct edma_soc_info *info;

250 251 252 253
	/* The edma_inuse bit for each PaRAM slot is clear unless the
	 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
	 */
	DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
K
Kevin Hilman 已提交
254

255 256 257
	/* The edma_unused bit for each channel is clear unless
	 * it is not being used on this platform. It uses a bit
	 * of SOC-specific initialization code.
258
	 */
259
	DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
K
Kevin Hilman 已提交
260

261 262
	unsigned	irq_res_start;
	unsigned	irq_res_end;
K
Kevin Hilman 已提交
263

264 265 266 267 268 269 270
	struct dma_interrupt_data {
		void (*callback)(unsigned channel, unsigned short ch_status,
				void *data);
		void *data;
	} intr_data[EDMA_MAX_DMACH];
};

271
static struct edma *edma_cc[EDMA_MAX_CC];
272
static int arch_num_cc;
K
Kevin Hilman 已提交
273 274 275 276 277 278 279

/* dummy param set used to (re)initialize parameter RAM slots */
static const struct edmacc_param dummy_paramset = {
	.link_bcntrld = 0xffff,
	.ccnt = 1,
};

280 281 282 283 284
static const struct of_device_id edma_of_ids[] = {
	{ .compatible = "ti,edma3", },
	{}
};

K
Kevin Hilman 已提交
285 286
/*****************************************************************************/

287 288
static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
		enum dma_event_q queue_no)
K
Kevin Hilman 已提交
289 290 291 292 293
{
	int bit = (ch_no & 0x7) * 4;

	/* default to low priority queue */
	if (queue_no == EVENTQ_DEFAULT)
294
		queue_no = edma_cc[ctlr]->default_queue;
K
Kevin Hilman 已提交
295 296

	queue_no &= 7;
297
	edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
K
Kevin Hilman 已提交
298 299 300
			~(0x7 << bit), queue_no << bit);
}

301
static void assign_priority_to_queue(unsigned ctlr, int queue_no,
302
		int priority)
K
Kevin Hilman 已提交
303 304
{
	int bit = queue_no * 4;
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
	edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
			((priority & 0x7) << bit));
}

/**
 * map_dmach_param - Maps channel number to param entry number
 *
 * This maps the dma channel number to param entry numberter. In
 * other words using the DMA channel mapping registers a param entry
 * can be mapped to any channel
 *
 * Callers are responsible for ensuring the channel mapping logic is
 * included in that particular EDMA variant (Eg : dm646x)
 *
 */
320
static void map_dmach_param(unsigned ctlr)
321 322 323 324
{
	int i;
	for (i = 0; i < EDMA_MAX_DMACH; i++)
		edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
K
Kevin Hilman 已提交
325 326 327 328 329 330 331
}

static inline void
setup_dma_interrupt(unsigned lch,
	void (*callback)(unsigned channel, u16 ch_status, void *data),
	void *data)
{
332 333 334 335 336
	unsigned ctlr;

	ctlr = EDMA_CTLR(lch);
	lch = EDMA_CHAN_SLOT(lch);

337
	if (!callback)
338
		edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
339
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
340

341 342
	edma_cc[ctlr]->intr_data[lch].callback = callback;
	edma_cc[ctlr]->intr_data[lch].data = data;
K
Kevin Hilman 已提交
343 344

	if (callback) {
345
		edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
346
				BIT(lch & 0x1f));
347
		edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
348
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
349 350 351
	}
}

352 353
static int irq2ctlr(int irq)
{
354
	if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
355
		return 0;
356 357
	else if (irq >= edma_cc[1]->irq_res_start &&
		irq <= edma_cc[1]->irq_res_end)
358 359 360 361 362
		return 1;

	return -1;
}

K
Kevin Hilman 已提交
363 364 365 366 367 368 369
/******************************************************************************
 *
 * DMA interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_irq_handler(int irq, void *data)
{
370
	int ctlr;
371 372 373
	u32 sh_ier;
	u32 sh_ipr;
	u32 bank;
K
Kevin Hilman 已提交
374

375
	ctlr = irq2ctlr(irq);
376 377
	if (ctlr < 0)
		return IRQ_NONE;
378

K
Kevin Hilman 已提交
379 380
	dev_dbg(data, "dma_irq_handler\n");

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
	sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
	if (!sh_ipr) {
		sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
		if (!sh_ipr)
			return IRQ_NONE;
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
		bank = 1;
	} else {
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
		bank = 0;
	}

	do {
		u32 slot;
		u32 channel;
K
Kevin Hilman 已提交
396

397 398 399 400 401 402 403 404 405 406 407 408
		dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);

		slot = __ffs(sh_ipr);
		sh_ipr &= ~(BIT(slot));

		if (sh_ier & BIT(slot)) {
			channel = (bank << 5) | slot;
			/* Clear the corresponding IPR bits */
			edma_shadow0_write_array(ctlr, SH_ICR, bank,
					BIT(slot));
			if (edma_cc[ctlr]->intr_data[channel].callback)
				edma_cc[ctlr]->intr_data[channel].callback(
409
					channel, EDMA_DMA_COMPLETE,
410
					edma_cc[ctlr]->intr_data[channel].data);
K
Kevin Hilman 已提交
411
		}
412 413
	} while (sh_ipr);

414
	edma_shadow0_write(ctlr, SH_IEVAL, 1);
K
Kevin Hilman 已提交
415 416 417 418 419 420 421 422 423 424 425
	return IRQ_HANDLED;
}

/******************************************************************************
 *
 * DMA error interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_ccerr_handler(int irq, void *data)
{
	int i;
426
	int ctlr;
K
Kevin Hilman 已提交
427 428
	unsigned int cnt = 0;

429
	ctlr = irq2ctlr(irq);
430 431
	if (ctlr < 0)
		return IRQ_NONE;
432

K
Kevin Hilman 已提交
433 434
	dev_dbg(data, "dma_ccerr_handler\n");

435 436 437 438
	if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
	    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
	    (edma_read(ctlr, EDMA_QEMR) == 0) &&
	    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
439 440 441 442
		return IRQ_NONE;

	while (1) {
		int j = -1;
443
		if (edma_read_array(ctlr, EDMA_EMR, 0))
K
Kevin Hilman 已提交
444
			j = 0;
445
		else if (edma_read_array(ctlr, EDMA_EMR, 1))
K
Kevin Hilman 已提交
446 447 448
			j = 1;
		if (j >= 0) {
			dev_dbg(data, "EMR%d %08x\n", j,
449
					edma_read_array(ctlr, EDMA_EMR, j));
K
Kevin Hilman 已提交
450 451
			for (i = 0; i < 32; i++) {
				int k = (j << 5) + i;
452
				if (edma_read_array(ctlr, EDMA_EMR, j) &
453
							BIT(i)) {
K
Kevin Hilman 已提交
454
					/* Clear the corresponding EMR bits */
455
					edma_write_array(ctlr, EDMA_EMCR, j,
456
							BIT(i));
K
Kevin Hilman 已提交
457
					/* Clear any SER */
458
					edma_shadow0_write_array(ctlr, SH_SECR,
459
								j, BIT(i));
460
					if (edma_cc[ctlr]->intr_data[k].
461
								callback) {
462
						edma_cc[ctlr]->intr_data[k].
463
						callback(k,
464
						EDMA_DMA_CC_ERROR,
465
						edma_cc[ctlr]->intr_data
466
						[k].data);
K
Kevin Hilman 已提交
467 468 469
					}
				}
			}
470
		} else if (edma_read(ctlr, EDMA_QEMR)) {
K
Kevin Hilman 已提交
471
			dev_dbg(data, "QEMR %02x\n",
472
				edma_read(ctlr, EDMA_QEMR));
K
Kevin Hilman 已提交
473
			for (i = 0; i < 8; i++) {
474
				if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
K
Kevin Hilman 已提交
475
					/* Clear the corresponding IPR bits */
476
					edma_write(ctlr, EDMA_QEMCR, BIT(i));
477
					edma_shadow0_write(ctlr, SH_QSECR,
478
								BIT(i));
K
Kevin Hilman 已提交
479 480 481 482

					/* NOTE:  not reported!! */
				}
			}
483
		} else if (edma_read(ctlr, EDMA_CCERR)) {
K
Kevin Hilman 已提交
484
			dev_dbg(data, "CCERR %08x\n",
485
				edma_read(ctlr, EDMA_CCERR));
K
Kevin Hilman 已提交
486 487 488 489
			/* FIXME:  CCERR.BIT(16) ignored!  much better
			 * to just write CCERRCLR with CCERR value...
			 */
			for (i = 0; i < 8; i++) {
490
				if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
K
Kevin Hilman 已提交
491
					/* Clear the corresponding IPR bits */
492
					edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
K
Kevin Hilman 已提交
493 494 495 496 497

					/* NOTE:  not reported!! */
				}
			}
		}
498 499 500 501
		if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
		    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
		    (edma_read(ctlr, EDMA_QEMR) == 0) &&
		    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
502 503 504 505 506
			break;
		cnt++;
		if (cnt > 10)
			break;
	}
507
	edma_write(ctlr, EDMA_EEVAL, 1);
K
Kevin Hilman 已提交
508 509 510
	return IRQ_HANDLED;
}

511 512 513
static int reserve_contiguous_slots(int ctlr, unsigned int id,
				     unsigned int num_slots,
				     unsigned int start_slot)
514 515
{
	int i, j;
516 517
	unsigned int count = num_slots;
	int stop_slot = start_slot;
518
	DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
519

520
	for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
521
		j = EDMA_CHAN_SLOT(i);
522
		if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
523
			/* Record our current beginning slot */
524 525
			if (count == num_slots)
				stop_slot = i;
526

527
			count--;
528 529
			set_bit(j, tmp_inuse);

530 531
			if (count == 0)
				break;
532 533 534 535
		} else {
			clear_bit(j, tmp_inuse);

			if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
536
				stop_slot = i;
537
				break;
538
			} else {
539
				count = num_slots;
540
			}
541
		}
542 543 544 545
	}

	/*
	 * We have to clear any bits that we set
546 547 548
	 * if we run out parameter RAM slots, i.e we do find a set
	 * of contiguous parameter RAM slots but do not find the exact number
	 * requested as we may reach the total number of parameter RAM slots
549
	 */
550
	if (i == edma_cc[ctlr]->num_slots)
551
		stop_slot = i;
552

553 554 555
	j = start_slot;
	for_each_set_bit_from(j, tmp_inuse, stop_slot)
		clear_bit(j, edma_cc[ctlr]->edma_inuse);
556

557
	if (count)
558 559
		return -EBUSY;

560
	for (j = i - num_slots + 1; j <= i; ++j)
561 562 563
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
			&dummy_paramset, PARM_SIZE);

564
	return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
565 566
}

567 568 569
static int prepare_unused_channel_list(struct device *dev, void *data)
{
	struct platform_device *pdev = to_platform_device(dev);
570 571
	int i, count, ctlr;
	struct of_phandle_args  dma_spec;
572

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	if (dev->of_node) {
		count = of_property_count_strings(dev->of_node, "dma-names");
		if (count < 0)
			return 0;
		for (i = 0; i < count; i++) {
			if (of_parse_phandle_with_args(dev->of_node, "dmas",
						       "#dma-cells", i,
						       &dma_spec))
				continue;

			if (!of_match_node(edma_of_ids, dma_spec.np)) {
				of_node_put(dma_spec.np);
				continue;
			}

			clear_bit(EDMA_CHAN_SLOT(dma_spec.args[0]),
				  edma_cc[0]->edma_unused);
			of_node_put(dma_spec.np);
		}
		return 0;
	}

	/* For non-OF case */
596 597 598 599 600
	for (i = 0; i < pdev->num_resources; i++) {
		if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
				(int)pdev->resource[i].start >= 0) {
			ctlr = EDMA_CTLR(pdev->resource[i].start);
			clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
601
				  edma_cc[ctlr]->edma_unused);
602 603 604 605 606 607
		}
	}

	return 0;
}

K
Kevin Hilman 已提交
608 609
/*-----------------------------------------------------------------------*/

610 611
static bool unused_chan_list_done;

K
Kevin Hilman 已提交
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
/* Resource alloc/free:  dma channels, parameter RAM slots */

/**
 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
 * @channel: specific channel to allocate; negative for "any unmapped channel"
 * @callback: optional; to be issued on DMA completion or errors
 * @data: passed to callback
 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
 *	Controller (TC) executes requests using this channel.  Use
 *	EVENTQ_DEFAULT unless you really need a high priority queue.
 *
 * This allocates a DMA channel and its associated parameter RAM slot.
 * The parameter RAM is initialized to hold a dummy transfer.
 *
 * Normal use is to pass a specific channel number as @channel, to make
 * use of hardware events mapped to that channel.  When the channel will
 * be used only for software triggering or event chaining, channels not
 * mapped to hardware events (or mapped to unused events) are preferable.
 *
 * DMA transfers start from a channel using edma_start(), or by
 * chaining.  When the transfer described in that channel's parameter RAM
 * slot completes, that slot's data may be reloaded through a link.
 *
 * DMA errors are only reported to the @callback associated with the
 * channel driving that transfer, but transfer completion callbacks can
 * be sent to another channel under control of the TCC field in
 * the option word of the transfer's parameter RAM set.  Drivers must not
 * use DMA transfer completion callbacks for channels they did not allocate.
 * (The same applies to TCC codes used in transfer chaining.)
 *
 * Returns the number of the channel, else negative errno.
 */
int edma_alloc_channel(int channel,
		void (*callback)(unsigned channel, u16 ch_status, void *data),
		void *data,
		enum dma_event_q eventq_no)
{
649
	unsigned i, done = 0, ctlr = 0;
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	int ret = 0;

	if (!unused_chan_list_done) {
		/*
		 * Scan all the platform devices to find out the EDMA channels
		 * used and clear them in the unused list, making the rest
		 * available for ARM usage.
		 */
		ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
				prepare_unused_channel_list);
		if (ret < 0)
			return ret;

		unused_chan_list_done = true;
	}
665 666 667 668 669 670

	if (channel >= 0) {
		ctlr = EDMA_CTLR(channel);
		channel = EDMA_CHAN_SLOT(channel);
	}

K
Kevin Hilman 已提交
671
	if (channel < 0) {
672
		for (i = 0; i < arch_num_cc; i++) {
673 674
			channel = 0;
			for (;;) {
675 676
				channel = find_next_bit(edma_cc[i]->edma_unused,
						edma_cc[i]->num_channels,
677
						channel);
678
				if (channel == edma_cc[i]->num_channels)
679
					break;
680
				if (!test_and_set_bit(channel,
681
						edma_cc[i]->edma_inuse)) {
682 683 684 685 686 687 688
					done = 1;
					ctlr = i;
					break;
				}
				channel++;
			}
			if (done)
K
Kevin Hilman 已提交
689 690
				break;
		}
691 692
		if (!done)
			return -ENOMEM;
693
	} else if (channel >= edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
694
		return -EINVAL;
695
	} else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
696 697 698 699
		return -EBUSY;
	}

	/* ensure access through shadow region 0 */
700
	edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
K
Kevin Hilman 已提交
701 702

	/* ensure no events are pending */
703 704
	edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
705 706 707
			&dummy_paramset, PARM_SIZE);

	if (callback)
708 709
		setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
					callback, data);
K
Kevin Hilman 已提交
710

711
	map_dmach_queue(ctlr, channel, eventq_no);
K
Kevin Hilman 已提交
712

713
	return EDMA_CTLR_CHAN(ctlr, channel);
K
Kevin Hilman 已提交
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
}
EXPORT_SYMBOL(edma_alloc_channel);


/**
 * edma_free_channel - deallocate DMA channel
 * @channel: dma channel returned from edma_alloc_channel()
 *
 * This deallocates the DMA channel and associated parameter RAM slot
 * allocated by edma_alloc_channel().
 *
 * Callers are responsible for ensuring the channel is inactive, and
 * will not be reactivated by linking, chaining, or software calls to
 * edma_start().
 */
void edma_free_channel(unsigned channel)
{
731 732 733 734 735
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

736
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
737 738 739 740 741
		return;

	setup_dma_interrupt(channel, NULL, NULL);
	/* REVISIT should probably take out of shadow region 0 */

742
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
743
			&dummy_paramset, PARM_SIZE);
744
	clear_bit(channel, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
}
EXPORT_SYMBOL(edma_free_channel);

/**
 * edma_alloc_slot - allocate DMA parameter RAM
 * @slot: specific slot to allocate; negative for "any unused slot"
 *
 * This allocates a parameter RAM slot, initializing it to hold a
 * dummy transfer.  Slots allocated using this routine have not been
 * mapped to a hardware DMA channel, and will normally be used by
 * linking to them from a slot associated with a DMA channel.
 *
 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
 * slots may be allocated on behalf of DSP firmware.
 *
 * Returns the number of the slot, else negative errno.
 */
762
int edma_alloc_slot(unsigned ctlr, int slot)
K
Kevin Hilman 已提交
763
{
764 765 766
	if (!edma_cc[ctlr])
		return -EINVAL;

767 768 769
	if (slot >= 0)
		slot = EDMA_CHAN_SLOT(slot);

K
Kevin Hilman 已提交
770
	if (slot < 0) {
771
		slot = edma_cc[ctlr]->num_channels;
K
Kevin Hilman 已提交
772
		for (;;) {
773 774 775
			slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
					edma_cc[ctlr]->num_slots, slot);
			if (slot == edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
776
				return -ENOMEM;
777
			if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
K
Kevin Hilman 已提交
778 779
				break;
		}
780 781
	} else if (slot < edma_cc[ctlr]->num_channels ||
			slot >= edma_cc[ctlr]->num_slots) {
K
Kevin Hilman 已提交
782
		return -EINVAL;
783
	} else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
784 785 786
		return -EBUSY;
	}

787
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
788 789
			&dummy_paramset, PARM_SIZE);

790
	return EDMA_CTLR_CHAN(ctlr, slot);
K
Kevin Hilman 已提交
791 792 793 794 795 796 797 798 799 800 801 802 803
}
EXPORT_SYMBOL(edma_alloc_slot);

/**
 * edma_free_slot - deallocate DMA parameter RAM
 * @slot: parameter RAM slot returned from edma_alloc_slot()
 *
 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
 * Callers are responsible for ensuring the slot is inactive, and will
 * not be activated.
 */
void edma_free_slot(unsigned slot)
{
804 805 806 807 808
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

809 810
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
811 812
		return;

813
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
814
			&dummy_paramset, PARM_SIZE);
815
	clear_bit(slot, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
816 817 818
}
EXPORT_SYMBOL(edma_free_slot);

819 820 821 822

/**
 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
 * The API will return the starting point of a set of
823
 * contiguous parameter RAM slots that have been requested
824 825 826
 *
 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
827 828
 * @count: number of contiguous Paramter RAM slots
 * @slot  - the start value of Parameter RAM slot that should be passed if id
829 830 831
 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
 *
 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
832 833
 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
834 835
 *
 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
836
 * set of contiguous parameter RAM slots from the "slot" that is passed as an
837 838 839
 * argument to the API.
 *
 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
840
 * starts looking for a set of contiguous parameter RAMs from the "slot"
841
 * that is passed as an argument to the API. On failure the API will try to
842 843
 * find a set of contiguous Parameter RAM slots from the remaining Parameter
 * RAM slots
844 845 846 847 848 849 850 851
 */
int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
{
	/*
	 * The start slot requested should be greater than
	 * the number of channels and lesser than the total number
	 * of slots
	 */
852
	if ((id != EDMA_CONT_PARAMS_ANY) &&
853 854
		(slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots))
855 856 857
		return -EINVAL;

	/*
858
	 * The number of parameter RAM slots requested cannot be less than 1
859 860 861 862
	 * and cannot be more than the number of slots minus the number of
	 * channels
	 */
	if (count < 1 || count >
863
		(edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
864 865 866 867
		return -EINVAL;

	switch (id) {
	case EDMA_CONT_PARAMS_ANY:
868
		return reserve_contiguous_slots(ctlr, id, count,
869
						 edma_cc[ctlr]->num_channels);
870 871
	case EDMA_CONT_PARAMS_FIXED_EXACT:
	case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
872
		return reserve_contiguous_slots(ctlr, id, count, slot);
873 874 875 876 877 878 879 880
	default:
		return -EINVAL;
	}

}
EXPORT_SYMBOL(edma_alloc_cont_slots);

/**
881 882 883
 * edma_free_cont_slots - deallocate DMA parameter RAM slots
 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
 * @count: the number of contiguous parameter RAM slots to be freed
884 885 886 887
 *
 * This deallocates the parameter RAM slots allocated by
 * edma_alloc_cont_slots.
 * Callers/applications need to keep track of sets of contiguous
888
 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
889 890 891 892 893 894
 * API.
 * Callers are responsible for ensuring the slots are inactive, and will
 * not be activated.
 */
int edma_free_cont_slots(unsigned slot, int count)
{
895
	unsigned ctlr, slot_to_free;
896 897 898 899 900
	int i;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

901 902
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots ||
903 904 905 906 907
		count < 1)
		return -EINVAL;

	for (i = slot; i < slot + count; ++i) {
		ctlr = EDMA_CTLR(i);
908
		slot_to_free = EDMA_CHAN_SLOT(i);
909

910
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
911
			&dummy_paramset, PARM_SIZE);
912
		clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
913 914 915 916 917 918
	}

	return 0;
}
EXPORT_SYMBOL(edma_free_cont_slots);

K
Kevin Hilman 已提交
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (i) -- read/write partial slots */

/**
 * edma_set_src - set initial DMA source address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @src_port: physical address of source (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the source address is modified during the DMA transfer
 * according to edma_set_src_index().
 */
void edma_set_src(unsigned slot, dma_addr_t src_port,
				enum address_mode mode, enum fifo_width width)
{
937 938 939 940 941
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

942
	if (slot < edma_cc[ctlr]->num_slots) {
943
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
944 945 946 947 948 949 950 951

		if (mode) {
			/* set SAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
		} else {
			/* clear SAM */
			i &= ~SAM;
		}
952
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
953 954 955

		/* set the source port address
		   in source register of param structure */
956
		edma_parm_write(ctlr, PARM_SRC, slot, src_port);
K
Kevin Hilman 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	}
}
EXPORT_SYMBOL(edma_set_src);

/**
 * edma_set_dest - set initial DMA destination address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @dest_port: physical address of destination (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the destination address is modified during the DMA transfer
 * according to edma_set_dest_index().
 */
void edma_set_dest(unsigned slot, dma_addr_t dest_port,
				 enum address_mode mode, enum fifo_width width)
{
975 976 977 978 979
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

980
	if (slot < edma_cc[ctlr]->num_slots) {
981
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
982 983 984 985 986 987 988 989

		if (mode) {
			/* set DAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
		} else {
			/* clear DAM */
			i &= ~DAM;
		}
990
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
991 992
		/* set the destination port address
		   in dest register of param structure */
993
		edma_parm_write(ctlr, PARM_DST, slot, dest_port);
K
Kevin Hilman 已提交
994 995 996 997 998
	}
}
EXPORT_SYMBOL(edma_set_dest);

/**
999
 * edma_get_position - returns the current transfer point
K
Kevin Hilman 已提交
1000
 * @slot: parameter RAM slot being examined
1001
 * @dst:  true selects the dest position, false the source
K
Kevin Hilman 已提交
1002
 *
1003
 * Returns the position of the current active slot
K
Kevin Hilman 已提交
1004
 */
1005
dma_addr_t edma_get_position(unsigned slot, bool dst)
K
Kevin Hilman 已提交
1006
{
1007
	u32 offs, ctlr = EDMA_CTLR(slot);
1008 1009

	slot = EDMA_CHAN_SLOT(slot);
K
Kevin Hilman 已提交
1010

1011 1012 1013 1014
	offs = PARM_OFFSET(slot);
	offs += dst ? PARM_DST : PARM_SRC;

	return edma_read(ctlr, offs);
K
Kevin Hilman 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
}

/**
 * edma_set_src_index - configure DMA source address indexing
 * @slot: parameter RAM slot being configured
 * @src_bidx: byte offset between source arrays in a frame
 * @src_cidx: byte offset between source frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
{
1029 1030 1031 1032 1033
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1034
	if (slot < edma_cc[ctlr]->num_slots) {
1035
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1036
				0xffff0000, src_bidx);
1037
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
				0xffff0000, src_cidx);
	}
}
EXPORT_SYMBOL(edma_set_src_index);

/**
 * edma_set_dest_index - configure DMA destination address indexing
 * @slot: parameter RAM slot being configured
 * @dest_bidx: byte offset between destination arrays in a frame
 * @dest_cidx: byte offset between destination frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
{
1055 1056 1057 1058 1059
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1060
	if (slot < edma_cc[ctlr]->num_slots) {
1061
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1062
				0x0000ffff, dest_bidx << 16);
1063
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
				0x0000ffff, dest_cidx << 16);
	}
}
EXPORT_SYMBOL(edma_set_dest_index);

/**
 * edma_set_transfer_params - configure DMA transfer parameters
 * @slot: parameter RAM slot being configured
 * @acnt: how many bytes per array (at least one)
 * @bcnt: how many arrays per frame (at least one)
 * @ccnt: how many frames per block (at least one)
 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
 *	the value to reload into bcnt when it decrements to zero
 * @sync_mode: ASYNC or ABSYNC
 *
 * See the EDMA3 documentation to understand how to configure and link
 * transfers using the fields in PaRAM slots.  If you are not doing it
 * all at once with edma_write_slot(), you will use this routine
 * plus two calls each for source and destination, setting the initial
 * address and saying how to index that address.
 *
 * An example of an A-Synchronized transfer is a serial link using a
 * single word shift register.  In that case, @acnt would be equal to
 * that word size; the serial controller issues a DMA synchronization
 * event to transfer each word, and memory access by the DMA transfer
 * controller will be word-at-a-time.
 *
 * An example of an AB-Synchronized transfer is a device using a FIFO.
 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
 * The controller with the FIFO issues DMA synchronization events when
 * the FIFO threshold is reached, and the DMA transfer controller will
 * transfer one frame to (or from) the FIFO.  It will probably use
 * efficient burst modes to access memory.
 */
void edma_set_transfer_params(unsigned slot,
		u16 acnt, u16 bcnt, u16 ccnt,
		u16 bcnt_rld, enum sync_dimension sync_mode)
{
1102 1103 1104 1105 1106
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1107
	if (slot < edma_cc[ctlr]->num_slots) {
1108
		edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
K
Kevin Hilman 已提交
1109 1110
				0x0000ffff, bcnt_rld << 16);
		if (sync_mode == ASYNC)
1111
			edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
K
Kevin Hilman 已提交
1112
		else
1113
			edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
K
Kevin Hilman 已提交
1114
		/* Set the acount, bcount, ccount registers */
1115 1116
		edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
		edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
K
Kevin Hilman 已提交
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	}
}
EXPORT_SYMBOL(edma_set_transfer_params);

/**
 * edma_link - link one parameter RAM slot to another
 * @from: parameter RAM slot originating the link
 * @to: parameter RAM slot which is the link target
 *
 * The originating slot should not be part of any active DMA transfer.
 */
void edma_link(unsigned from, unsigned to)
{
1130 1131 1132 1133 1134 1135 1136
	unsigned ctlr_from, ctlr_to;

	ctlr_from = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);
	ctlr_to = EDMA_CTLR(to);
	to = EDMA_CHAN_SLOT(to);

1137
	if (from >= edma_cc[ctlr_from]->num_slots)
K
Kevin Hilman 已提交
1138
		return;
1139
	if (to >= edma_cc[ctlr_to]->num_slots)
K
Kevin Hilman 已提交
1140
		return;
1141 1142
	edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
				PARM_OFFSET(to));
K
Kevin Hilman 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
}
EXPORT_SYMBOL(edma_link);

/**
 * edma_unlink - cut link from one parameter RAM slot
 * @from: parameter RAM slot originating the link
 *
 * The originating slot should not be part of any active DMA transfer.
 * Its link is set to 0xffff.
 */
void edma_unlink(unsigned from)
{
1155 1156 1157 1158 1159
	unsigned ctlr;

	ctlr = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);

1160
	if (from >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1161
		return;
1162
	edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
K
Kevin Hilman 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
}
EXPORT_SYMBOL(edma_unlink);

/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (ii) -- read/write whole parameter sets */

/**
 * edma_write_slot - write parameter RAM data for slot
 * @slot: number of parameter RAM slot being modified
 * @param: data to be written into parameter RAM slot
 *
 * Use this to assign all parameters of a transfer at once.  This
 * allows more efficient setup of transfers than issuing multiple
 * calls to set up those parameters in small pieces, and provides
 * complete control over all transfer options.
 */
void edma_write_slot(unsigned slot, const struct edmacc_param *param)
{
1182 1183 1184 1185 1186
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1187
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1188
		return;
1189 1190
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
			PARM_SIZE);
K
Kevin Hilman 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
}
EXPORT_SYMBOL(edma_write_slot);

/**
 * edma_read_slot - read parameter RAM data from slot
 * @slot: number of parameter RAM slot being copied
 * @param: where to store copy of parameter RAM data
 *
 * Use this to read data from a parameter RAM slot, perhaps to
 * save them as a template for later reuse.
 */
void edma_read_slot(unsigned slot, struct edmacc_param *param)
{
1204 1205 1206 1207 1208
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1209
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1210
		return;
1211 1212
	memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
			PARM_SIZE);
K
Kevin Hilman 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
}
EXPORT_SYMBOL(edma_read_slot);

/*-----------------------------------------------------------------------*/

/* Various EDMA channel control operations */

/**
 * edma_pause - pause dma on a channel
 * @channel: on which edma_start() has been called
 *
 * This temporarily disables EDMA hardware events on the specified channel,
 * preventing them from triggering new transfers on its behalf
 */
void edma_pause(unsigned channel)
{
1229 1230 1231 1232 1233
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1234
	if (channel < edma_cc[ctlr]->num_channels) {
1235
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1236

1237
		edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
K
Kevin Hilman 已提交
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	}
}
EXPORT_SYMBOL(edma_pause);

/**
 * edma_resume - resumes dma on a paused channel
 * @channel: on which edma_pause() has been called
 *
 * This re-enables EDMA hardware events on the specified channel.
 */
void edma_resume(unsigned channel)
{
1250 1251 1252 1253 1254
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1255
	if (channel < edma_cc[ctlr]->num_channels) {
1256
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1257

1258
		edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
K
Kevin Hilman 已提交
1259 1260 1261 1262
	}
}
EXPORT_SYMBOL(edma_resume);

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
int edma_trigger_channel(unsigned channel)
{
	unsigned ctlr;
	unsigned int mask;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);
	mask = BIT(channel & 0x1f);

	edma_shadow0_write_array(ctlr, SH_ESR, (channel >> 5), mask);

	pr_debug("EDMA: ESR%d %08x\n", (channel >> 5),
		 edma_shadow0_read_array(ctlr, SH_ESR, (channel >> 5)));
	return 0;
}
EXPORT_SYMBOL(edma_trigger_channel);

K
Kevin Hilman 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
/**
 * edma_start - start dma on a channel
 * @channel: channel being activated
 *
 * Channels with event associations will be triggered by their hardware
 * events, and channels without such associations will be triggered by
 * software.  (At this writing there is no interface for using software
 * triggers except with channels that don't support hardware triggers.)
 *
 * Returns zero on success, else negative errno.
 */
int edma_start(unsigned channel)
{
1293 1294 1295 1296 1297
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1298
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1299
		int j = channel >> 5;
1300
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1301 1302

		/* EDMA channels without event association */
1303
		if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
K
Kevin Hilman 已提交
1304
			pr_debug("EDMA: ESR%d %08x\n", j,
1305 1306
				edma_shadow0_read_array(ctlr, SH_ESR, j));
			edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
K
Kevin Hilman 已提交
1307 1308 1309 1310 1311
			return 0;
		}

		/* EDMA channel with event association */
		pr_debug("EDMA: ER%d %08x\n", j,
1312
			edma_shadow0_read_array(ctlr, SH_ER, j));
1313 1314
		/* Clear any pending event or error */
		edma_write_array(ctlr, EDMA_ECR, j, mask);
1315
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1316
		/* Clear any SER */
1317 1318
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
K
Kevin Hilman 已提交
1319
		pr_debug("EDMA: EER%d %08x\n", j,
1320
			edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
		return 0;
	}

	return -EINVAL;
}
EXPORT_SYMBOL(edma_start);

/**
 * edma_stop - stops dma on the channel passed
 * @channel: channel being deactivated
 *
 * When @lch is a channel, any active transfer is paused and
 * all pending hardware events are cleared.  The current transfer
 * may not be resumed, and the channel's Parameter RAM should be
 * reinitialized before being reused.
 */
void edma_stop(unsigned channel)
{
1339 1340 1341 1342 1343
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1344
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1345
		int j = channel >> 5;
1346
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1347

1348 1349 1350 1351
		edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1352 1353

		pr_debug("EDMA: EER%d %08x\n", j,
1354
				edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

		/* REVISIT:  consider guarding against inappropriate event
		 * chaining by overwriting with dummy_paramset.
		 */
	}
}
EXPORT_SYMBOL(edma_stop);

/******************************************************************************
 *
 * It cleans ParamEntry qand bring back EDMA to initial state if media has
 * been removed before EDMA has finished.It is usedful for removable media.
 * Arguments:
 *      ch_no     - channel no
 *
 * Return: zero on success, or corresponding error no on failure
 *
 * FIXME this should not be needed ... edma_stop() should suffice.
 *
 *****************************************************************************/

void edma_clean_channel(unsigned channel)
{
1378 1379 1380 1381 1382
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1383
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1384
		int j = (channel >> 5);
1385
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1386 1387

		pr_debug("EDMA: EMR%d %08x\n", j,
1388 1389
				edma_read_array(ctlr, EDMA_EMR, j));
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
K
Kevin Hilman 已提交
1390
		/* Clear the corresponding EMR bits */
1391
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1392
		/* Clear any SER */
1393
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1394
		edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
K
Kevin Hilman 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	}
}
EXPORT_SYMBOL(edma_clean_channel);

/*
 * edma_clear_event - clear an outstanding event on the DMA channel
 * Arguments:
 *	channel - channel number
 */
void edma_clear_event(unsigned channel)
{
1406 1407 1408 1409 1410
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1411
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
1412 1413
		return;
	if (channel < 32)
1414
		edma_write(ctlr, EDMA_ECR, BIT(channel));
K
Kevin Hilman 已提交
1415
	else
1416
		edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
K
Kevin Hilman 已提交
1417 1418 1419
}
EXPORT_SYMBOL(edma_clear_event);

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
/*
 * edma_assign_channel_eventq - move given channel to desired eventq
 * Arguments:
 *	channel - channel number
 *	eventq_no - queue to move the channel
 *
 * Can be used to move a channel to a selected event queue.
 */
void edma_assign_channel_eventq(unsigned channel, enum dma_event_q eventq_no)
{
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

	if (channel >= edma_cc[ctlr]->num_channels)
		return;

	/* default to low priority queue */
	if (eventq_no == EVENTQ_DEFAULT)
		eventq_no = edma_cc[ctlr]->default_queue;
	if (eventq_no >= edma_cc[ctlr]->num_tc)
		return;

	map_dmach_queue(ctlr, channel, eventq_no);
}
EXPORT_SYMBOL(edma_assign_channel_eventq);

1448
static int edma_setup_from_hw(struct device *dev, struct edma_soc_info *pdata,
1449
			      struct edma *edma_cc, int cc_id)
1450 1451 1452 1453 1454 1455
{
	int i;
	u32 value, cccfg;
	s8 (*queue_priority_map)[2];

	/* Decode the eDMA3 configuration from CCCFG register */
1456
	cccfg = edma_read(cc_id, EDMA_CCCFG);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469

	value = GET_NUM_REGN(cccfg);
	edma_cc->num_region = BIT(value);

	value = GET_NUM_DMACH(cccfg);
	edma_cc->num_channels = BIT(value + 1);

	value = GET_NUM_PAENTRY(cccfg);
	edma_cc->num_slots = BIT(value + 4);

	value = GET_NUM_EVQUE(cccfg);
	edma_cc->num_tc = value + 1;

1470 1471
	dev_dbg(dev, "eDMA3 CC%d HW configuration (cccfg: 0x%08x):\n", cc_id,
		cccfg);
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	dev_dbg(dev, "num_region: %u\n", edma_cc->num_region);
	dev_dbg(dev, "num_channel: %u\n", edma_cc->num_channels);
	dev_dbg(dev, "num_slot: %u\n", edma_cc->num_slots);
	dev_dbg(dev, "num_tc: %u\n", edma_cc->num_tc);

	/* Nothing need to be done if queue priority is provided */
	if (pdata->queue_priority_mapping)
		return 0;

	/*
	 * Configure TC/queue priority as follows:
	 * Q0 - priority 0
	 * Q1 - priority 1
	 * Q2 - priority 2
	 * ...
	 * The meaning of priority numbers: 0 highest priority, 7 lowest
	 * priority. So Q0 is the highest priority queue and the last queue has
	 * the lowest priority.
	 */
	queue_priority_map = devm_kzalloc(dev,
					  (edma_cc->num_tc + 1) * sizeof(s8),
					  GFP_KERNEL);
	if (!queue_priority_map)
		return -ENOMEM;

	for (i = 0; i < edma_cc->num_tc; i++) {
		queue_priority_map[i][0] = i;
		queue_priority_map[i][1] = i;
	}
	queue_priority_map[i][0] = -1;
	queue_priority_map[i][1] = -1;

	pdata->queue_priority_mapping = queue_priority_map;
1505 1506
	/* Default queue has the lowest priority */
	pdata->default_queue = i - 1;
1507 1508 1509 1510

	return 0;
}

1511 1512
#if IS_ENABLED(CONFIG_OF) && IS_ENABLED(CONFIG_DMADEVICES)

1513 1514
static int edma_xbar_event_map(struct device *dev, struct device_node *node,
			       struct edma_soc_info *pdata, size_t sz)
1515
{
1516
	const char pname[] = "ti,edma-xbar-event-map";
1517 1518
	struct resource res;
	void __iomem *xbar;
1519 1520
	s16 (*xbar_chans)[2];
	size_t nelm = sz / sizeof(s16);
1521
	u32 shift, offset, mux;
1522
	int ret, i;
1523

1524
	xbar_chans = devm_kzalloc(dev, (nelm + 2) * sizeof(s16), GFP_KERNEL);
1525 1526 1527 1528 1529
	if (!xbar_chans)
		return -ENOMEM;

	ret = of_address_to_resource(node, 1, &res);
	if (ret)
1530
		return -ENOMEM;
1531 1532 1533 1534 1535

	xbar = devm_ioremap(dev, res.start, resource_size(&res));
	if (!xbar)
		return -ENOMEM;

1536
	ret = of_property_read_u16_array(node, pname, (u16 *)xbar_chans, nelm);
1537 1538 1539
	if (ret)
		return -EIO;

1540 1541 1542 1543 1544
	/* Invalidate last entry for the other user of this mess */
	nelm >>= 1;
	xbar_chans[nelm][0] = xbar_chans[nelm][1] = -1;

	for (i = 0; i < nelm; i++) {
1545 1546 1547 1548 1549 1550 1551 1552
		shift = (xbar_chans[i][1] & 0x03) << 3;
		offset = xbar_chans[i][1] & 0xfffffffc;
		mux = readl(xbar + offset);
		mux &= ~(0xff << shift);
		mux |= xbar_chans[i][0] << shift;
		writel(mux, (xbar + offset));
	}

1553
	pdata->xbar_chans = (const s16 (*)[2]) xbar_chans;
1554 1555 1556
	return 0;
}

1557 1558 1559 1560
static int edma_of_parse_dt(struct device *dev,
			    struct device_node *node,
			    struct edma_soc_info *pdata)
{
1561
	int ret = 0;
1562 1563
	struct property *prop;
	size_t sz;
1564 1565 1566 1567 1568 1569 1570
	struct edma_rsv_info *rsv_info;

	rsv_info = devm_kzalloc(dev, sizeof(struct edma_rsv_info), GFP_KERNEL);
	if (!rsv_info)
		return -ENOMEM;
	pdata->rsv = rsv_info;

1571 1572 1573 1574
	prop = of_find_property(node, "ti,edma-xbar-event-map", &sz);
	if (prop)
		ret = edma_xbar_event_map(dev, node, pdata, sz);

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	return ret;
}

static struct of_dma_filter_info edma_filter_info = {
	.filter_fn = edma_filter_fn,
};

static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
						      struct device_node *node)
{
	struct edma_soc_info *info;
	int ret;

	info = devm_kzalloc(dev, sizeof(struct edma_soc_info), GFP_KERNEL);
	if (!info)
		return ERR_PTR(-ENOMEM);

	ret = edma_of_parse_dt(dev, node, info);
	if (ret)
		return ERR_PTR(ret);

	dma_cap_set(DMA_SLAVE, edma_filter_info.dma_cap);
1597
	dma_cap_set(DMA_CYCLIC, edma_filter_info.dma_cap);
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	of_dma_controller_register(dev->of_node, of_dma_simple_xlate,
				   &edma_filter_info);

	return info;
}
#else
static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
						      struct device_node *node)
{
	return ERR_PTR(-ENOSYS);
}
#endif

static int edma_probe(struct platform_device *pdev)
K
Kevin Hilman 已提交
1612
{
1613
	struct edma_soc_info	**info = pdev->dev.platform_data;
1614 1615
	struct edma_soc_info    *ninfo[EDMA_MAX_CC] = {NULL};
	s8		(*queue_priority_mapping)[2];
1616
	int			i, j, off, ln, found = 0;
1617
	int			status = -1;
1618 1619
	const s16		(*rsv_chans)[2];
	const s16		(*rsv_slots)[2];
1620
	const s16		(*xbar_chans)[2];
1621 1622 1623
	int			irq[EDMA_MAX_CC] = {0, 0};
	int			err_irq[EDMA_MAX_CC] = {0, 0};
	struct resource		*r[EDMA_MAX_CC] = {NULL};
1624
	struct resource		res[EDMA_MAX_CC];
1625
	char			res_name[10];
1626 1627 1628
	struct device_node	*node = pdev->dev.of_node;
	struct device		*dev = &pdev->dev;
	int			ret;
1629 1630 1631 1632 1633
	struct platform_device_info edma_dev_info = {
		.name = "edma-dma-engine",
		.dma_mask = DMA_BIT_MASK(32),
		.parent = &pdev->dev,
	};
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649

	if (node) {
		/* Check if this is a second instance registered */
		if (arch_num_cc) {
			dev_err(dev, "only one EDMA instance is supported via DT\n");
			return -ENODEV;
		}

		ninfo[0] = edma_setup_info_from_dt(dev, node);
		if (IS_ERR(ninfo[0])) {
			dev_err(dev, "failed to get DT data\n");
			return PTR_ERR(ninfo[0]);
		}

		info = ninfo;
	}
K
Kevin Hilman 已提交
1650 1651 1652 1653

	if (!info)
		return -ENODEV;

1654 1655 1656 1657 1658 1659 1660
	pm_runtime_enable(dev);
	ret = pm_runtime_get_sync(dev);
	if (ret < 0) {
		dev_err(dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}

1661
	for (j = 0; j < EDMA_MAX_CC; j++) {
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		if (!info[j]) {
			if (!found)
				return -ENODEV;
			break;
		}
		if (node) {
			ret = of_address_to_resource(node, j, &res[j]);
			if (!ret)
				r[j] = &res[j];
		} else {
			sprintf(res_name, "edma_cc%d", j);
			r[j] = platform_get_resource_byname(pdev,
						IORESOURCE_MEM,
1675
						res_name);
1676 1677
		}
		if (!r[j]) {
1678 1679 1680 1681
			if (found)
				break;
			else
				return -ENODEV;
1682
		} else {
1683
			found = 1;
1684
		}
1685

1686 1687 1688
		edmacc_regs_base[j] = devm_ioremap_resource(&pdev->dev, r[j]);
		if (IS_ERR(edmacc_regs_base[j]))
			return PTR_ERR(edmacc_regs_base[j]);
1689

1690 1691 1692 1693
		edma_cc[j] = devm_kzalloc(&pdev->dev, sizeof(struct edma),
					  GFP_KERNEL);
		if (!edma_cc[j])
			return -ENOMEM;
1694

1695
		/* Get eDMA3 configuration from IP */
1696
		ret = edma_setup_from_hw(dev, info[j], edma_cc[j], j);
1697 1698
		if (ret)
			return ret;
1699

1700
		edma_cc[j]->default_queue = info[j]->default_queue;
1701

1702 1703 1704
		dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
			edmacc_regs_base[j]);

1705
		for (i = 0; i < edma_cc[j]->num_slots; i++)
1706 1707 1708
			memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
					&dummy_paramset, PARM_SIZE);

1709
		/* Mark all channels as unused */
1710 1711
		memset(edma_cc[j]->edma_unused, 0xff,
			sizeof(edma_cc[j]->edma_unused));
K
Kevin Hilman 已提交
1712

1713 1714 1715 1716 1717 1718 1719 1720 1721
		if (info[j]->rsv) {

			/* Clear the reserved channels in unused list */
			rsv_chans = info[j]->rsv->rsv_chans;
			if (rsv_chans) {
				for (i = 0; rsv_chans[i][0] != -1; i++) {
					off = rsv_chans[i][0];
					ln = rsv_chans[i][1];
					clear_bits(off, ln,
1722
						  edma_cc[j]->edma_unused);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
				}
			}

			/* Set the reserved slots in inuse list */
			rsv_slots = info[j]->rsv->rsv_slots;
			if (rsv_slots) {
				for (i = 0; rsv_slots[i][0] != -1; i++) {
					off = rsv_slots[i][0];
					ln = rsv_slots[i][1];
					set_bits(off, ln,
						edma_cc[j]->edma_inuse);
				}
			}
		}

1738 1739 1740 1741 1742 1743 1744 1745 1746
		/* Clear the xbar mapped channels in unused list */
		xbar_chans = info[j]->xbar_chans;
		if (xbar_chans) {
			for (i = 0; xbar_chans[i][1] != -1; i++) {
				off = xbar_chans[i][1];
				clear_bits(off, 1,
					   edma_cc[j]->edma_unused);
			}
		}
1747 1748 1749

		if (node) {
			irq[j] = irq_of_parse_and_map(node, 0);
1750
			err_irq[j] = irq_of_parse_and_map(node, 2);
1751
		} else {
1752 1753
			char irq_name[10];

1754 1755
			sprintf(irq_name, "edma%d", j);
			irq[j] = platform_get_irq_byname(pdev, irq_name);
1756 1757 1758

			sprintf(irq_name, "edma%d_err", j);
			err_irq[j] = platform_get_irq_byname(pdev, irq_name);
1759
		}
1760
		edma_cc[j]->irq_res_start = irq[j];
1761 1762 1763 1764
		edma_cc[j]->irq_res_end = err_irq[j];

		status = devm_request_irq(dev, irq[j], dma_irq_handler, 0,
					  "edma", dev);
1765
		if (status < 0) {
1766 1767
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1768
				irq[j], status);
1769
			return status;
1770
		}
K
Kevin Hilman 已提交
1771

1772 1773
		status = devm_request_irq(dev, err_irq[j], dma_ccerr_handler, 0,
					  "edma_error", dev);
1774
		if (status < 0) {
1775 1776
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1777
				err_irq[j], status);
1778
			return status;
1779
		}
K
Kevin Hilman 已提交
1780

1781
		for (i = 0; i < edma_cc[j]->num_channels; i++)
1782
			map_dmach_queue(j, i, info[j]->default_queue);
K
Kevin Hilman 已提交
1783

1784
		queue_priority_mapping = info[j]->queue_priority_mapping;
K
Kevin Hilman 已提交
1785

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
		/* Event queue priority mapping */
		for (i = 0; queue_priority_mapping[i][0] != -1; i++)
			assign_priority_to_queue(j,
						queue_priority_mapping[i][0],
						queue_priority_mapping[i][1]);

		/* Map the channel to param entry if channel mapping logic
		 * exist
		 */
		if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
			map_dmach_param(j);
K
Kevin Hilman 已提交
1797

1798
		for (i = 0; i < edma_cc[j]->num_region; i++) {
1799 1800 1801 1802
			edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
			edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
			edma_write_array(j, EDMA_QRAE, i, 0x0);
		}
1803
		edma_cc[j]->info = info[j];
1804
		arch_num_cc++;
1805 1806 1807

		edma_dev_info.id = j;
		platform_device_register_full(&edma_dev_info);
K
Kevin Hilman 已提交
1808 1809 1810 1811 1812
	}

	return 0;
}

1813
#ifdef CONFIG_PM_SLEEP
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
static int edma_pm_resume(struct device *dev)
{
	int i, j;

	for (j = 0; j < arch_num_cc; j++) {
		struct edma *cc = edma_cc[j];

		s8 (*queue_priority_mapping)[2];

		queue_priority_mapping = cc->info->queue_priority_mapping;

		/* Event queue priority mapping */
		for (i = 0; queue_priority_mapping[i][0] != -1; i++)
			assign_priority_to_queue(j,
						 queue_priority_mapping[i][0],
						 queue_priority_mapping[i][1]);

		/*
		 * Map the channel to param entry if channel mapping logic
		 * exist
		 */
		if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
			map_dmach_param(j);

		for (i = 0; i < cc->num_channels; i++) {
			if (test_bit(i, cc->edma_inuse)) {
				/* ensure access through shadow region 0 */
				edma_or_array2(j, EDMA_DRAE, 0, i >> 5,
					       BIT(i & 0x1f));

				setup_dma_interrupt(i,
						    cc->intr_data[i].callback,
						    cc->intr_data[i].data);
			}
		}
	}

	return 0;
}
1853
#endif
1854 1855 1856 1857 1858

static const struct dev_pm_ops edma_pm_ops = {
	SET_LATE_SYSTEM_SLEEP_PM_OPS(NULL, edma_pm_resume)
};

K
Kevin Hilman 已提交
1859
static struct platform_driver edma_driver = {
1860 1861
	.driver = {
		.name	= "edma",
1862
		.pm	= &edma_pm_ops,
1863 1864 1865
		.of_match_table = edma_of_ids,
	},
	.probe = edma_probe,
K
Kevin Hilman 已提交
1866 1867 1868 1869 1870 1871 1872 1873
};

static int __init edma_init(void)
{
	return platform_driver_probe(&edma_driver, edma_probe);
}
arch_initcall(edma_init);