edma.c 48.7 KB
Newer Older
K
Kevin Hilman 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * EDMA3 support for DaVinci
 *
 * Copyright (C) 2006-2009 Texas Instruments.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */
20
#include <linux/err.h>
K
Kevin Hilman 已提交
21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/io.h>
27
#include <linux/slab.h>
28 29 30 31 32 33
#include <linux/edma.h>
#include <linux/of_address.h>
#include <linux/of_device.h>
#include <linux/of_dma.h>
#include <linux/of_irq.h>
#include <linux/pm_runtime.h>
K
Kevin Hilman 已提交
34

35
#include <linux/platform_data/edma.h>
K
Kevin Hilman 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103

/* Offsets matching "struct edmacc_param" */
#define PARM_OPT		0x00
#define PARM_SRC		0x04
#define PARM_A_B_CNT		0x08
#define PARM_DST		0x0c
#define PARM_SRC_DST_BIDX	0x10
#define PARM_LINK_BCNTRLD	0x14
#define PARM_SRC_DST_CIDX	0x18
#define PARM_CCNT		0x1c

#define PARM_SIZE		0x20

/* Offsets for EDMA CC global channel registers and their shadows */
#define SH_ER		0x00	/* 64 bits */
#define SH_ECR		0x08	/* 64 bits */
#define SH_ESR		0x10	/* 64 bits */
#define SH_CER		0x18	/* 64 bits */
#define SH_EER		0x20	/* 64 bits */
#define SH_EECR		0x28	/* 64 bits */
#define SH_EESR		0x30	/* 64 bits */
#define SH_SER		0x38	/* 64 bits */
#define SH_SECR		0x40	/* 64 bits */
#define SH_IER		0x50	/* 64 bits */
#define SH_IECR		0x58	/* 64 bits */
#define SH_IESR		0x60	/* 64 bits */
#define SH_IPR		0x68	/* 64 bits */
#define SH_ICR		0x70	/* 64 bits */
#define SH_IEVAL	0x78
#define SH_QER		0x80
#define SH_QEER		0x84
#define SH_QEECR	0x88
#define SH_QEESR	0x8c
#define SH_QSER		0x90
#define SH_QSECR	0x94
#define SH_SIZE		0x200

/* Offsets for EDMA CC global registers */
#define EDMA_REV	0x0000
#define EDMA_CCCFG	0x0004
#define EDMA_QCHMAP	0x0200	/* 8 registers */
#define EDMA_DMAQNUM	0x0240	/* 8 registers (4 on OMAP-L1xx) */
#define EDMA_QDMAQNUM	0x0260
#define EDMA_QUETCMAP	0x0280
#define EDMA_QUEPRI	0x0284
#define EDMA_EMR	0x0300	/* 64 bits */
#define EDMA_EMCR	0x0308	/* 64 bits */
#define EDMA_QEMR	0x0310
#define EDMA_QEMCR	0x0314
#define EDMA_CCERR	0x0318
#define EDMA_CCERRCLR	0x031c
#define EDMA_EEVAL	0x0320
#define EDMA_DRAE	0x0340	/* 4 x 64 bits*/
#define EDMA_QRAE	0x0380	/* 4 registers */
#define EDMA_QUEEVTENTRY	0x0400	/* 2 x 16 registers */
#define EDMA_QSTAT	0x0600	/* 2 registers */
#define EDMA_QWMTHRA	0x0620
#define EDMA_QWMTHRB	0x0624
#define EDMA_CCSTAT	0x0640

#define EDMA_M		0x1000	/* global channel registers */
#define EDMA_ECR	0x1008
#define EDMA_ECRH	0x100C
#define EDMA_SHADOW0	0x2000	/* 4 regions shadowing global channels */
#define EDMA_PARM	0x4000	/* 128 param entries */

#define PARM_OFFSET(param_no)	(EDMA_PARM + ((param_no) << 5))

104
#define EDMA_DCHMAP	0x0100  /* 64 registers */
105 106 107 108 109 110 111

/* CCCFG register */
#define GET_NUM_DMACH(x)	(x & 0x7) /* bits 0-2 */
#define GET_NUM_PAENTRY(x)	((x & 0x7000) >> 12) /* bits 12-14 */
#define GET_NUM_EVQUE(x)	((x & 0x70000) >> 16) /* bits 16-18 */
#define GET_NUM_REGN(x)		((x & 0x300000) >> 20) /* bits 20-21 */
#define CHMAP_EXIST		BIT(24)
112

K
Kevin Hilman 已提交
113 114 115 116 117
#define EDMA_MAX_DMACH           64
#define EDMA_MAX_PARAMENTRY     512

/*****************************************************************************/

118
static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
K
Kevin Hilman 已提交
119

120
static inline unsigned int edma_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
121
{
122
	return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
123 124
}

125
static inline void edma_write(unsigned ctlr, int offset, int val)
K
Kevin Hilman 已提交
126
{
127
	__raw_writel(val, edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
128
}
129 130
static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
		unsigned or)
K
Kevin Hilman 已提交
131
{
132
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
133 134
	val &= and;
	val |= or;
135
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
136
}
137
static inline void edma_and(unsigned ctlr, int offset, unsigned and)
K
Kevin Hilman 已提交
138
{
139
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
140
	val &= and;
141
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
142
}
143
static inline void edma_or(unsigned ctlr, int offset, unsigned or)
K
Kevin Hilman 已提交
144
{
145
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
146
	val |= or;
147
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
148
}
149
static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
K
Kevin Hilman 已提交
150
{
151
	return edma_read(ctlr, offset + (i << 2));
K
Kevin Hilman 已提交
152
}
153 154
static inline void edma_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
155
{
156
	edma_write(ctlr, offset + (i << 2), val);
K
Kevin Hilman 已提交
157
}
158
static inline void edma_modify_array(unsigned ctlr, int offset, int i,
K
Kevin Hilman 已提交
159 160
		unsigned and, unsigned or)
{
161
	edma_modify(ctlr, offset + (i << 2), and, or);
K
Kevin Hilman 已提交
162
}
163
static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
K
Kevin Hilman 已提交
164
{
165
	edma_or(ctlr, offset + (i << 2), or);
K
Kevin Hilman 已提交
166
}
167 168
static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
		unsigned or)
K
Kevin Hilman 已提交
169
{
170
	edma_or(ctlr, offset + ((i*2 + j) << 2), or);
K
Kevin Hilman 已提交
171
}
172 173
static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
		unsigned val)
K
Kevin Hilman 已提交
174
{
175
	edma_write(ctlr, offset + ((i*2 + j) << 2), val);
K
Kevin Hilman 已提交
176
}
177
static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
178
{
179
	return edma_read(ctlr, EDMA_SHADOW0 + offset);
K
Kevin Hilman 已提交
180
}
181 182
static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
		int i)
K
Kevin Hilman 已提交
183
{
184
	return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
K
Kevin Hilman 已提交
185
}
186
static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
K
Kevin Hilman 已提交
187
{
188
	edma_write(ctlr, EDMA_SHADOW0 + offset, val);
K
Kevin Hilman 已提交
189
}
190 191
static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
192
{
193
	edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
K
Kevin Hilman 已提交
194
}
195 196
static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
		int param_no)
K
Kevin Hilman 已提交
197
{
198
	return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
K
Kevin Hilman 已提交
199
}
200 201
static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
		unsigned val)
K
Kevin Hilman 已提交
202
{
203
	edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
K
Kevin Hilman 已提交
204
}
205
static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
K
Kevin Hilman 已提交
206 207
		unsigned and, unsigned or)
{
208
	edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
K
Kevin Hilman 已提交
209
}
210 211
static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
		unsigned and)
K
Kevin Hilman 已提交
212
{
213
	edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
K
Kevin Hilman 已提交
214
}
215 216
static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
		unsigned or)
K
Kevin Hilman 已提交
217
{
218
	edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
K
Kevin Hilman 已提交
219 220
}

221 222 223 224 225 226 227 228 229 230 231 232
static inline void set_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		set_bit(offset + (len - 1), p);
}

static inline void clear_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		clear_bit(offset + (len - 1), p);
}

K
Kevin Hilman 已提交
233 234 235
/*****************************************************************************/

/* actual number of DMA channels and slots on this silicon */
236 237 238 239 240 241
struct edma {
	/* how many dma resources of each type */
	unsigned	num_channels;
	unsigned	num_region;
	unsigned	num_slots;
	unsigned	num_tc;
242
	enum dma_event_q 	default_queue;
243 244 245 246 247 248 249 250

	/* list of channels with no even trigger; terminated by "-1" */
	const s8	*noevent;

	/* The edma_inuse bit for each PaRAM slot is clear unless the
	 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
	 */
	DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
K
Kevin Hilman 已提交
251

252 253 254
	/* The edma_unused bit for each channel is clear unless
	 * it is not being used on this platform. It uses a bit
	 * of SOC-specific initialization code.
255
	 */
256
	DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
K
Kevin Hilman 已提交
257

258 259
	unsigned	irq_res_start;
	unsigned	irq_res_end;
K
Kevin Hilman 已提交
260

261 262 263 264 265 266 267
	struct dma_interrupt_data {
		void (*callback)(unsigned channel, unsigned short ch_status,
				void *data);
		void *data;
	} intr_data[EDMA_MAX_DMACH];
};

268
static struct edma *edma_cc[EDMA_MAX_CC];
269
static int arch_num_cc;
K
Kevin Hilman 已提交
270 271 272 273 274 275 276

/* dummy param set used to (re)initialize parameter RAM slots */
static const struct edmacc_param dummy_paramset = {
	.link_bcntrld = 0xffff,
	.ccnt = 1,
};

277 278 279 280 281
static const struct of_device_id edma_of_ids[] = {
	{ .compatible = "ti,edma3", },
	{}
};

K
Kevin Hilman 已提交
282 283
/*****************************************************************************/

284 285
static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
		enum dma_event_q queue_no)
K
Kevin Hilman 已提交
286 287 288 289 290
{
	int bit = (ch_no & 0x7) * 4;

	/* default to low priority queue */
	if (queue_no == EVENTQ_DEFAULT)
291
		queue_no = edma_cc[ctlr]->default_queue;
K
Kevin Hilman 已提交
292 293

	queue_no &= 7;
294
	edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
K
Kevin Hilman 已提交
295 296 297
			~(0x7 << bit), queue_no << bit);
}

298 299
static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
		int priority)
K
Kevin Hilman 已提交
300 301
{
	int bit = queue_no * 4;
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
			((priority & 0x7) << bit));
}

/**
 * map_dmach_param - Maps channel number to param entry number
 *
 * This maps the dma channel number to param entry numberter. In
 * other words using the DMA channel mapping registers a param entry
 * can be mapped to any channel
 *
 * Callers are responsible for ensuring the channel mapping logic is
 * included in that particular EDMA variant (Eg : dm646x)
 *
 */
static void __init map_dmach_param(unsigned ctlr)
{
	int i;
	for (i = 0; i < EDMA_MAX_DMACH; i++)
		edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
K
Kevin Hilman 已提交
322 323 324 325 326 327 328
}

static inline void
setup_dma_interrupt(unsigned lch,
	void (*callback)(unsigned channel, u16 ch_status, void *data),
	void *data)
{
329 330 331 332 333
	unsigned ctlr;

	ctlr = EDMA_CTLR(lch);
	lch = EDMA_CHAN_SLOT(lch);

334
	if (!callback)
335
		edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
336
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
337

338 339
	edma_cc[ctlr]->intr_data[lch].callback = callback;
	edma_cc[ctlr]->intr_data[lch].data = data;
K
Kevin Hilman 已提交
340 341

	if (callback) {
342
		edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
343
				BIT(lch & 0x1f));
344
		edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
345
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
346 347 348
	}
}

349 350
static int irq2ctlr(int irq)
{
351
	if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
352
		return 0;
353 354
	else if (irq >= edma_cc[1]->irq_res_start &&
		irq <= edma_cc[1]->irq_res_end)
355 356 357 358 359
		return 1;

	return -1;
}

K
Kevin Hilman 已提交
360 361 362 363 364 365 366
/******************************************************************************
 *
 * DMA interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_irq_handler(int irq, void *data)
{
367
	int ctlr;
368 369 370
	u32 sh_ier;
	u32 sh_ipr;
	u32 bank;
K
Kevin Hilman 已提交
371

372
	ctlr = irq2ctlr(irq);
373 374
	if (ctlr < 0)
		return IRQ_NONE;
375

K
Kevin Hilman 已提交
376 377
	dev_dbg(data, "dma_irq_handler\n");

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
	if (!sh_ipr) {
		sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
		if (!sh_ipr)
			return IRQ_NONE;
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
		bank = 1;
	} else {
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
		bank = 0;
	}

	do {
		u32 slot;
		u32 channel;
K
Kevin Hilman 已提交
393

394 395 396 397 398 399 400 401 402 403 404 405
		dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);

		slot = __ffs(sh_ipr);
		sh_ipr &= ~(BIT(slot));

		if (sh_ier & BIT(slot)) {
			channel = (bank << 5) | slot;
			/* Clear the corresponding IPR bits */
			edma_shadow0_write_array(ctlr, SH_ICR, bank,
					BIT(slot));
			if (edma_cc[ctlr]->intr_data[channel].callback)
				edma_cc[ctlr]->intr_data[channel].callback(
406
					channel, EDMA_DMA_COMPLETE,
407
					edma_cc[ctlr]->intr_data[channel].data);
K
Kevin Hilman 已提交
408
		}
409 410
	} while (sh_ipr);

411
	edma_shadow0_write(ctlr, SH_IEVAL, 1);
K
Kevin Hilman 已提交
412 413 414 415 416 417 418 419 420 421 422
	return IRQ_HANDLED;
}

/******************************************************************************
 *
 * DMA error interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_ccerr_handler(int irq, void *data)
{
	int i;
423
	int ctlr;
K
Kevin Hilman 已提交
424 425
	unsigned int cnt = 0;

426
	ctlr = irq2ctlr(irq);
427 428
	if (ctlr < 0)
		return IRQ_NONE;
429

K
Kevin Hilman 已提交
430 431
	dev_dbg(data, "dma_ccerr_handler\n");

432 433 434 435
	if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
	    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
	    (edma_read(ctlr, EDMA_QEMR) == 0) &&
	    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
436 437 438 439
		return IRQ_NONE;

	while (1) {
		int j = -1;
440
		if (edma_read_array(ctlr, EDMA_EMR, 0))
K
Kevin Hilman 已提交
441
			j = 0;
442
		else if (edma_read_array(ctlr, EDMA_EMR, 1))
K
Kevin Hilman 已提交
443 444 445
			j = 1;
		if (j >= 0) {
			dev_dbg(data, "EMR%d %08x\n", j,
446
					edma_read_array(ctlr, EDMA_EMR, j));
K
Kevin Hilman 已提交
447 448
			for (i = 0; i < 32; i++) {
				int k = (j << 5) + i;
449
				if (edma_read_array(ctlr, EDMA_EMR, j) &
450
							BIT(i)) {
K
Kevin Hilman 已提交
451
					/* Clear the corresponding EMR bits */
452
					edma_write_array(ctlr, EDMA_EMCR, j,
453
							BIT(i));
K
Kevin Hilman 已提交
454
					/* Clear any SER */
455
					edma_shadow0_write_array(ctlr, SH_SECR,
456
								j, BIT(i));
457
					if (edma_cc[ctlr]->intr_data[k].
458
								callback) {
459
						edma_cc[ctlr]->intr_data[k].
460
						callback(k,
461
						EDMA_DMA_CC_ERROR,
462
						edma_cc[ctlr]->intr_data
463
						[k].data);
K
Kevin Hilman 已提交
464 465 466
					}
				}
			}
467
		} else if (edma_read(ctlr, EDMA_QEMR)) {
K
Kevin Hilman 已提交
468
			dev_dbg(data, "QEMR %02x\n",
469
				edma_read(ctlr, EDMA_QEMR));
K
Kevin Hilman 已提交
470
			for (i = 0; i < 8; i++) {
471
				if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
K
Kevin Hilman 已提交
472
					/* Clear the corresponding IPR bits */
473
					edma_write(ctlr, EDMA_QEMCR, BIT(i));
474
					edma_shadow0_write(ctlr, SH_QSECR,
475
								BIT(i));
K
Kevin Hilman 已提交
476 477 478 479

					/* NOTE:  not reported!! */
				}
			}
480
		} else if (edma_read(ctlr, EDMA_CCERR)) {
K
Kevin Hilman 已提交
481
			dev_dbg(data, "CCERR %08x\n",
482
				edma_read(ctlr, EDMA_CCERR));
K
Kevin Hilman 已提交
483 484 485 486
			/* FIXME:  CCERR.BIT(16) ignored!  much better
			 * to just write CCERRCLR with CCERR value...
			 */
			for (i = 0; i < 8; i++) {
487
				if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
K
Kevin Hilman 已提交
488
					/* Clear the corresponding IPR bits */
489
					edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
K
Kevin Hilman 已提交
490 491 492 493 494

					/* NOTE:  not reported!! */
				}
			}
		}
495 496 497 498
		if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
		    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
		    (edma_read(ctlr, EDMA_QEMR) == 0) &&
		    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
499 500 501 502 503
			break;
		cnt++;
		if (cnt > 10)
			break;
	}
504
	edma_write(ctlr, EDMA_EEVAL, 1);
K
Kevin Hilman 已提交
505 506 507
	return IRQ_HANDLED;
}

508 509 510
static int reserve_contiguous_slots(int ctlr, unsigned int id,
				     unsigned int num_slots,
				     unsigned int start_slot)
511 512
{
	int i, j;
513 514
	unsigned int count = num_slots;
	int stop_slot = start_slot;
515
	DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
516

517
	for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
518
		j = EDMA_CHAN_SLOT(i);
519
		if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
520
			/* Record our current beginning slot */
521 522
			if (count == num_slots)
				stop_slot = i;
523

524
			count--;
525 526
			set_bit(j, tmp_inuse);

527 528
			if (count == 0)
				break;
529 530 531 532
		} else {
			clear_bit(j, tmp_inuse);

			if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
533
				stop_slot = i;
534
				break;
535
			} else {
536
				count = num_slots;
537
			}
538
		}
539 540 541 542
	}

	/*
	 * We have to clear any bits that we set
543 544 545
	 * if we run out parameter RAM slots, i.e we do find a set
	 * of contiguous parameter RAM slots but do not find the exact number
	 * requested as we may reach the total number of parameter RAM slots
546
	 */
547
	if (i == edma_cc[ctlr]->num_slots)
548
		stop_slot = i;
549

550 551 552
	j = start_slot;
	for_each_set_bit_from(j, tmp_inuse, stop_slot)
		clear_bit(j, edma_cc[ctlr]->edma_inuse);
553

554
	if (count)
555 556
		return -EBUSY;

557
	for (j = i - num_slots + 1; j <= i; ++j)
558 559 560
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
			&dummy_paramset, PARM_SIZE);

561
	return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
562 563
}

564 565 566
static int prepare_unused_channel_list(struct device *dev, void *data)
{
	struct platform_device *pdev = to_platform_device(dev);
567 568
	int i, count, ctlr;
	struct of_phandle_args  dma_spec;
569

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
	if (dev->of_node) {
		count = of_property_count_strings(dev->of_node, "dma-names");
		if (count < 0)
			return 0;
		for (i = 0; i < count; i++) {
			if (of_parse_phandle_with_args(dev->of_node, "dmas",
						       "#dma-cells", i,
						       &dma_spec))
				continue;

			if (!of_match_node(edma_of_ids, dma_spec.np)) {
				of_node_put(dma_spec.np);
				continue;
			}

			clear_bit(EDMA_CHAN_SLOT(dma_spec.args[0]),
				  edma_cc[0]->edma_unused);
			of_node_put(dma_spec.np);
		}
		return 0;
	}

	/* For non-OF case */
593 594 595 596 597
	for (i = 0; i < pdev->num_resources; i++) {
		if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
				(int)pdev->resource[i].start >= 0) {
			ctlr = EDMA_CTLR(pdev->resource[i].start);
			clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
598
				  edma_cc[ctlr]->edma_unused);
599 600 601 602 603 604
		}
	}

	return 0;
}

K
Kevin Hilman 已提交
605 606
/*-----------------------------------------------------------------------*/

607 608
static bool unused_chan_list_done;

K
Kevin Hilman 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
/* Resource alloc/free:  dma channels, parameter RAM slots */

/**
 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
 * @channel: specific channel to allocate; negative for "any unmapped channel"
 * @callback: optional; to be issued on DMA completion or errors
 * @data: passed to callback
 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
 *	Controller (TC) executes requests using this channel.  Use
 *	EVENTQ_DEFAULT unless you really need a high priority queue.
 *
 * This allocates a DMA channel and its associated parameter RAM slot.
 * The parameter RAM is initialized to hold a dummy transfer.
 *
 * Normal use is to pass a specific channel number as @channel, to make
 * use of hardware events mapped to that channel.  When the channel will
 * be used only for software triggering or event chaining, channels not
 * mapped to hardware events (or mapped to unused events) are preferable.
 *
 * DMA transfers start from a channel using edma_start(), or by
 * chaining.  When the transfer described in that channel's parameter RAM
 * slot completes, that slot's data may be reloaded through a link.
 *
 * DMA errors are only reported to the @callback associated with the
 * channel driving that transfer, but transfer completion callbacks can
 * be sent to another channel under control of the TCC field in
 * the option word of the transfer's parameter RAM set.  Drivers must not
 * use DMA transfer completion callbacks for channels they did not allocate.
 * (The same applies to TCC codes used in transfer chaining.)
 *
 * Returns the number of the channel, else negative errno.
 */
int edma_alloc_channel(int channel,
		void (*callback)(unsigned channel, u16 ch_status, void *data),
		void *data,
		enum dma_event_q eventq_no)
{
646
	unsigned i, done = 0, ctlr = 0;
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
	int ret = 0;

	if (!unused_chan_list_done) {
		/*
		 * Scan all the platform devices to find out the EDMA channels
		 * used and clear them in the unused list, making the rest
		 * available for ARM usage.
		 */
		ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
				prepare_unused_channel_list);
		if (ret < 0)
			return ret;

		unused_chan_list_done = true;
	}
662 663 664 665 666 667

	if (channel >= 0) {
		ctlr = EDMA_CTLR(channel);
		channel = EDMA_CHAN_SLOT(channel);
	}

K
Kevin Hilman 已提交
668
	if (channel < 0) {
669
		for (i = 0; i < arch_num_cc; i++) {
670 671
			channel = 0;
			for (;;) {
672 673
				channel = find_next_bit(edma_cc[i]->edma_unused,
						edma_cc[i]->num_channels,
674
						channel);
675
				if (channel == edma_cc[i]->num_channels)
676
					break;
677
				if (!test_and_set_bit(channel,
678
						edma_cc[i]->edma_inuse)) {
679 680 681 682 683 684 685
					done = 1;
					ctlr = i;
					break;
				}
				channel++;
			}
			if (done)
K
Kevin Hilman 已提交
686 687
				break;
		}
688 689
		if (!done)
			return -ENOMEM;
690
	} else if (channel >= edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
691
		return -EINVAL;
692
	} else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
693 694 695 696
		return -EBUSY;
	}

	/* ensure access through shadow region 0 */
697
	edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
K
Kevin Hilman 已提交
698 699

	/* ensure no events are pending */
700 701
	edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
702 703 704
			&dummy_paramset, PARM_SIZE);

	if (callback)
705 706
		setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
					callback, data);
K
Kevin Hilman 已提交
707

708
	map_dmach_queue(ctlr, channel, eventq_no);
K
Kevin Hilman 已提交
709

710
	return EDMA_CTLR_CHAN(ctlr, channel);
K
Kevin Hilman 已提交
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
}
EXPORT_SYMBOL(edma_alloc_channel);


/**
 * edma_free_channel - deallocate DMA channel
 * @channel: dma channel returned from edma_alloc_channel()
 *
 * This deallocates the DMA channel and associated parameter RAM slot
 * allocated by edma_alloc_channel().
 *
 * Callers are responsible for ensuring the channel is inactive, and
 * will not be reactivated by linking, chaining, or software calls to
 * edma_start().
 */
void edma_free_channel(unsigned channel)
{
728 729 730 731 732
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

733
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
734 735 736 737 738
		return;

	setup_dma_interrupt(channel, NULL, NULL);
	/* REVISIT should probably take out of shadow region 0 */

739
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
740
			&dummy_paramset, PARM_SIZE);
741
	clear_bit(channel, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
}
EXPORT_SYMBOL(edma_free_channel);

/**
 * edma_alloc_slot - allocate DMA parameter RAM
 * @slot: specific slot to allocate; negative for "any unused slot"
 *
 * This allocates a parameter RAM slot, initializing it to hold a
 * dummy transfer.  Slots allocated using this routine have not been
 * mapped to a hardware DMA channel, and will normally be used by
 * linking to them from a slot associated with a DMA channel.
 *
 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
 * slots may be allocated on behalf of DSP firmware.
 *
 * Returns the number of the slot, else negative errno.
 */
759
int edma_alloc_slot(unsigned ctlr, int slot)
K
Kevin Hilman 已提交
760
{
761 762 763
	if (!edma_cc[ctlr])
		return -EINVAL;

764 765 766
	if (slot >= 0)
		slot = EDMA_CHAN_SLOT(slot);

K
Kevin Hilman 已提交
767
	if (slot < 0) {
768
		slot = edma_cc[ctlr]->num_channels;
K
Kevin Hilman 已提交
769
		for (;;) {
770 771 772
			slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
					edma_cc[ctlr]->num_slots, slot);
			if (slot == edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
773
				return -ENOMEM;
774
			if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
K
Kevin Hilman 已提交
775 776
				break;
		}
777 778
	} else if (slot < edma_cc[ctlr]->num_channels ||
			slot >= edma_cc[ctlr]->num_slots) {
K
Kevin Hilman 已提交
779
		return -EINVAL;
780
	} else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
781 782 783
		return -EBUSY;
	}

784
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
785 786
			&dummy_paramset, PARM_SIZE);

787
	return EDMA_CTLR_CHAN(ctlr, slot);
K
Kevin Hilman 已提交
788 789 790 791 792 793 794 795 796 797 798 799 800
}
EXPORT_SYMBOL(edma_alloc_slot);

/**
 * edma_free_slot - deallocate DMA parameter RAM
 * @slot: parameter RAM slot returned from edma_alloc_slot()
 *
 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
 * Callers are responsible for ensuring the slot is inactive, and will
 * not be activated.
 */
void edma_free_slot(unsigned slot)
{
801 802 803 804 805
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

806 807
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
808 809
		return;

810
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
811
			&dummy_paramset, PARM_SIZE);
812
	clear_bit(slot, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
813 814 815
}
EXPORT_SYMBOL(edma_free_slot);

816 817 818 819

/**
 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
 * The API will return the starting point of a set of
820
 * contiguous parameter RAM slots that have been requested
821 822 823
 *
 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
824 825
 * @count: number of contiguous Paramter RAM slots
 * @slot  - the start value of Parameter RAM slot that should be passed if id
826 827 828
 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
 *
 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
829 830
 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
831 832
 *
 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
833
 * set of contiguous parameter RAM slots from the "slot" that is passed as an
834 835 836
 * argument to the API.
 *
 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
837
 * starts looking for a set of contiguous parameter RAMs from the "slot"
838
 * that is passed as an argument to the API. On failure the API will try to
839 840
 * find a set of contiguous Parameter RAM slots from the remaining Parameter
 * RAM slots
841 842 843 844 845 846 847 848
 */
int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
{
	/*
	 * The start slot requested should be greater than
	 * the number of channels and lesser than the total number
	 * of slots
	 */
849
	if ((id != EDMA_CONT_PARAMS_ANY) &&
850 851
		(slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots))
852 853 854
		return -EINVAL;

	/*
855
	 * The number of parameter RAM slots requested cannot be less than 1
856 857 858 859
	 * and cannot be more than the number of slots minus the number of
	 * channels
	 */
	if (count < 1 || count >
860
		(edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
861 862 863 864
		return -EINVAL;

	switch (id) {
	case EDMA_CONT_PARAMS_ANY:
865
		return reserve_contiguous_slots(ctlr, id, count,
866
						 edma_cc[ctlr]->num_channels);
867 868
	case EDMA_CONT_PARAMS_FIXED_EXACT:
	case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
869
		return reserve_contiguous_slots(ctlr, id, count, slot);
870 871 872 873 874 875 876 877
	default:
		return -EINVAL;
	}

}
EXPORT_SYMBOL(edma_alloc_cont_slots);

/**
878 879 880
 * edma_free_cont_slots - deallocate DMA parameter RAM slots
 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
 * @count: the number of contiguous parameter RAM slots to be freed
881 882 883 884
 *
 * This deallocates the parameter RAM slots allocated by
 * edma_alloc_cont_slots.
 * Callers/applications need to keep track of sets of contiguous
885
 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
886 887 888 889 890 891
 * API.
 * Callers are responsible for ensuring the slots are inactive, and will
 * not be activated.
 */
int edma_free_cont_slots(unsigned slot, int count)
{
892
	unsigned ctlr, slot_to_free;
893 894 895 896 897
	int i;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

898 899
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots ||
900 901 902 903 904
		count < 1)
		return -EINVAL;

	for (i = slot; i < slot + count; ++i) {
		ctlr = EDMA_CTLR(i);
905
		slot_to_free = EDMA_CHAN_SLOT(i);
906

907
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
908
			&dummy_paramset, PARM_SIZE);
909
		clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
910 911 912 913 914 915
	}

	return 0;
}
EXPORT_SYMBOL(edma_free_cont_slots);

K
Kevin Hilman 已提交
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (i) -- read/write partial slots */

/**
 * edma_set_src - set initial DMA source address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @src_port: physical address of source (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the source address is modified during the DMA transfer
 * according to edma_set_src_index().
 */
void edma_set_src(unsigned slot, dma_addr_t src_port,
				enum address_mode mode, enum fifo_width width)
{
934 935 936 937 938
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

939
	if (slot < edma_cc[ctlr]->num_slots) {
940
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
941 942 943 944 945 946 947 948

		if (mode) {
			/* set SAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
		} else {
			/* clear SAM */
			i &= ~SAM;
		}
949
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
950 951 952

		/* set the source port address
		   in source register of param structure */
953
		edma_parm_write(ctlr, PARM_SRC, slot, src_port);
K
Kevin Hilman 已提交
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
	}
}
EXPORT_SYMBOL(edma_set_src);

/**
 * edma_set_dest - set initial DMA destination address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @dest_port: physical address of destination (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the destination address is modified during the DMA transfer
 * according to edma_set_dest_index().
 */
void edma_set_dest(unsigned slot, dma_addr_t dest_port,
				 enum address_mode mode, enum fifo_width width)
{
972 973 974 975 976
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

977
	if (slot < edma_cc[ctlr]->num_slots) {
978
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
979 980 981 982 983 984 985 986

		if (mode) {
			/* set DAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
		} else {
			/* clear DAM */
			i &= ~DAM;
		}
987
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
988 989
		/* set the destination port address
		   in dest register of param structure */
990
		edma_parm_write(ctlr, PARM_DST, slot, dest_port);
K
Kevin Hilman 已提交
991 992 993 994 995
	}
}
EXPORT_SYMBOL(edma_set_dest);

/**
996
 * edma_get_position - returns the current transfer point
K
Kevin Hilman 已提交
997
 * @slot: parameter RAM slot being examined
998
 * @dst:  true selects the dest position, false the source
K
Kevin Hilman 已提交
999
 *
1000
 * Returns the position of the current active slot
K
Kevin Hilman 已提交
1001
 */
1002
dma_addr_t edma_get_position(unsigned slot, bool dst)
K
Kevin Hilman 已提交
1003
{
1004
	u32 offs, ctlr = EDMA_CTLR(slot);
1005 1006

	slot = EDMA_CHAN_SLOT(slot);
K
Kevin Hilman 已提交
1007

1008 1009 1010 1011
	offs = PARM_OFFSET(slot);
	offs += dst ? PARM_DST : PARM_SRC;

	return edma_read(ctlr, offs);
K
Kevin Hilman 已提交
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
}

/**
 * edma_set_src_index - configure DMA source address indexing
 * @slot: parameter RAM slot being configured
 * @src_bidx: byte offset between source arrays in a frame
 * @src_cidx: byte offset between source frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
{
1026 1027 1028 1029 1030
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1031
	if (slot < edma_cc[ctlr]->num_slots) {
1032
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1033
				0xffff0000, src_bidx);
1034
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
				0xffff0000, src_cidx);
	}
}
EXPORT_SYMBOL(edma_set_src_index);

/**
 * edma_set_dest_index - configure DMA destination address indexing
 * @slot: parameter RAM slot being configured
 * @dest_bidx: byte offset between destination arrays in a frame
 * @dest_cidx: byte offset between destination frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
{
1052 1053 1054 1055 1056
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1057
	if (slot < edma_cc[ctlr]->num_slots) {
1058
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1059
				0x0000ffff, dest_bidx << 16);
1060
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
				0x0000ffff, dest_cidx << 16);
	}
}
EXPORT_SYMBOL(edma_set_dest_index);

/**
 * edma_set_transfer_params - configure DMA transfer parameters
 * @slot: parameter RAM slot being configured
 * @acnt: how many bytes per array (at least one)
 * @bcnt: how many arrays per frame (at least one)
 * @ccnt: how many frames per block (at least one)
 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
 *	the value to reload into bcnt when it decrements to zero
 * @sync_mode: ASYNC or ABSYNC
 *
 * See the EDMA3 documentation to understand how to configure and link
 * transfers using the fields in PaRAM slots.  If you are not doing it
 * all at once with edma_write_slot(), you will use this routine
 * plus two calls each for source and destination, setting the initial
 * address and saying how to index that address.
 *
 * An example of an A-Synchronized transfer is a serial link using a
 * single word shift register.  In that case, @acnt would be equal to
 * that word size; the serial controller issues a DMA synchronization
 * event to transfer each word, and memory access by the DMA transfer
 * controller will be word-at-a-time.
 *
 * An example of an AB-Synchronized transfer is a device using a FIFO.
 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
 * The controller with the FIFO issues DMA synchronization events when
 * the FIFO threshold is reached, and the DMA transfer controller will
 * transfer one frame to (or from) the FIFO.  It will probably use
 * efficient burst modes to access memory.
 */
void edma_set_transfer_params(unsigned slot,
		u16 acnt, u16 bcnt, u16 ccnt,
		u16 bcnt_rld, enum sync_dimension sync_mode)
{
1099 1100 1101 1102 1103
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1104
	if (slot < edma_cc[ctlr]->num_slots) {
1105
		edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
K
Kevin Hilman 已提交
1106 1107
				0x0000ffff, bcnt_rld << 16);
		if (sync_mode == ASYNC)
1108
			edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
K
Kevin Hilman 已提交
1109
		else
1110
			edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
K
Kevin Hilman 已提交
1111
		/* Set the acount, bcount, ccount registers */
1112 1113
		edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
		edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
K
Kevin Hilman 已提交
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	}
}
EXPORT_SYMBOL(edma_set_transfer_params);

/**
 * edma_link - link one parameter RAM slot to another
 * @from: parameter RAM slot originating the link
 * @to: parameter RAM slot which is the link target
 *
 * The originating slot should not be part of any active DMA transfer.
 */
void edma_link(unsigned from, unsigned to)
{
1127 1128 1129 1130 1131 1132 1133
	unsigned ctlr_from, ctlr_to;

	ctlr_from = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);
	ctlr_to = EDMA_CTLR(to);
	to = EDMA_CHAN_SLOT(to);

1134
	if (from >= edma_cc[ctlr_from]->num_slots)
K
Kevin Hilman 已提交
1135
		return;
1136
	if (to >= edma_cc[ctlr_to]->num_slots)
K
Kevin Hilman 已提交
1137
		return;
1138 1139
	edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
				PARM_OFFSET(to));
K
Kevin Hilman 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
}
EXPORT_SYMBOL(edma_link);

/**
 * edma_unlink - cut link from one parameter RAM slot
 * @from: parameter RAM slot originating the link
 *
 * The originating slot should not be part of any active DMA transfer.
 * Its link is set to 0xffff.
 */
void edma_unlink(unsigned from)
{
1152 1153 1154 1155 1156
	unsigned ctlr;

	ctlr = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);

1157
	if (from >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1158
		return;
1159
	edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
K
Kevin Hilman 已提交
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
}
EXPORT_SYMBOL(edma_unlink);

/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (ii) -- read/write whole parameter sets */

/**
 * edma_write_slot - write parameter RAM data for slot
 * @slot: number of parameter RAM slot being modified
 * @param: data to be written into parameter RAM slot
 *
 * Use this to assign all parameters of a transfer at once.  This
 * allows more efficient setup of transfers than issuing multiple
 * calls to set up those parameters in small pieces, and provides
 * complete control over all transfer options.
 */
void edma_write_slot(unsigned slot, const struct edmacc_param *param)
{
1179 1180 1181 1182 1183
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1184
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1185
		return;
1186 1187
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
			PARM_SIZE);
K
Kevin Hilman 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
}
EXPORT_SYMBOL(edma_write_slot);

/**
 * edma_read_slot - read parameter RAM data from slot
 * @slot: number of parameter RAM slot being copied
 * @param: where to store copy of parameter RAM data
 *
 * Use this to read data from a parameter RAM slot, perhaps to
 * save them as a template for later reuse.
 */
void edma_read_slot(unsigned slot, struct edmacc_param *param)
{
1201 1202 1203 1204 1205
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1206
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1207
		return;
1208 1209
	memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
			PARM_SIZE);
K
Kevin Hilman 已提交
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
}
EXPORT_SYMBOL(edma_read_slot);

/*-----------------------------------------------------------------------*/

/* Various EDMA channel control operations */

/**
 * edma_pause - pause dma on a channel
 * @channel: on which edma_start() has been called
 *
 * This temporarily disables EDMA hardware events on the specified channel,
 * preventing them from triggering new transfers on its behalf
 */
void edma_pause(unsigned channel)
{
1226 1227 1228 1229 1230
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1231
	if (channel < edma_cc[ctlr]->num_channels) {
1232
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1233

1234
		edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
K
Kevin Hilman 已提交
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	}
}
EXPORT_SYMBOL(edma_pause);

/**
 * edma_resume - resumes dma on a paused channel
 * @channel: on which edma_pause() has been called
 *
 * This re-enables EDMA hardware events on the specified channel.
 */
void edma_resume(unsigned channel)
{
1247 1248 1249 1250 1251
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1252
	if (channel < edma_cc[ctlr]->num_channels) {
1253
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1254

1255
		edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
K
Kevin Hilman 已提交
1256 1257 1258 1259
	}
}
EXPORT_SYMBOL(edma_resume);

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
int edma_trigger_channel(unsigned channel)
{
	unsigned ctlr;
	unsigned int mask;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);
	mask = BIT(channel & 0x1f);

	edma_shadow0_write_array(ctlr, SH_ESR, (channel >> 5), mask);

	pr_debug("EDMA: ESR%d %08x\n", (channel >> 5),
		 edma_shadow0_read_array(ctlr, SH_ESR, (channel >> 5)));
	return 0;
}
EXPORT_SYMBOL(edma_trigger_channel);

K
Kevin Hilman 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
/**
 * edma_start - start dma on a channel
 * @channel: channel being activated
 *
 * Channels with event associations will be triggered by their hardware
 * events, and channels without such associations will be triggered by
 * software.  (At this writing there is no interface for using software
 * triggers except with channels that don't support hardware triggers.)
 *
 * Returns zero on success, else negative errno.
 */
int edma_start(unsigned channel)
{
1290 1291 1292 1293 1294
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1295
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1296
		int j = channel >> 5;
1297
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1298 1299

		/* EDMA channels without event association */
1300
		if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
K
Kevin Hilman 已提交
1301
			pr_debug("EDMA: ESR%d %08x\n", j,
1302 1303
				edma_shadow0_read_array(ctlr, SH_ESR, j));
			edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
K
Kevin Hilman 已提交
1304 1305 1306 1307 1308
			return 0;
		}

		/* EDMA channel with event association */
		pr_debug("EDMA: ER%d %08x\n", j,
1309
			edma_shadow0_read_array(ctlr, SH_ER, j));
1310 1311
		/* Clear any pending event or error */
		edma_write_array(ctlr, EDMA_ECR, j, mask);
1312
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1313
		/* Clear any SER */
1314 1315
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
K
Kevin Hilman 已提交
1316
		pr_debug("EDMA: EER%d %08x\n", j,
1317
			edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
		return 0;
	}

	return -EINVAL;
}
EXPORT_SYMBOL(edma_start);

/**
 * edma_stop - stops dma on the channel passed
 * @channel: channel being deactivated
 *
 * When @lch is a channel, any active transfer is paused and
 * all pending hardware events are cleared.  The current transfer
 * may not be resumed, and the channel's Parameter RAM should be
 * reinitialized before being reused.
 */
void edma_stop(unsigned channel)
{
1336 1337 1338 1339 1340
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1341
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1342
		int j = channel >> 5;
1343
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1344

1345 1346 1347 1348
		edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1349 1350

		pr_debug("EDMA: EER%d %08x\n", j,
1351
				edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374

		/* REVISIT:  consider guarding against inappropriate event
		 * chaining by overwriting with dummy_paramset.
		 */
	}
}
EXPORT_SYMBOL(edma_stop);

/******************************************************************************
 *
 * It cleans ParamEntry qand bring back EDMA to initial state if media has
 * been removed before EDMA has finished.It is usedful for removable media.
 * Arguments:
 *      ch_no     - channel no
 *
 * Return: zero on success, or corresponding error no on failure
 *
 * FIXME this should not be needed ... edma_stop() should suffice.
 *
 *****************************************************************************/

void edma_clean_channel(unsigned channel)
{
1375 1376 1377 1378 1379
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1380
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1381
		int j = (channel >> 5);
1382
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1383 1384

		pr_debug("EDMA: EMR%d %08x\n", j,
1385 1386
				edma_read_array(ctlr, EDMA_EMR, j));
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
K
Kevin Hilman 已提交
1387
		/* Clear the corresponding EMR bits */
1388
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1389
		/* Clear any SER */
1390
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1391
		edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
K
Kevin Hilman 已提交
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	}
}
EXPORT_SYMBOL(edma_clean_channel);

/*
 * edma_clear_event - clear an outstanding event on the DMA channel
 * Arguments:
 *	channel - channel number
 */
void edma_clear_event(unsigned channel)
{
1403 1404 1405 1406 1407
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1408
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
1409 1410
		return;
	if (channel < 32)
1411
		edma_write(ctlr, EDMA_ECR, BIT(channel));
K
Kevin Hilman 已提交
1412
	else
1413
		edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
K
Kevin Hilman 已提交
1414 1415 1416
}
EXPORT_SYMBOL(edma_clear_event);

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
static int edma_setup_from_hw(struct device *dev, struct edma_soc_info *pdata,
			      struct edma *edma_cc)
{
	int i;
	u32 value, cccfg;
	s8 (*queue_priority_map)[2];

	/* Decode the eDMA3 configuration from CCCFG register */
	cccfg = edma_read(0, EDMA_CCCFG);

	value = GET_NUM_REGN(cccfg);
	edma_cc->num_region = BIT(value);

	value = GET_NUM_DMACH(cccfg);
	edma_cc->num_channels = BIT(value + 1);

	value = GET_NUM_PAENTRY(cccfg);
	edma_cc->num_slots = BIT(value + 4);

	value = GET_NUM_EVQUE(cccfg);
	edma_cc->num_tc = value + 1;

	dev_dbg(dev, "eDMA3 HW configuration (cccfg: 0x%08x):\n", cccfg);
	dev_dbg(dev, "num_region: %u\n", edma_cc->num_region);
	dev_dbg(dev, "num_channel: %u\n", edma_cc->num_channels);
	dev_dbg(dev, "num_slot: %u\n", edma_cc->num_slots);
	dev_dbg(dev, "num_tc: %u\n", edma_cc->num_tc);

	/* Nothing need to be done if queue priority is provided */
	if (pdata->queue_priority_mapping)
		return 0;

	/*
	 * Configure TC/queue priority as follows:
	 * Q0 - priority 0
	 * Q1 - priority 1
	 * Q2 - priority 2
	 * ...
	 * The meaning of priority numbers: 0 highest priority, 7 lowest
	 * priority. So Q0 is the highest priority queue and the last queue has
	 * the lowest priority.
	 */
	queue_priority_map = devm_kzalloc(dev,
					  (edma_cc->num_tc + 1) * sizeof(s8),
					  GFP_KERNEL);
	if (!queue_priority_map)
		return -ENOMEM;

	for (i = 0; i < edma_cc->num_tc; i++) {
		queue_priority_map[i][0] = i;
		queue_priority_map[i][1] = i;
	}
	queue_priority_map[i][0] = -1;
	queue_priority_map[i][1] = -1;

	pdata->queue_priority_mapping = queue_priority_map;
1473 1474
	/* Default queue has the lowest priority */
	pdata->default_queue = i - 1;
1475 1476 1477 1478

	return 0;
}

1479 1480
#if IS_ENABLED(CONFIG_OF) && IS_ENABLED(CONFIG_DMADEVICES)

1481 1482
static int edma_xbar_event_map(struct device *dev, struct device_node *node,
			       struct edma_soc_info *pdata, size_t sz)
1483
{
1484
	const char pname[] = "ti,edma-xbar-event-map";
1485 1486
	struct resource res;
	void __iomem *xbar;
1487 1488
	s16 (*xbar_chans)[2];
	size_t nelm = sz / sizeof(s16);
1489
	u32 shift, offset, mux;
1490
	int ret, i;
1491

1492
	xbar_chans = devm_kzalloc(dev, (nelm + 2) * sizeof(s16), GFP_KERNEL);
1493 1494 1495 1496 1497
	if (!xbar_chans)
		return -ENOMEM;

	ret = of_address_to_resource(node, 1, &res);
	if (ret)
1498
		return -ENOMEM;
1499 1500 1501 1502 1503

	xbar = devm_ioremap(dev, res.start, resource_size(&res));
	if (!xbar)
		return -ENOMEM;

1504
	ret = of_property_read_u16_array(node, pname, (u16 *)xbar_chans, nelm);
1505 1506 1507
	if (ret)
		return -EIO;

1508 1509 1510 1511 1512
	/* Invalidate last entry for the other user of this mess */
	nelm >>= 1;
	xbar_chans[nelm][0] = xbar_chans[nelm][1] = -1;

	for (i = 0; i < nelm; i++) {
1513 1514 1515 1516 1517 1518 1519 1520
		shift = (xbar_chans[i][1] & 0x03) << 3;
		offset = xbar_chans[i][1] & 0xfffffffc;
		mux = readl(xbar + offset);
		mux &= ~(0xff << shift);
		mux |= xbar_chans[i][0] << shift;
		writel(mux, (xbar + offset));
	}

1521
	pdata->xbar_chans = (const s16 (*)[2]) xbar_chans;
1522 1523 1524
	return 0;
}

1525 1526 1527 1528
static int edma_of_parse_dt(struct device *dev,
			    struct device_node *node,
			    struct edma_soc_info *pdata)
{
1529
	int ret = 0;
1530 1531
	struct property *prop;
	size_t sz;
1532 1533 1534 1535 1536 1537 1538
	struct edma_rsv_info *rsv_info;

	rsv_info = devm_kzalloc(dev, sizeof(struct edma_rsv_info), GFP_KERNEL);
	if (!rsv_info)
		return -ENOMEM;
	pdata->rsv = rsv_info;

1539 1540 1541 1542
	prop = of_find_property(node, "ti,edma-xbar-event-map", &sz);
	if (prop)
		ret = edma_xbar_event_map(dev, node, pdata, sz);

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	return ret;
}

static struct of_dma_filter_info edma_filter_info = {
	.filter_fn = edma_filter_fn,
};

static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
						      struct device_node *node)
{
	struct edma_soc_info *info;
	int ret;

	info = devm_kzalloc(dev, sizeof(struct edma_soc_info), GFP_KERNEL);
	if (!info)
		return ERR_PTR(-ENOMEM);

	ret = edma_of_parse_dt(dev, node, info);
	if (ret)
		return ERR_PTR(ret);

	dma_cap_set(DMA_SLAVE, edma_filter_info.dma_cap);
1565
	dma_cap_set(DMA_CYCLIC, edma_filter_info.dma_cap);
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	of_dma_controller_register(dev->of_node, of_dma_simple_xlate,
				   &edma_filter_info);

	return info;
}
#else
static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
						      struct device_node *node)
{
	return ERR_PTR(-ENOSYS);
}
#endif

static int edma_probe(struct platform_device *pdev)
K
Kevin Hilman 已提交
1580
{
1581
	struct edma_soc_info	**info = pdev->dev.platform_data;
1582 1583
	struct edma_soc_info    *ninfo[EDMA_MAX_CC] = {NULL};
	s8		(*queue_priority_mapping)[2];
1584
	int			i, j, off, ln, found = 0;
1585
	int			status = -1;
1586 1587
	const s16		(*rsv_chans)[2];
	const s16		(*rsv_slots)[2];
1588
	const s16		(*xbar_chans)[2];
1589 1590 1591
	int			irq[EDMA_MAX_CC] = {0, 0};
	int			err_irq[EDMA_MAX_CC] = {0, 0};
	struct resource		*r[EDMA_MAX_CC] = {NULL};
1592
	struct resource		res[EDMA_MAX_CC];
1593
	char			res_name[10];
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	struct device_node	*node = pdev->dev.of_node;
	struct device		*dev = &pdev->dev;
	int			ret;

	if (node) {
		/* Check if this is a second instance registered */
		if (arch_num_cc) {
			dev_err(dev, "only one EDMA instance is supported via DT\n");
			return -ENODEV;
		}

		ninfo[0] = edma_setup_info_from_dt(dev, node);
		if (IS_ERR(ninfo[0])) {
			dev_err(dev, "failed to get DT data\n");
			return PTR_ERR(ninfo[0]);
		}

		info = ninfo;
	}
K
Kevin Hilman 已提交
1613 1614 1615 1616

	if (!info)
		return -ENODEV;

1617 1618 1619 1620 1621 1622 1623
	pm_runtime_enable(dev);
	ret = pm_runtime_get_sync(dev);
	if (ret < 0) {
		dev_err(dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}

1624
	for (j = 0; j < EDMA_MAX_CC; j++) {
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
		if (!info[j]) {
			if (!found)
				return -ENODEV;
			break;
		}
		if (node) {
			ret = of_address_to_resource(node, j, &res[j]);
			if (!ret)
				r[j] = &res[j];
		} else {
			sprintf(res_name, "edma_cc%d", j);
			r[j] = platform_get_resource_byname(pdev,
						IORESOURCE_MEM,
1638
						res_name);
1639 1640
		}
		if (!r[j]) {
1641 1642 1643 1644
			if (found)
				break;
			else
				return -ENODEV;
1645
		} else {
1646
			found = 1;
1647
		}
1648

1649 1650 1651
		edmacc_regs_base[j] = devm_ioremap_resource(&pdev->dev, r[j]);
		if (IS_ERR(edmacc_regs_base[j]))
			return PTR_ERR(edmacc_regs_base[j]);
1652

1653 1654 1655 1656
		edma_cc[j] = devm_kzalloc(&pdev->dev, sizeof(struct edma),
					  GFP_KERNEL);
		if (!edma_cc[j])
			return -ENOMEM;
1657

1658 1659 1660 1661
		/* Get eDMA3 configuration from IP */
		ret = edma_setup_from_hw(dev, info[j], edma_cc[j]);
		if (ret)
			return ret;
1662

1663
		edma_cc[j]->default_queue = info[j]->default_queue;
1664

1665 1666 1667
		dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
			edmacc_regs_base[j]);

1668
		for (i = 0; i < edma_cc[j]->num_slots; i++)
1669 1670 1671
			memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
					&dummy_paramset, PARM_SIZE);

1672
		/* Mark all channels as unused */
1673 1674
		memset(edma_cc[j]->edma_unused, 0xff,
			sizeof(edma_cc[j]->edma_unused));
K
Kevin Hilman 已提交
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684
		if (info[j]->rsv) {

			/* Clear the reserved channels in unused list */
			rsv_chans = info[j]->rsv->rsv_chans;
			if (rsv_chans) {
				for (i = 0; rsv_chans[i][0] != -1; i++) {
					off = rsv_chans[i][0];
					ln = rsv_chans[i][1];
					clear_bits(off, ln,
1685
						  edma_cc[j]->edma_unused);
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
				}
			}

			/* Set the reserved slots in inuse list */
			rsv_slots = info[j]->rsv->rsv_slots;
			if (rsv_slots) {
				for (i = 0; rsv_slots[i][0] != -1; i++) {
					off = rsv_slots[i][0];
					ln = rsv_slots[i][1];
					set_bits(off, ln,
						edma_cc[j]->edma_inuse);
				}
			}
		}

1701 1702 1703 1704 1705 1706 1707 1708 1709
		/* Clear the xbar mapped channels in unused list */
		xbar_chans = info[j]->xbar_chans;
		if (xbar_chans) {
			for (i = 0; xbar_chans[i][1] != -1; i++) {
				off = xbar_chans[i][1];
				clear_bits(off, 1,
					   edma_cc[j]->edma_unused);
			}
		}
1710 1711 1712

		if (node) {
			irq[j] = irq_of_parse_and_map(node, 0);
1713
			err_irq[j] = irq_of_parse_and_map(node, 2);
1714
		} else {
1715 1716
			char irq_name[10];

1717 1718
			sprintf(irq_name, "edma%d", j);
			irq[j] = platform_get_irq_byname(pdev, irq_name);
1719 1720 1721

			sprintf(irq_name, "edma%d_err", j);
			err_irq[j] = platform_get_irq_byname(pdev, irq_name);
1722
		}
1723
		edma_cc[j]->irq_res_start = irq[j];
1724 1725 1726 1727
		edma_cc[j]->irq_res_end = err_irq[j];

		status = devm_request_irq(dev, irq[j], dma_irq_handler, 0,
					  "edma", dev);
1728
		if (status < 0) {
1729 1730
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1731
				irq[j], status);
1732
			return status;
1733
		}
K
Kevin Hilman 已提交
1734

1735 1736
		status = devm_request_irq(dev, err_irq[j], dma_ccerr_handler, 0,
					  "edma_error", dev);
1737
		if (status < 0) {
1738 1739
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1740
				err_irq[j], status);
1741
			return status;
1742
		}
K
Kevin Hilman 已提交
1743

1744
		for (i = 0; i < edma_cc[j]->num_channels; i++)
1745
			map_dmach_queue(j, i, info[j]->default_queue);
K
Kevin Hilman 已提交
1746

1747
		queue_priority_mapping = info[j]->queue_priority_mapping;
K
Kevin Hilman 已提交
1748

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		/* Event queue priority mapping */
		for (i = 0; queue_priority_mapping[i][0] != -1; i++)
			assign_priority_to_queue(j,
						queue_priority_mapping[i][0],
						queue_priority_mapping[i][1]);

		/* Map the channel to param entry if channel mapping logic
		 * exist
		 */
		if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
			map_dmach_param(j);
K
Kevin Hilman 已提交
1760

1761
		for (i = 0; i < edma_cc[j]->num_region; i++) {
1762 1763 1764 1765
			edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
			edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
			edma_write_array(j, EDMA_QRAE, i, 0x0);
		}
1766
		arch_num_cc++;
K
Kevin Hilman 已提交
1767 1768 1769 1770 1771 1772
	}

	return 0;
}

static struct platform_driver edma_driver = {
1773 1774 1775 1776 1777
	.driver = {
		.name	= "edma",
		.of_match_table = edma_of_ids,
	},
	.probe = edma_probe,
K
Kevin Hilman 已提交
1778 1779 1780 1781 1782 1783 1784 1785
};

static int __init edma_init(void)
{
	return platform_driver_probe(&edma_driver, edma_probe);
}
arch_initcall(edma_init);