edma.c 42.9 KB
Newer Older
K
Kevin Hilman 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * EDMA3 support for DaVinci
 *
 * Copyright (C) 2006-2009 Texas Instruments.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */
20
#include <linux/err.h>
K
Kevin Hilman 已提交
21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/io.h>
27
#include <linux/slab.h>
K
Kevin Hilman 已提交
28

29
#include <linux/platform_data/edma.h>
K
Kevin Hilman 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97

/* Offsets matching "struct edmacc_param" */
#define PARM_OPT		0x00
#define PARM_SRC		0x04
#define PARM_A_B_CNT		0x08
#define PARM_DST		0x0c
#define PARM_SRC_DST_BIDX	0x10
#define PARM_LINK_BCNTRLD	0x14
#define PARM_SRC_DST_CIDX	0x18
#define PARM_CCNT		0x1c

#define PARM_SIZE		0x20

/* Offsets for EDMA CC global channel registers and their shadows */
#define SH_ER		0x00	/* 64 bits */
#define SH_ECR		0x08	/* 64 bits */
#define SH_ESR		0x10	/* 64 bits */
#define SH_CER		0x18	/* 64 bits */
#define SH_EER		0x20	/* 64 bits */
#define SH_EECR		0x28	/* 64 bits */
#define SH_EESR		0x30	/* 64 bits */
#define SH_SER		0x38	/* 64 bits */
#define SH_SECR		0x40	/* 64 bits */
#define SH_IER		0x50	/* 64 bits */
#define SH_IECR		0x58	/* 64 bits */
#define SH_IESR		0x60	/* 64 bits */
#define SH_IPR		0x68	/* 64 bits */
#define SH_ICR		0x70	/* 64 bits */
#define SH_IEVAL	0x78
#define SH_QER		0x80
#define SH_QEER		0x84
#define SH_QEECR	0x88
#define SH_QEESR	0x8c
#define SH_QSER		0x90
#define SH_QSECR	0x94
#define SH_SIZE		0x200

/* Offsets for EDMA CC global registers */
#define EDMA_REV	0x0000
#define EDMA_CCCFG	0x0004
#define EDMA_QCHMAP	0x0200	/* 8 registers */
#define EDMA_DMAQNUM	0x0240	/* 8 registers (4 on OMAP-L1xx) */
#define EDMA_QDMAQNUM	0x0260
#define EDMA_QUETCMAP	0x0280
#define EDMA_QUEPRI	0x0284
#define EDMA_EMR	0x0300	/* 64 bits */
#define EDMA_EMCR	0x0308	/* 64 bits */
#define EDMA_QEMR	0x0310
#define EDMA_QEMCR	0x0314
#define EDMA_CCERR	0x0318
#define EDMA_CCERRCLR	0x031c
#define EDMA_EEVAL	0x0320
#define EDMA_DRAE	0x0340	/* 4 x 64 bits*/
#define EDMA_QRAE	0x0380	/* 4 registers */
#define EDMA_QUEEVTENTRY	0x0400	/* 2 x 16 registers */
#define EDMA_QSTAT	0x0600	/* 2 registers */
#define EDMA_QWMTHRA	0x0620
#define EDMA_QWMTHRB	0x0624
#define EDMA_CCSTAT	0x0640

#define EDMA_M		0x1000	/* global channel registers */
#define EDMA_ECR	0x1008
#define EDMA_ECRH	0x100C
#define EDMA_SHADOW0	0x2000	/* 4 regions shadowing global channels */
#define EDMA_PARM	0x4000	/* 128 param entries */

#define PARM_OFFSET(param_no)	(EDMA_PARM + ((param_no) << 5))

98 99 100
#define EDMA_DCHMAP	0x0100  /* 64 registers */
#define CHMAP_EXIST	BIT(24)

K
Kevin Hilman 已提交
101 102 103 104 105
#define EDMA_MAX_DMACH           64
#define EDMA_MAX_PARAMENTRY     512

/*****************************************************************************/

106
static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
K
Kevin Hilman 已提交
107

108
static inline unsigned int edma_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
109
{
110
	return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
111 112
}

113
static inline void edma_write(unsigned ctlr, int offset, int val)
K
Kevin Hilman 已提交
114
{
115
	__raw_writel(val, edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
116
}
117 118
static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
		unsigned or)
K
Kevin Hilman 已提交
119
{
120
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
121 122
	val &= and;
	val |= or;
123
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
124
}
125
static inline void edma_and(unsigned ctlr, int offset, unsigned and)
K
Kevin Hilman 已提交
126
{
127
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
128
	val &= and;
129
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
130
}
131
static inline void edma_or(unsigned ctlr, int offset, unsigned or)
K
Kevin Hilman 已提交
132
{
133
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
134
	val |= or;
135
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
136
}
137
static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
K
Kevin Hilman 已提交
138
{
139
	return edma_read(ctlr, offset + (i << 2));
K
Kevin Hilman 已提交
140
}
141 142
static inline void edma_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
143
{
144
	edma_write(ctlr, offset + (i << 2), val);
K
Kevin Hilman 已提交
145
}
146
static inline void edma_modify_array(unsigned ctlr, int offset, int i,
K
Kevin Hilman 已提交
147 148
		unsigned and, unsigned or)
{
149
	edma_modify(ctlr, offset + (i << 2), and, or);
K
Kevin Hilman 已提交
150
}
151
static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
K
Kevin Hilman 已提交
152
{
153
	edma_or(ctlr, offset + (i << 2), or);
K
Kevin Hilman 已提交
154
}
155 156
static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
		unsigned or)
K
Kevin Hilman 已提交
157
{
158
	edma_or(ctlr, offset + ((i*2 + j) << 2), or);
K
Kevin Hilman 已提交
159
}
160 161
static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
		unsigned val)
K
Kevin Hilman 已提交
162
{
163
	edma_write(ctlr, offset + ((i*2 + j) << 2), val);
K
Kevin Hilman 已提交
164
}
165
static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
166
{
167
	return edma_read(ctlr, EDMA_SHADOW0 + offset);
K
Kevin Hilman 已提交
168
}
169 170
static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
		int i)
K
Kevin Hilman 已提交
171
{
172
	return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
K
Kevin Hilman 已提交
173
}
174
static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
K
Kevin Hilman 已提交
175
{
176
	edma_write(ctlr, EDMA_SHADOW0 + offset, val);
K
Kevin Hilman 已提交
177
}
178 179
static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
180
{
181
	edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
K
Kevin Hilman 已提交
182
}
183 184
static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
		int param_no)
K
Kevin Hilman 已提交
185
{
186
	return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
K
Kevin Hilman 已提交
187
}
188 189
static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
		unsigned val)
K
Kevin Hilman 已提交
190
{
191
	edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
K
Kevin Hilman 已提交
192
}
193
static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
K
Kevin Hilman 已提交
194 195
		unsigned and, unsigned or)
{
196
	edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
K
Kevin Hilman 已提交
197
}
198 199
static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
		unsigned and)
K
Kevin Hilman 已提交
200
{
201
	edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
K
Kevin Hilman 已提交
202
}
203 204
static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
		unsigned or)
K
Kevin Hilman 已提交
205
{
206
	edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
K
Kevin Hilman 已提交
207 208
}

209 210 211 212 213 214 215 216 217 218 219 220
static inline void set_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		set_bit(offset + (len - 1), p);
}

static inline void clear_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		clear_bit(offset + (len - 1), p);
}

K
Kevin Hilman 已提交
221 222 223
/*****************************************************************************/

/* actual number of DMA channels and slots on this silicon */
224 225 226 227 228 229 230
struct edma {
	/* how many dma resources of each type */
	unsigned	num_channels;
	unsigned	num_region;
	unsigned	num_slots;
	unsigned	num_tc;
	unsigned	num_cc;
231
	enum dma_event_q 	default_queue;
232 233 234 235 236 237 238 239

	/* list of channels with no even trigger; terminated by "-1" */
	const s8	*noevent;

	/* The edma_inuse bit for each PaRAM slot is clear unless the
	 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
	 */
	DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
K
Kevin Hilman 已提交
240

241 242 243
	/* The edma_unused bit for each channel is clear unless
	 * it is not being used on this platform. It uses a bit
	 * of SOC-specific initialization code.
244
	 */
245
	DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
K
Kevin Hilman 已提交
246

247 248
	unsigned	irq_res_start;
	unsigned	irq_res_end;
K
Kevin Hilman 已提交
249

250 251 252 253 254 255 256
	struct dma_interrupt_data {
		void (*callback)(unsigned channel, unsigned short ch_status,
				void *data);
		void *data;
	} intr_data[EDMA_MAX_DMACH];
};

257
static struct edma *edma_cc[EDMA_MAX_CC];
258
static int arch_num_cc;
K
Kevin Hilman 已提交
259 260 261 262 263 264 265 266 267

/* dummy param set used to (re)initialize parameter RAM slots */
static const struct edmacc_param dummy_paramset = {
	.link_bcntrld = 0xffff,
	.ccnt = 1,
};

/*****************************************************************************/

268 269
static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
		enum dma_event_q queue_no)
K
Kevin Hilman 已提交
270 271 272 273 274
{
	int bit = (ch_no & 0x7) * 4;

	/* default to low priority queue */
	if (queue_no == EVENTQ_DEFAULT)
275
		queue_no = edma_cc[ctlr]->default_queue;
K
Kevin Hilman 已提交
276 277

	queue_no &= 7;
278
	edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
K
Kevin Hilman 已提交
279 280 281
			~(0x7 << bit), queue_no << bit);
}

282
static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
K
Kevin Hilman 已提交
283 284
{
	int bit = queue_no * 4;
285
	edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
K
Kevin Hilman 已提交
286 287
}

288 289
static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
		int priority)
K
Kevin Hilman 已提交
290 291
{
	int bit = queue_no * 4;
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
	edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
			((priority & 0x7) << bit));
}

/**
 * map_dmach_param - Maps channel number to param entry number
 *
 * This maps the dma channel number to param entry numberter. In
 * other words using the DMA channel mapping registers a param entry
 * can be mapped to any channel
 *
 * Callers are responsible for ensuring the channel mapping logic is
 * included in that particular EDMA variant (Eg : dm646x)
 *
 */
static void __init map_dmach_param(unsigned ctlr)
{
	int i;
	for (i = 0; i < EDMA_MAX_DMACH; i++)
		edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
K
Kevin Hilman 已提交
312 313 314 315 316 317 318
}

static inline void
setup_dma_interrupt(unsigned lch,
	void (*callback)(unsigned channel, u16 ch_status, void *data),
	void *data)
{
319 320 321 322 323
	unsigned ctlr;

	ctlr = EDMA_CTLR(lch);
	lch = EDMA_CHAN_SLOT(lch);

324
	if (!callback)
325
		edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
326
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
327

328 329
	edma_cc[ctlr]->intr_data[lch].callback = callback;
	edma_cc[ctlr]->intr_data[lch].data = data;
K
Kevin Hilman 已提交
330 331

	if (callback) {
332
		edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
333
				BIT(lch & 0x1f));
334
		edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
335
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
336 337 338
	}
}

339 340
static int irq2ctlr(int irq)
{
341
	if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
342
		return 0;
343 344
	else if (irq >= edma_cc[1]->irq_res_start &&
		irq <= edma_cc[1]->irq_res_end)
345 346 347 348 349
		return 1;

	return -1;
}

K
Kevin Hilman 已提交
350 351 352 353 354 355 356
/******************************************************************************
 *
 * DMA interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_irq_handler(int irq, void *data)
{
357
	int ctlr;
358 359 360
	u32 sh_ier;
	u32 sh_ipr;
	u32 bank;
K
Kevin Hilman 已提交
361

362
	ctlr = irq2ctlr(irq);
363 364
	if (ctlr < 0)
		return IRQ_NONE;
365

K
Kevin Hilman 已提交
366 367
	dev_dbg(data, "dma_irq_handler\n");

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
	sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 0);
	if (!sh_ipr) {
		sh_ipr = edma_shadow0_read_array(ctlr, SH_IPR, 1);
		if (!sh_ipr)
			return IRQ_NONE;
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 1);
		bank = 1;
	} else {
		sh_ier = edma_shadow0_read_array(ctlr, SH_IER, 0);
		bank = 0;
	}

	do {
		u32 slot;
		u32 channel;
K
Kevin Hilman 已提交
383

384 385 386 387 388 389 390 391 392 393 394 395 396 397
		dev_dbg(data, "IPR%d %08x\n", bank, sh_ipr);

		slot = __ffs(sh_ipr);
		sh_ipr &= ~(BIT(slot));

		if (sh_ier & BIT(slot)) {
			channel = (bank << 5) | slot;
			/* Clear the corresponding IPR bits */
			edma_shadow0_write_array(ctlr, SH_ICR, bank,
					BIT(slot));
			if (edma_cc[ctlr]->intr_data[channel].callback)
				edma_cc[ctlr]->intr_data[channel].callback(
					channel, DMA_COMPLETE,
					edma_cc[ctlr]->intr_data[channel].data);
K
Kevin Hilman 已提交
398
		}
399 400
	} while (sh_ipr);

401
	edma_shadow0_write(ctlr, SH_IEVAL, 1);
K
Kevin Hilman 已提交
402 403 404 405 406 407 408 409 410 411 412
	return IRQ_HANDLED;
}

/******************************************************************************
 *
 * DMA error interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_ccerr_handler(int irq, void *data)
{
	int i;
413
	int ctlr;
K
Kevin Hilman 已提交
414 415
	unsigned int cnt = 0;

416
	ctlr = irq2ctlr(irq);
417 418
	if (ctlr < 0)
		return IRQ_NONE;
419

K
Kevin Hilman 已提交
420 421
	dev_dbg(data, "dma_ccerr_handler\n");

422 423 424 425
	if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
	    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
	    (edma_read(ctlr, EDMA_QEMR) == 0) &&
	    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
426 427 428 429
		return IRQ_NONE;

	while (1) {
		int j = -1;
430
		if (edma_read_array(ctlr, EDMA_EMR, 0))
K
Kevin Hilman 已提交
431
			j = 0;
432
		else if (edma_read_array(ctlr, EDMA_EMR, 1))
K
Kevin Hilman 已提交
433 434 435
			j = 1;
		if (j >= 0) {
			dev_dbg(data, "EMR%d %08x\n", j,
436
					edma_read_array(ctlr, EDMA_EMR, j));
K
Kevin Hilman 已提交
437 438
			for (i = 0; i < 32; i++) {
				int k = (j << 5) + i;
439
				if (edma_read_array(ctlr, EDMA_EMR, j) &
440
							BIT(i)) {
K
Kevin Hilman 已提交
441
					/* Clear the corresponding EMR bits */
442
					edma_write_array(ctlr, EDMA_EMCR, j,
443
							BIT(i));
K
Kevin Hilman 已提交
444
					/* Clear any SER */
445
					edma_shadow0_write_array(ctlr, SH_SECR,
446
								j, BIT(i));
447
					if (edma_cc[ctlr]->intr_data[k].
448
								callback) {
449
						edma_cc[ctlr]->intr_data[k].
450 451
						callback(k,
						DMA_CC_ERROR,
452
						edma_cc[ctlr]->intr_data
453
						[k].data);
K
Kevin Hilman 已提交
454 455 456
					}
				}
			}
457
		} else if (edma_read(ctlr, EDMA_QEMR)) {
K
Kevin Hilman 已提交
458
			dev_dbg(data, "QEMR %02x\n",
459
				edma_read(ctlr, EDMA_QEMR));
K
Kevin Hilman 已提交
460
			for (i = 0; i < 8; i++) {
461
				if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
K
Kevin Hilman 已提交
462
					/* Clear the corresponding IPR bits */
463
					edma_write(ctlr, EDMA_QEMCR, BIT(i));
464
					edma_shadow0_write(ctlr, SH_QSECR,
465
								BIT(i));
K
Kevin Hilman 已提交
466 467 468 469

					/* NOTE:  not reported!! */
				}
			}
470
		} else if (edma_read(ctlr, EDMA_CCERR)) {
K
Kevin Hilman 已提交
471
			dev_dbg(data, "CCERR %08x\n",
472
				edma_read(ctlr, EDMA_CCERR));
K
Kevin Hilman 已提交
473 474 475 476
			/* FIXME:  CCERR.BIT(16) ignored!  much better
			 * to just write CCERRCLR with CCERR value...
			 */
			for (i = 0; i < 8; i++) {
477
				if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
K
Kevin Hilman 已提交
478
					/* Clear the corresponding IPR bits */
479
					edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
K
Kevin Hilman 已提交
480 481 482 483 484

					/* NOTE:  not reported!! */
				}
			}
		}
485 486 487 488
		if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
		    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
		    (edma_read(ctlr, EDMA_QEMR) == 0) &&
		    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
489 490 491 492 493
			break;
		cnt++;
		if (cnt > 10)
			break;
	}
494
	edma_write(ctlr, EDMA_EEVAL, 1);
K
Kevin Hilman 已提交
495 496 497
	return IRQ_HANDLED;
}

498 499 500
static int reserve_contiguous_slots(int ctlr, unsigned int id,
				     unsigned int num_slots,
				     unsigned int start_slot)
501 502
{
	int i, j;
503 504
	unsigned int count = num_slots;
	int stop_slot = start_slot;
505
	DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
506

507
	for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
508
		j = EDMA_CHAN_SLOT(i);
509
		if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
510
			/* Record our current beginning slot */
511 512
			if (count == num_slots)
				stop_slot = i;
513

514
			count--;
515 516
			set_bit(j, tmp_inuse);

517 518
			if (count == 0)
				break;
519 520 521 522
		} else {
			clear_bit(j, tmp_inuse);

			if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
523
				stop_slot = i;
524
				break;
525
			} else {
526
				count = num_slots;
527
			}
528
		}
529 530 531 532
	}

	/*
	 * We have to clear any bits that we set
533 534 535
	 * if we run out parameter RAM slots, i.e we do find a set
	 * of contiguous parameter RAM slots but do not find the exact number
	 * requested as we may reach the total number of parameter RAM slots
536
	 */
537
	if (i == edma_cc[ctlr]->num_slots)
538
		stop_slot = i;
539

540 541 542
	j = start_slot;
	for_each_set_bit_from(j, tmp_inuse, stop_slot)
		clear_bit(j, edma_cc[ctlr]->edma_inuse);
543

544
	if (count)
545 546
		return -EBUSY;

547
	for (j = i - num_slots + 1; j <= i; ++j)
548 549 550
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
			&dummy_paramset, PARM_SIZE);

551
	return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
552 553
}

554 555 556 557 558 559 560 561 562 563
static int prepare_unused_channel_list(struct device *dev, void *data)
{
	struct platform_device *pdev = to_platform_device(dev);
	int i, ctlr;

	for (i = 0; i < pdev->num_resources; i++) {
		if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
				(int)pdev->resource[i].start >= 0) {
			ctlr = EDMA_CTLR(pdev->resource[i].start);
			clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
564
					edma_cc[ctlr]->edma_unused);
565 566 567 568 569 570
		}
	}

	return 0;
}

K
Kevin Hilman 已提交
571 572
/*-----------------------------------------------------------------------*/

573 574
static bool unused_chan_list_done;

K
Kevin Hilman 已提交
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
/* Resource alloc/free:  dma channels, parameter RAM slots */

/**
 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
 * @channel: specific channel to allocate; negative for "any unmapped channel"
 * @callback: optional; to be issued on DMA completion or errors
 * @data: passed to callback
 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
 *	Controller (TC) executes requests using this channel.  Use
 *	EVENTQ_DEFAULT unless you really need a high priority queue.
 *
 * This allocates a DMA channel and its associated parameter RAM slot.
 * The parameter RAM is initialized to hold a dummy transfer.
 *
 * Normal use is to pass a specific channel number as @channel, to make
 * use of hardware events mapped to that channel.  When the channel will
 * be used only for software triggering or event chaining, channels not
 * mapped to hardware events (or mapped to unused events) are preferable.
 *
 * DMA transfers start from a channel using edma_start(), or by
 * chaining.  When the transfer described in that channel's parameter RAM
 * slot completes, that slot's data may be reloaded through a link.
 *
 * DMA errors are only reported to the @callback associated with the
 * channel driving that transfer, but transfer completion callbacks can
 * be sent to another channel under control of the TCC field in
 * the option word of the transfer's parameter RAM set.  Drivers must not
 * use DMA transfer completion callbacks for channels they did not allocate.
 * (The same applies to TCC codes used in transfer chaining.)
 *
 * Returns the number of the channel, else negative errno.
 */
int edma_alloc_channel(int channel,
		void (*callback)(unsigned channel, u16 ch_status, void *data),
		void *data,
		enum dma_event_q eventq_no)
{
612
	unsigned i, done = 0, ctlr = 0;
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
	int ret = 0;

	if (!unused_chan_list_done) {
		/*
		 * Scan all the platform devices to find out the EDMA channels
		 * used and clear them in the unused list, making the rest
		 * available for ARM usage.
		 */
		ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
				prepare_unused_channel_list);
		if (ret < 0)
			return ret;

		unused_chan_list_done = true;
	}
628 629 630 631 632 633

	if (channel >= 0) {
		ctlr = EDMA_CTLR(channel);
		channel = EDMA_CHAN_SLOT(channel);
	}

K
Kevin Hilman 已提交
634
	if (channel < 0) {
635
		for (i = 0; i < arch_num_cc; i++) {
636 637
			channel = 0;
			for (;;) {
638 639
				channel = find_next_bit(edma_cc[i]->edma_unused,
						edma_cc[i]->num_channels,
640
						channel);
641
				if (channel == edma_cc[i]->num_channels)
642
					break;
643
				if (!test_and_set_bit(channel,
644
						edma_cc[i]->edma_inuse)) {
645 646 647 648 649 650 651
					done = 1;
					ctlr = i;
					break;
				}
				channel++;
			}
			if (done)
K
Kevin Hilman 已提交
652 653
				break;
		}
654 655
		if (!done)
			return -ENOMEM;
656
	} else if (channel >= edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
657
		return -EINVAL;
658
	} else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
659 660 661 662
		return -EBUSY;
	}

	/* ensure access through shadow region 0 */
663
	edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
K
Kevin Hilman 已提交
664 665

	/* ensure no events are pending */
666 667
	edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
668 669 670
			&dummy_paramset, PARM_SIZE);

	if (callback)
671 672
		setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
					callback, data);
K
Kevin Hilman 已提交
673

674
	map_dmach_queue(ctlr, channel, eventq_no);
K
Kevin Hilman 已提交
675

676
	return EDMA_CTLR_CHAN(ctlr, channel);
K
Kevin Hilman 已提交
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
}
EXPORT_SYMBOL(edma_alloc_channel);


/**
 * edma_free_channel - deallocate DMA channel
 * @channel: dma channel returned from edma_alloc_channel()
 *
 * This deallocates the DMA channel and associated parameter RAM slot
 * allocated by edma_alloc_channel().
 *
 * Callers are responsible for ensuring the channel is inactive, and
 * will not be reactivated by linking, chaining, or software calls to
 * edma_start().
 */
void edma_free_channel(unsigned channel)
{
694 695 696 697 698
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

699
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
700 701 702 703 704
		return;

	setup_dma_interrupt(channel, NULL, NULL);
	/* REVISIT should probably take out of shadow region 0 */

705
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
706
			&dummy_paramset, PARM_SIZE);
707
	clear_bit(channel, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
}
EXPORT_SYMBOL(edma_free_channel);

/**
 * edma_alloc_slot - allocate DMA parameter RAM
 * @slot: specific slot to allocate; negative for "any unused slot"
 *
 * This allocates a parameter RAM slot, initializing it to hold a
 * dummy transfer.  Slots allocated using this routine have not been
 * mapped to a hardware DMA channel, and will normally be used by
 * linking to them from a slot associated with a DMA channel.
 *
 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
 * slots may be allocated on behalf of DSP firmware.
 *
 * Returns the number of the slot, else negative errno.
 */
725
int edma_alloc_slot(unsigned ctlr, int slot)
K
Kevin Hilman 已提交
726
{
727 728 729
	if (!edma_cc[ctlr])
		return -EINVAL;

730 731 732
	if (slot >= 0)
		slot = EDMA_CHAN_SLOT(slot);

K
Kevin Hilman 已提交
733
	if (slot < 0) {
734
		slot = edma_cc[ctlr]->num_channels;
K
Kevin Hilman 已提交
735
		for (;;) {
736 737 738
			slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
					edma_cc[ctlr]->num_slots, slot);
			if (slot == edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
739
				return -ENOMEM;
740
			if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
K
Kevin Hilman 已提交
741 742
				break;
		}
743 744
	} else if (slot < edma_cc[ctlr]->num_channels ||
			slot >= edma_cc[ctlr]->num_slots) {
K
Kevin Hilman 已提交
745
		return -EINVAL;
746
	} else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
747 748 749
		return -EBUSY;
	}

750
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
751 752
			&dummy_paramset, PARM_SIZE);

753
	return EDMA_CTLR_CHAN(ctlr, slot);
K
Kevin Hilman 已提交
754 755 756 757 758 759 760 761 762 763 764 765 766
}
EXPORT_SYMBOL(edma_alloc_slot);

/**
 * edma_free_slot - deallocate DMA parameter RAM
 * @slot: parameter RAM slot returned from edma_alloc_slot()
 *
 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
 * Callers are responsible for ensuring the slot is inactive, and will
 * not be activated.
 */
void edma_free_slot(unsigned slot)
{
767 768 769 770 771
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

772 773
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
774 775
		return;

776
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
777
			&dummy_paramset, PARM_SIZE);
778
	clear_bit(slot, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
779 780 781
}
EXPORT_SYMBOL(edma_free_slot);

782 783 784 785

/**
 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
 * The API will return the starting point of a set of
786
 * contiguous parameter RAM slots that have been requested
787 788 789
 *
 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
790 791
 * @count: number of contiguous Paramter RAM slots
 * @slot  - the start value of Parameter RAM slot that should be passed if id
792 793 794
 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
 *
 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
795 796
 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
797 798
 *
 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
799
 * set of contiguous parameter RAM slots from the "slot" that is passed as an
800 801 802
 * argument to the API.
 *
 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
803
 * starts looking for a set of contiguous parameter RAMs from the "slot"
804
 * that is passed as an argument to the API. On failure the API will try to
805 806
 * find a set of contiguous Parameter RAM slots from the remaining Parameter
 * RAM slots
807 808 809 810 811 812 813 814
 */
int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
{
	/*
	 * The start slot requested should be greater than
	 * the number of channels and lesser than the total number
	 * of slots
	 */
815
	if ((id != EDMA_CONT_PARAMS_ANY) &&
816 817
		(slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots))
818 819 820
		return -EINVAL;

	/*
821
	 * The number of parameter RAM slots requested cannot be less than 1
822 823 824 825
	 * and cannot be more than the number of slots minus the number of
	 * channels
	 */
	if (count < 1 || count >
826
		(edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
827 828 829 830
		return -EINVAL;

	switch (id) {
	case EDMA_CONT_PARAMS_ANY:
831
		return reserve_contiguous_slots(ctlr, id, count,
832
						 edma_cc[ctlr]->num_channels);
833 834
	case EDMA_CONT_PARAMS_FIXED_EXACT:
	case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
835
		return reserve_contiguous_slots(ctlr, id, count, slot);
836 837 838 839 840 841 842 843
	default:
		return -EINVAL;
	}

}
EXPORT_SYMBOL(edma_alloc_cont_slots);

/**
844 845 846
 * edma_free_cont_slots - deallocate DMA parameter RAM slots
 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
 * @count: the number of contiguous parameter RAM slots to be freed
847 848 849 850
 *
 * This deallocates the parameter RAM slots allocated by
 * edma_alloc_cont_slots.
 * Callers/applications need to keep track of sets of contiguous
851
 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
852 853 854 855 856 857
 * API.
 * Callers are responsible for ensuring the slots are inactive, and will
 * not be activated.
 */
int edma_free_cont_slots(unsigned slot, int count)
{
858
	unsigned ctlr, slot_to_free;
859 860 861 862 863
	int i;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

864 865
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots ||
866 867 868 869 870
		count < 1)
		return -EINVAL;

	for (i = slot; i < slot + count; ++i) {
		ctlr = EDMA_CTLR(i);
871
		slot_to_free = EDMA_CHAN_SLOT(i);
872

873
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
874
			&dummy_paramset, PARM_SIZE);
875
		clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
876 877 878 879 880 881
	}

	return 0;
}
EXPORT_SYMBOL(edma_free_cont_slots);

K
Kevin Hilman 已提交
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (i) -- read/write partial slots */

/**
 * edma_set_src - set initial DMA source address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @src_port: physical address of source (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the source address is modified during the DMA transfer
 * according to edma_set_src_index().
 */
void edma_set_src(unsigned slot, dma_addr_t src_port,
				enum address_mode mode, enum fifo_width width)
{
900 901 902 903 904
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

905
	if (slot < edma_cc[ctlr]->num_slots) {
906
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
907 908 909 910 911 912 913 914

		if (mode) {
			/* set SAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
		} else {
			/* clear SAM */
			i &= ~SAM;
		}
915
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
916 917 918

		/* set the source port address
		   in source register of param structure */
919
		edma_parm_write(ctlr, PARM_SRC, slot, src_port);
K
Kevin Hilman 已提交
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
	}
}
EXPORT_SYMBOL(edma_set_src);

/**
 * edma_set_dest - set initial DMA destination address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @dest_port: physical address of destination (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the destination address is modified during the DMA transfer
 * according to edma_set_dest_index().
 */
void edma_set_dest(unsigned slot, dma_addr_t dest_port,
				 enum address_mode mode, enum fifo_width width)
{
938 939 940 941 942
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

943
	if (slot < edma_cc[ctlr]->num_slots) {
944
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
945 946 947 948 949 950 951 952

		if (mode) {
			/* set DAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
		} else {
			/* clear DAM */
			i &= ~DAM;
		}
953
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
954 955
		/* set the destination port address
		   in dest register of param structure */
956
		edma_parm_write(ctlr, PARM_DST, slot, dest_port);
K
Kevin Hilman 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
	}
}
EXPORT_SYMBOL(edma_set_dest);

/**
 * edma_get_position - returns the current transfer points
 * @slot: parameter RAM slot being examined
 * @src: pointer to source port position
 * @dst: pointer to destination port position
 *
 * Returns current source and destination addresses for a particular
 * parameter RAM slot.  Its channel should not be active when this is called.
 */
void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
{
	struct edmacc_param temp;
973 974 975 976
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);
K
Kevin Hilman 已提交
977

978
	edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
K
Kevin Hilman 已提交
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
	if (src != NULL)
		*src = temp.src;
	if (dst != NULL)
		*dst = temp.dst;
}
EXPORT_SYMBOL(edma_get_position);

/**
 * edma_set_src_index - configure DMA source address indexing
 * @slot: parameter RAM slot being configured
 * @src_bidx: byte offset between source arrays in a frame
 * @src_cidx: byte offset between source frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
{
998 999 1000 1001 1002
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1003
	if (slot < edma_cc[ctlr]->num_slots) {
1004
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1005
				0xffff0000, src_bidx);
1006
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
				0xffff0000, src_cidx);
	}
}
EXPORT_SYMBOL(edma_set_src_index);

/**
 * edma_set_dest_index - configure DMA destination address indexing
 * @slot: parameter RAM slot being configured
 * @dest_bidx: byte offset between destination arrays in a frame
 * @dest_cidx: byte offset between destination frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
{
1024 1025 1026 1027 1028
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1029
	if (slot < edma_cc[ctlr]->num_slots) {
1030
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1031
				0x0000ffff, dest_bidx << 16);
1032
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
				0x0000ffff, dest_cidx << 16);
	}
}
EXPORT_SYMBOL(edma_set_dest_index);

/**
 * edma_set_transfer_params - configure DMA transfer parameters
 * @slot: parameter RAM slot being configured
 * @acnt: how many bytes per array (at least one)
 * @bcnt: how many arrays per frame (at least one)
 * @ccnt: how many frames per block (at least one)
 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
 *	the value to reload into bcnt when it decrements to zero
 * @sync_mode: ASYNC or ABSYNC
 *
 * See the EDMA3 documentation to understand how to configure and link
 * transfers using the fields in PaRAM slots.  If you are not doing it
 * all at once with edma_write_slot(), you will use this routine
 * plus two calls each for source and destination, setting the initial
 * address and saying how to index that address.
 *
 * An example of an A-Synchronized transfer is a serial link using a
 * single word shift register.  In that case, @acnt would be equal to
 * that word size; the serial controller issues a DMA synchronization
 * event to transfer each word, and memory access by the DMA transfer
 * controller will be word-at-a-time.
 *
 * An example of an AB-Synchronized transfer is a device using a FIFO.
 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
 * The controller with the FIFO issues DMA synchronization events when
 * the FIFO threshold is reached, and the DMA transfer controller will
 * transfer one frame to (or from) the FIFO.  It will probably use
 * efficient burst modes to access memory.
 */
void edma_set_transfer_params(unsigned slot,
		u16 acnt, u16 bcnt, u16 ccnt,
		u16 bcnt_rld, enum sync_dimension sync_mode)
{
1071 1072 1073 1074 1075
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1076
	if (slot < edma_cc[ctlr]->num_slots) {
1077
		edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
K
Kevin Hilman 已提交
1078 1079
				0x0000ffff, bcnt_rld << 16);
		if (sync_mode == ASYNC)
1080
			edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
K
Kevin Hilman 已提交
1081
		else
1082
			edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
K
Kevin Hilman 已提交
1083
		/* Set the acount, bcount, ccount registers */
1084 1085
		edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
		edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
K
Kevin Hilman 已提交
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	}
}
EXPORT_SYMBOL(edma_set_transfer_params);

/**
 * edma_link - link one parameter RAM slot to another
 * @from: parameter RAM slot originating the link
 * @to: parameter RAM slot which is the link target
 *
 * The originating slot should not be part of any active DMA transfer.
 */
void edma_link(unsigned from, unsigned to)
{
1099 1100 1101 1102 1103 1104 1105
	unsigned ctlr_from, ctlr_to;

	ctlr_from = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);
	ctlr_to = EDMA_CTLR(to);
	to = EDMA_CHAN_SLOT(to);

1106
	if (from >= edma_cc[ctlr_from]->num_slots)
K
Kevin Hilman 已提交
1107
		return;
1108
	if (to >= edma_cc[ctlr_to]->num_slots)
K
Kevin Hilman 已提交
1109
		return;
1110 1111
	edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
				PARM_OFFSET(to));
K
Kevin Hilman 已提交
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
}
EXPORT_SYMBOL(edma_link);

/**
 * edma_unlink - cut link from one parameter RAM slot
 * @from: parameter RAM slot originating the link
 *
 * The originating slot should not be part of any active DMA transfer.
 * Its link is set to 0xffff.
 */
void edma_unlink(unsigned from)
{
1124 1125 1126 1127 1128
	unsigned ctlr;

	ctlr = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);

1129
	if (from >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1130
		return;
1131
	edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
K
Kevin Hilman 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
}
EXPORT_SYMBOL(edma_unlink);

/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (ii) -- read/write whole parameter sets */

/**
 * edma_write_slot - write parameter RAM data for slot
 * @slot: number of parameter RAM slot being modified
 * @param: data to be written into parameter RAM slot
 *
 * Use this to assign all parameters of a transfer at once.  This
 * allows more efficient setup of transfers than issuing multiple
 * calls to set up those parameters in small pieces, and provides
 * complete control over all transfer options.
 */
void edma_write_slot(unsigned slot, const struct edmacc_param *param)
{
1151 1152 1153 1154 1155
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1156
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1157
		return;
1158 1159
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
			PARM_SIZE);
K
Kevin Hilman 已提交
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
}
EXPORT_SYMBOL(edma_write_slot);

/**
 * edma_read_slot - read parameter RAM data from slot
 * @slot: number of parameter RAM slot being copied
 * @param: where to store copy of parameter RAM data
 *
 * Use this to read data from a parameter RAM slot, perhaps to
 * save them as a template for later reuse.
 */
void edma_read_slot(unsigned slot, struct edmacc_param *param)
{
1173 1174 1175 1176 1177
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1178
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1179
		return;
1180 1181
	memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
			PARM_SIZE);
K
Kevin Hilman 已提交
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
}
EXPORT_SYMBOL(edma_read_slot);

/*-----------------------------------------------------------------------*/

/* Various EDMA channel control operations */

/**
 * edma_pause - pause dma on a channel
 * @channel: on which edma_start() has been called
 *
 * This temporarily disables EDMA hardware events on the specified channel,
 * preventing them from triggering new transfers on its behalf
 */
void edma_pause(unsigned channel)
{
1198 1199 1200 1201 1202
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1203
	if (channel < edma_cc[ctlr]->num_channels) {
1204
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1205

1206
		edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
K
Kevin Hilman 已提交
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	}
}
EXPORT_SYMBOL(edma_pause);

/**
 * edma_resume - resumes dma on a paused channel
 * @channel: on which edma_pause() has been called
 *
 * This re-enables EDMA hardware events on the specified channel.
 */
void edma_resume(unsigned channel)
{
1219 1220 1221 1222 1223
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1224
	if (channel < edma_cc[ctlr]->num_channels) {
1225
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1226

1227
		edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
K
Kevin Hilman 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	}
}
EXPORT_SYMBOL(edma_resume);

/**
 * edma_start - start dma on a channel
 * @channel: channel being activated
 *
 * Channels with event associations will be triggered by their hardware
 * events, and channels without such associations will be triggered by
 * software.  (At this writing there is no interface for using software
 * triggers except with channels that don't support hardware triggers.)
 *
 * Returns zero on success, else negative errno.
 */
int edma_start(unsigned channel)
{
1245 1246 1247 1248 1249
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1250
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1251
		int j = channel >> 5;
1252
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1253 1254

		/* EDMA channels without event association */
1255
		if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
K
Kevin Hilman 已提交
1256
			pr_debug("EDMA: ESR%d %08x\n", j,
1257 1258
				edma_shadow0_read_array(ctlr, SH_ESR, j));
			edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
K
Kevin Hilman 已提交
1259 1260 1261 1262 1263
			return 0;
		}

		/* EDMA channel with event association */
		pr_debug("EDMA: ER%d %08x\n", j,
1264
			edma_shadow0_read_array(ctlr, SH_ER, j));
1265 1266
		/* Clear any pending event or error */
		edma_write_array(ctlr, EDMA_ECR, j, mask);
1267
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1268
		/* Clear any SER */
1269 1270
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
K
Kevin Hilman 已提交
1271
		pr_debug("EDMA: EER%d %08x\n", j,
1272
			edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		return 0;
	}

	return -EINVAL;
}
EXPORT_SYMBOL(edma_start);

/**
 * edma_stop - stops dma on the channel passed
 * @channel: channel being deactivated
 *
 * When @lch is a channel, any active transfer is paused and
 * all pending hardware events are cleared.  The current transfer
 * may not be resumed, and the channel's Parameter RAM should be
 * reinitialized before being reused.
 */
void edma_stop(unsigned channel)
{
1291 1292 1293 1294 1295
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1296
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1297
		int j = channel >> 5;
1298
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1299

1300 1301 1302 1303
		edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1304 1305

		pr_debug("EDMA: EER%d %08x\n", j,
1306
				edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329

		/* REVISIT:  consider guarding against inappropriate event
		 * chaining by overwriting with dummy_paramset.
		 */
	}
}
EXPORT_SYMBOL(edma_stop);

/******************************************************************************
 *
 * It cleans ParamEntry qand bring back EDMA to initial state if media has
 * been removed before EDMA has finished.It is usedful for removable media.
 * Arguments:
 *      ch_no     - channel no
 *
 * Return: zero on success, or corresponding error no on failure
 *
 * FIXME this should not be needed ... edma_stop() should suffice.
 *
 *****************************************************************************/

void edma_clean_channel(unsigned channel)
{
1330 1331 1332 1333 1334
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1335
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1336
		int j = (channel >> 5);
1337
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1338 1339

		pr_debug("EDMA: EMR%d %08x\n", j,
1340 1341
				edma_read_array(ctlr, EDMA_EMR, j));
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
K
Kevin Hilman 已提交
1342
		/* Clear the corresponding EMR bits */
1343
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1344
		/* Clear any SER */
1345
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1346
		edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
K
Kevin Hilman 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	}
}
EXPORT_SYMBOL(edma_clean_channel);

/*
 * edma_clear_event - clear an outstanding event on the DMA channel
 * Arguments:
 *	channel - channel number
 */
void edma_clear_event(unsigned channel)
{
1358 1359 1360 1361 1362
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1363
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
1364 1365
		return;
	if (channel < 32)
1366
		edma_write(ctlr, EDMA_ECR, BIT(channel));
K
Kevin Hilman 已提交
1367
	else
1368
		edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
K
Kevin Hilman 已提交
1369 1370 1371 1372 1373 1374 1375
}
EXPORT_SYMBOL(edma_clear_event);

/*-----------------------------------------------------------------------*/

static int __init edma_probe(struct platform_device *pdev)
{
1376
	struct edma_soc_info	**info = pdev->dev.platform_data;
1377 1378
	const s8		(*queue_priority_mapping)[2];
	const s8		(*queue_tc_mapping)[2];
1379
	int			i, j, off, ln, found = 0;
1380
	int			status = -1;
1381 1382
	const s16		(*rsv_chans)[2];
	const s16		(*rsv_slots)[2];
1383 1384 1385 1386 1387
	int			irq[EDMA_MAX_CC] = {0, 0};
	int			err_irq[EDMA_MAX_CC] = {0, 0};
	struct resource		*r[EDMA_MAX_CC] = {NULL};
	char			res_name[10];
	char			irq_name[10];
K
Kevin Hilman 已提交
1388 1389 1390 1391

	if (!info)
		return -ENODEV;

1392 1393 1394 1395
	for (j = 0; j < EDMA_MAX_CC; j++) {
		sprintf(res_name, "edma_cc%d", j);
		r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
						res_name);
1396
		if (!r[j] || !info[j]) {
1397 1398 1399 1400
			if (found)
				break;
			else
				return -ENODEV;
1401
		} else {
1402
			found = 1;
1403
		}
1404

1405 1406 1407
		edmacc_regs_base[j] = devm_ioremap_resource(&pdev->dev, r[j]);
		if (IS_ERR(edmacc_regs_base[j]))
			return PTR_ERR(edmacc_regs_base[j]);
1408

1409 1410 1411 1412
		edma_cc[j] = devm_kzalloc(&pdev->dev, sizeof(struct edma),
					  GFP_KERNEL);
		if (!edma_cc[j])
			return -ENOMEM;
1413

1414
		edma_cc[j]->num_channels = min_t(unsigned, info[j]->n_channel,
1415
							EDMA_MAX_DMACH);
1416
		edma_cc[j]->num_slots = min_t(unsigned, info[j]->n_slot,
1417
							EDMA_MAX_PARAMENTRY);
1418 1419
		edma_cc[j]->num_cc = min_t(unsigned, info[j]->n_cc,
							EDMA_MAX_CC);
1420

1421
		edma_cc[j]->default_queue = info[j]->default_queue;
1422

1423 1424 1425
		dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
			edmacc_regs_base[j]);

1426
		for (i = 0; i < edma_cc[j]->num_slots; i++)
1427 1428 1429
			memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
					&dummy_paramset, PARM_SIZE);

1430
		/* Mark all channels as unused */
1431 1432
		memset(edma_cc[j]->edma_unused, 0xff,
			sizeof(edma_cc[j]->edma_unused));
K
Kevin Hilman 已提交
1433

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
		if (info[j]->rsv) {

			/* Clear the reserved channels in unused list */
			rsv_chans = info[j]->rsv->rsv_chans;
			if (rsv_chans) {
				for (i = 0; rsv_chans[i][0] != -1; i++) {
					off = rsv_chans[i][0];
					ln = rsv_chans[i][1];
					clear_bits(off, ln,
						edma_cc[j]->edma_unused);
				}
			}

			/* Set the reserved slots in inuse list */
			rsv_slots = info[j]->rsv->rsv_slots;
			if (rsv_slots) {
				for (i = 0; rsv_slots[i][0] != -1; i++) {
					off = rsv_slots[i][0];
					ln = rsv_slots[i][1];
					set_bits(off, ln,
						edma_cc[j]->edma_inuse);
				}
			}
		}

1459 1460
		sprintf(irq_name, "edma%d", j);
		irq[j] = platform_get_irq_byname(pdev, irq_name);
1461
		edma_cc[j]->irq_res_start = irq[j];
1462 1463 1464
		status = devm_request_irq(&pdev->dev, irq[j],
					  dma_irq_handler, 0, "edma",
					  &pdev->dev);
1465
		if (status < 0) {
1466 1467
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1468
				irq[j], status);
1469
			return status;
1470
		}
K
Kevin Hilman 已提交
1471

1472 1473
		sprintf(irq_name, "edma%d_err", j);
		err_irq[j] = platform_get_irq_byname(pdev, irq_name);
1474
		edma_cc[j]->irq_res_end = err_irq[j];
1475 1476 1477
		status = devm_request_irq(&pdev->dev, err_irq[j],
					  dma_ccerr_handler, 0,
					  "edma_error", &pdev->dev);
1478
		if (status < 0) {
1479 1480
			dev_dbg(&pdev->dev,
				"devm_request_irq %d failed --> %d\n",
1481
				err_irq[j], status);
1482
			return status;
1483
		}
K
Kevin Hilman 已提交
1484

1485
		for (i = 0; i < edma_cc[j]->num_channels; i++)
1486
			map_dmach_queue(j, i, info[j]->default_queue);
K
Kevin Hilman 已提交
1487

1488 1489
		queue_tc_mapping = info[j]->queue_tc_mapping;
		queue_priority_mapping = info[j]->queue_priority_mapping;
K
Kevin Hilman 已提交
1490

1491 1492 1493 1494
		/* Event queue to TC mapping */
		for (i = 0; queue_tc_mapping[i][0] != -1; i++)
			map_queue_tc(j, queue_tc_mapping[i][0],
					queue_tc_mapping[i][1]);
K
Kevin Hilman 已提交
1495

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
		/* Event queue priority mapping */
		for (i = 0; queue_priority_mapping[i][0] != -1; i++)
			assign_priority_to_queue(j,
						queue_priority_mapping[i][0],
						queue_priority_mapping[i][1]);

		/* Map the channel to param entry if channel mapping logic
		 * exist
		 */
		if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
			map_dmach_param(j);
K
Kevin Hilman 已提交
1507

1508
		for (i = 0; i < info[j]->n_region; i++) {
1509 1510 1511 1512
			edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
			edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
			edma_write_array(j, EDMA_QRAE, i, 0x0);
		}
1513
		arch_num_cc++;
K
Kevin Hilman 已提交
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	}

	return 0;
}


static struct platform_driver edma_driver = {
	.driver.name	= "edma",
};

static int __init edma_init(void)
{
	return platform_driver_probe(&edma_driver, edma_probe);
}
arch_initcall(edma_init);