mpc8560ads.dts 7.7 KB
Newer Older
1 2 3
/*
 * MPC8560 ADS Device Tree Source
 *
4
 * Copyright 2006, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15

/ {
	model = "MPC8560ADS";
16
	compatible = "MPC8560ADS", "MPC85xxADS";
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28 29
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		ethernet2 = &enet2;
		ethernet3 = &enet3;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
	};

30 31 32 33 34 35
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8560@0 {
			device_type = "cpu";
36 37 38 39 40 41 42 43
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
			timebase-frequency = <82500000>;
			bus-frequency = <330000000>;
			clock-frequency = <825000000>;
44 45 46 47 48
		};
	};

	memory {
		device_type = "memory";
49
		reg = <0x0 0x10000000>;
50 51 52 53 54 55
	};

	soc8560@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
56 57 58
		ranges = <0x0 0xe0000000 0x100000>;
		reg = <0xe0000000 0x200>;
		bus-frequency = <330000000>;
59

60 61
		memory-controller@2000 {
			compatible = "fsl,8540-memory-controller";
62
			reg = <0x2000 0x1000>;
63
			interrupt-parent = <&mpic>;
64
			interrupts = <18 2>;
65 66 67 68
		};

		l2-cache-controller@20000 {
			compatible = "fsl,8540-l2-cache-controller";
69 70 71
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x40000>;	// L2, 256K
72
			interrupt-parent = <&mpic>;
73
			interrupts = <16 2>;
74 75
		};

76 77 78
		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
79
			compatible = "fsl,gianfar-mdio";
80
			reg = <0x24520 0x20>;
81

82 83
			phy0: ethernet-phy@0 {
				interrupt-parent = <&mpic>;
84
				interrupts = <5 1>;
85
				reg = <0x0>;
86 87
				device_type = "ethernet-phy";
			};
88 89
			phy1: ethernet-phy@1 {
				interrupt-parent = <&mpic>;
90
				interrupts = <5 1>;
91
				reg = <0x1>;
92 93
				device_type = "ethernet-phy";
			};
94 95
			phy2: ethernet-phy@2 {
				interrupt-parent = <&mpic>;
96
				interrupts = <7 1>;
97
				reg = <0x2>;
98 99
				device_type = "ethernet-phy";
			};
100 101
			phy3: ethernet-phy@3 {
				interrupt-parent = <&mpic>;
102
				interrupts = <7 1>;
103
				reg = <0x3>;
104 105 106 107
				device_type = "ethernet-phy";
			};
		};

108 109
		enet0: ethernet@24000 {
			cell-index = <0>;
110 111 112
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
113
			reg = <0x24000 0x1000>;
114
			local-mac-address = [ 00 00 00 00 00 00 ];
115
			interrupts = <29 2 30 2 34 2>;
116 117
			interrupt-parent = <&mpic>;
			phy-handle = <&phy0>;
118 119
		};

120 121
		enet1: ethernet@25000 {
			cell-index = <1>;
122 123 124
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
125
			reg = <0x25000 0x1000>;
126
			local-mac-address = [ 00 00 00 00 00 00 ];
127
			interrupts = <35 2 36 2 40 2>;
128 129
			interrupt-parent = <&mpic>;
			phy-handle = <&phy1>;
130 131
		};

132
		mpic: pic@40000 {
133 134 135
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
136
			reg = <0x40000 0x40000>;
137 138 139
			device_type = "open-pic";
		};

140
		cpm@919c0 {
141 142
			#address-cells = <1>;
			#size-cells = <1>;
143
			compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
144
			reg = <0x919c0 0x30>;
145 146 147 148 149
			ranges;

			muram@80000 {
				#address-cells = <1>;
				#size-cells = <1>;
150
				ranges = <0x0 0x80000 0x10000>;
151 152 153

				data@0 {
					compatible = "fsl,cpm-muram-data";
154
					reg = <0x0 0x4000 0x9000 0x2000>;
155 156 157 158 159 160 161
				};
			};

			brg@919f0 {
				compatible = "fsl,mpc8560-brg",
				             "fsl,cpm2-brg",
				             "fsl,cpm-brg";
162 163
				reg = <0x919f0 0x10 0x915f0 0x10>;
				clock-frequency = <165000000>;
164
			};
165

166
			cpmpic: pic@90c00 {
167 168 169
				interrupt-controller;
				#address-cells = <0>;
				#interrupt-cells = <2>;
170
				interrupts = <46 2>;
171
				interrupt-parent = <&mpic>;
172
				reg = <0x90c00 0x80>;
173
				compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
174 175
			};

176
			serial0: serial@91a00 {
177
				device_type = "serial";
178 179
				compatible = "fsl,mpc8560-scc-uart",
				             "fsl,cpm2-scc-uart";
180
				reg = <0x91a00 0x20 0x88000 0x100>;
181
				fsl,cpm-brg = <1>;
182 183 184
				fsl,cpm-command = <0x800000>;
				current-speed = <115200>;
				interrupts = <40 8>;
185
				interrupt-parent = <&cpmpic>;
186 187
			};

188
			serial1: serial@91a20 {
189
				device_type = "serial";
190 191
				compatible = "fsl,mpc8560-scc-uart",
				             "fsl,cpm2-scc-uart";
192
				reg = <0x91a20 0x20 0x88100 0x100>;
193
				fsl,cpm-brg = <2>;
194 195 196
				fsl,cpm-command = <0x4a00000>;
				current-speed = <115200>;
				interrupts = <41 8>;
197
				interrupt-parent = <&cpmpic>;
198 199
			};

200
			enet2: ethernet@91320 {
201
				device_type = "network";
202 203
				compatible = "fsl,mpc8560-fcc-enet",
				             "fsl,cpm2-fcc-enet";
204
				reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
205
				local-mac-address = [ 00 00 00 00 00 00 ];
206 207
				fsl,cpm-command = <0x16200300>;
				interrupts = <33 8>;
208 209
				interrupt-parent = <&cpmpic>;
				phy-handle = <&phy2>;
210 211
			};

212
			enet3: ethernet@91340 {
213
				device_type = "network";
214 215
				compatible = "fsl,mpc8560-fcc-enet",
				             "fsl,cpm2-fcc-enet";
216
				reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
217
				local-mac-address = [ 00 00 00 00 00 00 ];
218 219
				fsl,cpm-command = <0x1a400300>;
				interrupts = <34 8>;
220 221
				interrupt-parent = <&cpmpic>;
				phy-handle = <&phy3>;
222 223 224
			};
		};
	};
225

226 227
	pci0: pci@e0008000 {
		cell-index = <0>;
228 229 230 231 232
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
		device_type = "pci";
233 234 235
		reg = <0xe0008000 0x1000>;
		clock-frequency = <66666666>;
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
236 237 238
		interrupt-map = <

				/* IDSEL 0x2 */
239 240 241 242
				 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
				 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
				 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
				 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
243 244

				/* IDSEL 0x3 */
245 246 247 248
				 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
				 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
				 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
				 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
249 250

				/* IDSEL 0x4 */
251 252 253 254
				 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
				 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
				 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
				 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
255 256

				/* IDSEL 0x5  */
257 258 259 260
				 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
				 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
				 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
				 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
261 262

				/* IDSEL 12 */
263 264 265 266
				 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
				 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
				 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
				 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
267 268

				/* IDSEL 13 */
269 270 271 272
				 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
				 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
				 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
				 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
273 274

				/* IDSEL 14*/
275 276 277 278
				 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
				 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
				 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
				 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
279 280

				/* IDSEL 15 */
281 282 283 284
				 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
				 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
				 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
				 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
285 286

				/* IDSEL 18 */
287 288 289 290
				 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
				 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
				 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
				 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
291 292

				/* IDSEL 19 */
293 294 295 296
				 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
				 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
				 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
				 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
297 298

				/* IDSEL 20 */
299 300 301 302
				 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
				 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
				 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
				 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
303 304

				/* IDSEL 21 */
305 306 307 308
				 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
				 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
				 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
				 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
309 310

		interrupt-parent = <&mpic>;
311
		interrupts = <24 2>;
312
		bus-range = <0 0>;
313 314
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
315
	};
316
};