ints-priority.c 31.0 KB
Newer Older
B
Bryan Wu 已提交
1
/*
2
 * Set up the interrupt priorities
B
Bryan Wu 已提交
3
 *
4 5 6 7 8 9
 * Copyright  2004-2009 Analog Devices Inc.
 *                 2003 Bas Vermeulen <bas@buyways.nl>
 *                 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
 *            2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
 *                 1999 D. Jeff Dionne <jeff@uclinux.org>
 *                 1996 Roman Zippel
B
Bryan Wu 已提交
10
 *
11
 * Licensed under the GPL-2
B
Bryan Wu 已提交
12 13 14 15 16 17
 */

#include <linux/module.h>
#include <linux/kernel_stat.h>
#include <linux/seq_file.h>
#include <linux/irq.h>
18
#include <linux/sched.h>
19
#include <linux/syscore_ops.h>
20
#include <linux/gpio.h>
21
#include <asm/delay.h>
22 23 24
#ifdef CONFIG_IPIPE
#include <linux/ipipe.h>
#endif
B
Bryan Wu 已提交
25 26 27
#include <asm/traps.h>
#include <asm/blackfin.h>
#include <asm/irq_handler.h>
28
#include <asm/dpmc.h>
29
#include <asm/traps.h>
B
Bryan Wu 已提交
30 31 32 33 34 35 36 37

/*
 * NOTES:
 * - we have separated the physical Hardware interrupt from the
 * levels that the LINUX kernel sees (see the description in irq.h)
 * -
 */

38
#ifndef CONFIG_SMP
39 40 41 42 43 44
/* Initialize this to an actual value to force it into the .data
 * section so that we know it is properly initialized at entry into
 * the kernel but before bss is initialized to zero (which is where
 * it would live otherwise).  The 0x1f magic represents the IRQs we
 * cannot actually mask out in hardware.
 */
45 46
unsigned long bfin_irq_flags = 0x1f;
EXPORT_SYMBOL(bfin_irq_flags);
47
#endif
B
Bryan Wu 已提交
48

49 50
#ifdef CONFIG_PM
unsigned long bfin_sic_iwr[3];	/* Up to 3 SIC_IWRx registers */
51
unsigned vr_wakeup;
52 53
#endif

54
#ifndef SEC_GCTL
55
static struct ivgx {
56
	/* irq number for request_irq, available in mach-bf5xx/irq.h */
57
	unsigned int irqno;
B
Bryan Wu 已提交
58
	/* corresponding bit in the SIC_ISR register */
59
	unsigned int isrflag;
B
Bryan Wu 已提交
60 61
} ivg_table[NR_PERI_INTS];

62
static struct ivg_slice {
B
Bryan Wu 已提交
63 64 65 66 67 68 69 70 71 72 73 74 75 76
	/* position of first irq in ivg_table for given ivg */
	struct ivgx *ifirst;
	struct ivgx *istop;
} ivg7_13[IVG13 - IVG7 + 1];


/*
 * Search SIC_IAR and fill tables with the irqvalues
 * and their positions in the SIC_ISR register.
 */
static void __init search_IAR(void)
{
	unsigned ivg, irq_pos = 0;
	for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
77
		int irqN;
B
Bryan Wu 已提交
78

79
		ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
B
Bryan Wu 已提交
80

81 82
		for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
			int irqn;
83 84
			u32 iar =
				bfin_read32((unsigned long *)SIC_IAR0 +
85 86 87
#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
	defined(CONFIG_BF538) || defined(CONFIG_BF539)
				((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
88
#else
89
				(irqN >> 3)
90
#endif
91 92 93 94 95 96 97 98 99
				);
			for (irqn = irqN; irqn < irqN + 4; ++irqn) {
				int iar_shift = (irqn & 7) * 4;
				if (ivg == (0xf & (iar >> iar_shift))) {
					ivg_table[irq_pos].irqno = IVG7 + irqn;
					ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
					ivg7_13[ivg].istop++;
					irq_pos++;
				}
B
Bryan Wu 已提交
100 101 102 103
			}
		}
	}
}
104
#endif
B
Bryan Wu 已提交
105 106

/*
107
 * This is for core internal IRQs
B
Bryan Wu 已提交
108
 */
109
void bfin_ack_noop(struct irq_data *d)
B
Bryan Wu 已提交
110 111 112 113
{
	/* Dummy function.  */
}

114
static void bfin_core_mask_irq(struct irq_data *d)
B
Bryan Wu 已提交
115
{
116
	bfin_irq_flags &= ~(1 << d->irq);
117 118
	if (!hard_irqs_disabled())
		hard_local_irq_enable();
B
Bryan Wu 已提交
119 120
}

121
static void bfin_core_unmask_irq(struct irq_data *d)
B
Bryan Wu 已提交
122
{
123
	bfin_irq_flags |= 1 << d->irq;
B
Bryan Wu 已提交
124 125
	/*
	 * If interrupts are enabled, IMASK must contain the same value
126
	 * as bfin_irq_flags.  Make sure that invariant holds.  If interrupts
B
Bryan Wu 已提交
127 128 129
	 * are currently disabled we need not do anything; one of the
	 * callers will take care of setting IMASK to the proper value
	 * when reenabling interrupts.
130
	 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
B
Bryan Wu 已提交
131 132
	 * what we need.
	 */
133 134
	if (!hard_irqs_disabled())
		hard_local_irq_enable();
B
Bryan Wu 已提交
135 136 137
	return;
}

138
#ifndef SEC_GCTL
139
void bfin_internal_mask_irq(unsigned int irq)
B
Bryan Wu 已提交
140
{
141 142
	unsigned long flags = hard_local_irq_save();
#ifdef SIC_IMASK0
143 144
	unsigned mask_bank = BFIN_SYSIRQ(irq) / 32;
	unsigned mask_bit = BFIN_SYSIRQ(irq) % 32;
145
	bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
146 147
			~(1 << mask_bit));
# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
148
	bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
149
			~(1 << mask_bit));
150 151 152
# endif
#else
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
153
			~(1 << BFIN_SYSIRQ(irq)));
154
#endif /* end of SIC_IMASK0 */
155
	hard_local_irq_restore(flags);
B
Bryan Wu 已提交
156 157
}

158 159 160 161 162
static void bfin_internal_mask_irq_chip(struct irq_data *d)
{
	bfin_internal_mask_irq(d->irq);
}

163
#ifdef CONFIG_SMP
164
void bfin_internal_unmask_irq_affinity(unsigned int irq,
165 166
		const struct cpumask *affinity)
#else
167
void bfin_internal_unmask_irq(unsigned int irq)
168
#endif
B
Bryan Wu 已提交
169
{
170
	unsigned long flags = hard_local_irq_save();
171

172
#ifdef SIC_IMASK0
173 174
	unsigned mask_bank = BFIN_SYSIRQ(irq) / 32;
	unsigned mask_bit = BFIN_SYSIRQ(irq) % 32;
175
# ifdef CONFIG_SMP
176
	if (cpumask_test_cpu(0, affinity))
177
# endif
178
		bfin_write_SIC_IMASK(mask_bank,
179 180
				bfin_read_SIC_IMASK(mask_bank) |
				(1 << mask_bit));
181
# ifdef CONFIG_SMP
182 183
	if (cpumask_test_cpu(1, affinity))
		bfin_write_SICB_IMASK(mask_bank,
184 185
				bfin_read_SICB_IMASK(mask_bank) |
				(1 << mask_bit));
186 187 188
# endif
#else
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
189 190 191 192 193 194 195 196
			(1 << BFIN_SYSIRQ(irq)));
#endif
	hard_local_irq_restore(flags);
}

#ifdef CONFIG_SMP
static void bfin_internal_unmask_irq_chip(struct irq_data *d)
{
197 198
	bfin_internal_unmask_irq_affinity(d->irq,
					  irq_data_get_affinity_mask(d));
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
}

static int bfin_internal_set_affinity(struct irq_data *d,
				      const struct cpumask *mask, bool force)
{
	bfin_internal_mask_irq(d->irq);
	bfin_internal_unmask_irq_affinity(d->irq, mask);

	return 0;
}
#else
static void bfin_internal_unmask_irq_chip(struct irq_data *d)
{
	bfin_internal_unmask_irq(d->irq);
}
214
#endif
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233

#if defined(CONFIG_PM)
int bfin_internal_set_wake(unsigned int irq, unsigned int state)
{
	u32 bank, bit, wakeup = 0;
	unsigned long flags;
	bank = BFIN_SYSIRQ(irq) / 32;
	bit = BFIN_SYSIRQ(irq) % 32;

	switch (irq) {
#ifdef IRQ_RTC
	case IRQ_RTC:
	wakeup |= WAKE;
	break;
#endif
#ifdef IRQ_CAN0_RX
	case IRQ_CAN0_RX:
	wakeup |= CANWE;
	break;
234
#endif
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
#ifdef IRQ_CAN1_RX
	case IRQ_CAN1_RX:
	wakeup |= CANWE;
	break;
#endif
#ifdef IRQ_USB_INT0
	case IRQ_USB_INT0:
	wakeup |= USBWE;
	break;
#endif
#ifdef CONFIG_BF54x
	case IRQ_CNT:
	wakeup |= ROTWE;
	break;
#endif
	default:
	break;
	}

	flags = hard_local_irq_save();

	if (state) {
		bfin_sic_iwr[bank] |= (1 << bit);
		vr_wakeup  |= wakeup;

	} else {
		bfin_sic_iwr[bank] &= ~(1 << bit);
		vr_wakeup  &= ~wakeup;
	}

265
	hard_local_irq_restore(flags);
266 267

	return 0;
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282
static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
{
	return bfin_internal_set_wake(d->irq, state);
}
#else
inline int bfin_internal_set_wake(unsigned int irq, unsigned int state)
{
	return 0;
}
# define bfin_internal_set_wake_chip NULL
#endif

#else /* SEC_GCTL */
283 284 285
static void bfin_sec_preflow_handler(struct irq_data *d)
{
	unsigned long flags = hard_local_irq_save();
286
	unsigned int sid = BFIN_SYSIRQ(d->irq);
287 288 289 290 291 292 293 294 295

	bfin_write_SEC_SCI(0, SEC_CSID, sid);

	hard_local_irq_restore(flags);
}

static void bfin_sec_mask_ack_irq(struct irq_data *d)
{
	unsigned long flags = hard_local_irq_save();
296
	unsigned int sid = BFIN_SYSIRQ(d->irq);
297 298 299 300 301 302 303 304 305

	bfin_write_SEC_SCI(0, SEC_CSID, sid);

	hard_local_irq_restore(flags);
}

static void bfin_sec_unmask_irq(struct irq_data *d)
{
	unsigned long flags = hard_local_irq_save();
306
	unsigned int sid = BFIN_SYSIRQ(d->irq);
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350

	bfin_write32(SEC_END, sid);

	hard_local_irq_restore(flags);
}

static void bfin_sec_enable_ssi(unsigned int sid)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);

	reg_sctl |= SEC_SCTL_SRC_EN;
	bfin_write_SEC_SCTL(sid, reg_sctl);

	hard_local_irq_restore(flags);
}

static void bfin_sec_disable_ssi(unsigned int sid)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);

	reg_sctl &= ((uint32_t)~SEC_SCTL_SRC_EN);
	bfin_write_SEC_SCTL(sid, reg_sctl);

	hard_local_irq_restore(flags);
}

static void bfin_sec_set_ssi_coreid(unsigned int sid, unsigned int coreid)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);

	reg_sctl &= ((uint32_t)~SEC_SCTL_CTG);
	bfin_write_SEC_SCTL(sid, reg_sctl | ((coreid << 20) & SEC_SCTL_CTG));

	hard_local_irq_restore(flags);
}

static void bfin_sec_enable_sci(unsigned int sid)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);

351
	if (sid == BFIN_SYSIRQ(IRQ_WATCH0))
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
		reg_sctl |= SEC_SCTL_FAULT_EN;
	else
		reg_sctl |= SEC_SCTL_INT_EN;
	bfin_write_SEC_SCTL(sid, reg_sctl);

	hard_local_irq_restore(flags);
}

static void bfin_sec_disable_sci(unsigned int sid)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);

	reg_sctl &= ((uint32_t)~SEC_SCTL_INT_EN);
	bfin_write_SEC_SCTL(sid, reg_sctl);

	hard_local_irq_restore(flags);
}

static void bfin_sec_enable(struct irq_data *d)
{
	unsigned long flags = hard_local_irq_save();
374
	unsigned int sid = BFIN_SYSIRQ(d->irq);
375 376 377

	bfin_sec_enable_sci(sid);
	bfin_sec_enable_ssi(sid);
378

379
	hard_local_irq_restore(flags);
B
Bryan Wu 已提交
380 381
}

382 383 384
static void bfin_sec_disable(struct irq_data *d)
{
	unsigned long flags = hard_local_irq_save();
385
	unsigned int sid = BFIN_SYSIRQ(d->irq);
386 387 388 389 390 391 392

	bfin_sec_disable_sci(sid);
	bfin_sec_disable_ssi(sid);

	hard_local_irq_restore(flags);
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
static void bfin_sec_set_priority(unsigned int sec_int_levels, u8 *sec_int_priority)
{
	unsigned long flags = hard_local_irq_save();
	uint32_t reg_sctl;
	int i;

	bfin_write_SEC_SCI(0, SEC_CPLVL, sec_int_levels);

	for (i = 0; i < SYS_IRQS - BFIN_IRQ(0); i++) {
		reg_sctl = bfin_read_SEC_SCTL(i) & ~SEC_SCTL_PRIO;
		reg_sctl |= sec_int_priority[i] << SEC_SCTL_PRIO_OFFSET;
		bfin_write_SEC_SCTL(i, reg_sctl);
	}

	hard_local_irq_restore(flags);
}

410
void bfin_sec_raise_irq(unsigned int irq)
411 412
{
	unsigned long flags = hard_local_irq_save();
413
	unsigned int sid = BFIN_SYSIRQ(irq);
414 415 416 417 418 419 420 421 422 423

	bfin_write32(SEC_RAISE, sid);

	hard_local_irq_restore(flags);
}

static void init_software_driven_irq(void)
{
	bfin_sec_set_ssi_coreid(34, 0);
	bfin_sec_set_ssi_coreid(35, 1);
424 425 426

	bfin_sec_enable_sci(35);
	bfin_sec_enable_ssi(35);
427 428
	bfin_sec_set_ssi_coreid(36, 0);
	bfin_sec_set_ssi_coreid(37, 1);
429 430
	bfin_sec_enable_sci(37);
	bfin_sec_enable_ssi(37);
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
}

void handle_sec_sfi_fault(uint32_t gstat)
{

}

void handle_sec_sci_fault(uint32_t gstat)
{
	uint32_t core_id;
	uint32_t cstat;

	core_id = gstat & SEC_GSTAT_SCI;
	cstat = bfin_read_SEC_SCI(core_id, SEC_CSTAT);
	if (cstat & SEC_CSTAT_ERR) {
		switch (cstat & SEC_CSTAT_ERRC) {
		case SEC_CSTAT_ACKERR:
			printk(KERN_DEBUG "sec ack err\n");
			break;
		default:
M
Masanari Iida 已提交
451
			printk(KERN_DEBUG "sec sci unknown err\n");
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
		}
	}

}

void handle_sec_ssi_fault(uint32_t gstat)
{
	uint32_t sid;
	uint32_t sstat;

	sid = gstat & SEC_GSTAT_SID;
	sstat = bfin_read_SEC_SSTAT(sid);

}

467
void handle_sec_fault(uint32_t sec_gstat)
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
{
	if (sec_gstat & SEC_GSTAT_ERR) {

		switch (sec_gstat & SEC_GSTAT_ERRC) {
		case 0:
			handle_sec_sfi_fault(sec_gstat);
			break;
		case SEC_GSTAT_SCIERR:
			handle_sec_sci_fault(sec_gstat);
			break;
		case SEC_GSTAT_SSIERR:
			handle_sec_ssi_fault(sec_gstat);
			break;
		}


	}
}

487 488 489 490 491
static struct irqaction bfin_fault_irq = {
	.name = "Blackfin fault",
};

static irqreturn_t bfin_fault_routine(int irq, void *data)
492 493 494 495 496 497 498 499 500 501 502 503 504 505
{
	struct pt_regs *fp = get_irq_regs();

	switch (irq) {
	case IRQ_C0_DBL_FAULT:
		double_fault_c(fp);
		break;
	case IRQ_C0_HW_ERR:
		dump_bfin_process(fp);
		dump_bfin_mem(fp);
		show_regs(fp);
		printk(KERN_NOTICE "Kernel Stack\n");
		show_stack(current, NULL);
		print_modules();
506
		panic("Core 0 hardware error");
507 508
		break;
	case IRQ_C0_NMI_L1_PARITY_ERR:
509
		panic("Core 0 NMI L1 parity error");
510
		break;
511 512 513 514
	case IRQ_SEC_ERR:
		pr_err("SEC error\n");
		handle_sec_fault(bfin_read32(SEC_GSTAT));
		break;
515
	default:
516
		panic("Unknown fault %d", irq);
517 518
	}

519
	return IRQ_HANDLED;
520
}
521
#endif /* SEC_GCTL */
522

B
Bryan Wu 已提交
523
static struct irq_chip bfin_core_irqchip = {
524
	.name = "CORE",
525 526
	.irq_mask = bfin_core_mask_irq,
	.irq_unmask = bfin_core_unmask_irq,
B
Bryan Wu 已提交
527 528
};

529
#ifndef SEC_GCTL
B
Bryan Wu 已提交
530
static struct irq_chip bfin_internal_irqchip = {
531
	.name = "INTN",
532 533 534 535
	.irq_mask = bfin_internal_mask_irq_chip,
	.irq_unmask = bfin_internal_unmask_irq_chip,
	.irq_disable = bfin_internal_mask_irq_chip,
	.irq_enable = bfin_internal_unmask_irq_chip,
536
#ifdef CONFIG_SMP
537
	.irq_set_affinity = bfin_internal_set_affinity,
538
#endif
539
	.irq_set_wake = bfin_internal_set_wake_chip,
B
Bryan Wu 已提交
540
};
541
#else
542 543 544 545 546 547 548 549 550 551 552
static struct irq_chip bfin_sec_irqchip = {
	.name = "SEC",
	.irq_mask_ack = bfin_sec_mask_ack_irq,
	.irq_mask = bfin_sec_mask_ack_irq,
	.irq_unmask = bfin_sec_unmask_irq,
	.irq_eoi = bfin_sec_unmask_irq,
	.irq_disable = bfin_sec_disable,
	.irq_enable = bfin_sec_enable,
};
#endif

553
void bfin_handle_irq(unsigned irq)
554 555 556 557 558 559 560
{
#ifdef CONFIG_IPIPE
	struct pt_regs regs;    /* Contents not used. */
	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, &regs);
	ipipe_trace_irq_exit(irq);
#else /* !CONFIG_IPIPE */
561
	generic_handle_irq(irq);
562 563 564
#endif  /* !CONFIG_IPIPE */
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
static int mac_stat_int_mask;

static void bfin_mac_status_ack_irq(unsigned int irq)
{
	switch (irq) {
	case IRQ_MAC_MMCINT:
		bfin_write_EMAC_MMC_TIRQS(
			bfin_read_EMAC_MMC_TIRQE() &
			bfin_read_EMAC_MMC_TIRQS());
		bfin_write_EMAC_MMC_RIRQS(
			bfin_read_EMAC_MMC_RIRQE() &
			bfin_read_EMAC_MMC_RIRQS());
		break;
	case IRQ_MAC_RXFSINT:
		bfin_write_EMAC_RX_STKY(
			bfin_read_EMAC_RX_IRQE() &
			bfin_read_EMAC_RX_STKY());
		break;
	case IRQ_MAC_TXFSINT:
		bfin_write_EMAC_TX_STKY(
			bfin_read_EMAC_TX_IRQE() &
			bfin_read_EMAC_TX_STKY());
		break;
	case IRQ_MAC_WAKEDET:
		 bfin_write_EMAC_WKUP_CTL(
			bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
		break;
	default:
		/* These bits are W1C */
		bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
		break;
	}
}

600
static void bfin_mac_status_mask_irq(struct irq_data *d)
601
{
602 603
	unsigned int irq = d->irq;

604
	mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
605
#ifdef BF537_FAMILY
606 607 608 609 610 611 612 613 614 615 616 617 618 619
	switch (irq) {
	case IRQ_MAC_PHYINT:
		bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
		break;
	default:
		break;
	}
#else
	if (!mac_stat_int_mask)
		bfin_internal_mask_irq(IRQ_MAC_ERROR);
#endif
	bfin_mac_status_ack_irq(irq);
}

620
static void bfin_mac_status_unmask_irq(struct irq_data *d)
621
{
622 623
	unsigned int irq = d->irq;

624
#ifdef BF537_FAMILY
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	switch (irq) {
	case IRQ_MAC_PHYINT:
		bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
		break;
	default:
		break;
	}
#else
	if (!mac_stat_int_mask)
		bfin_internal_unmask_irq(IRQ_MAC_ERROR);
#endif
	mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
}

#ifdef CONFIG_PM
640
int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state)
641
{
642
#ifdef BF537_FAMILY
643 644 645 646 647
	return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
#else
	return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
#endif
}
648 649
#else
# define bfin_mac_status_set_wake NULL
650 651 652 653
#endif

static struct irq_chip bfin_mac_status_irqchip = {
	.name = "MACST",
654 655 656
	.irq_mask = bfin_mac_status_mask_irq,
	.irq_unmask = bfin_mac_status_unmask_irq,
	.irq_set_wake = bfin_mac_status_set_wake,
657 658
};

659
void bfin_demux_mac_status_irq(struct irq_desc *inta_desc)
660 661 662 663
{
	int i, irq = 0;
	u32 status = bfin_read_EMAC_SYSTAT();

664
	for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
665 666 667 668 669 670 671 672 673 674 675
		if (status & (1L << i)) {
			irq = IRQ_MAC_PHYINT + i;
			break;
		}

	if (irq) {
		if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
			bfin_handle_irq(irq);
		} else {
			bfin_mac_status_ack_irq(irq);
			pr_debug("IRQ %d:"
676 677
					" MASKED MAC ERROR INTERRUPT ASSERTED\n",
					irq);
678 679 680
		}
	} else
		printk(KERN_ERR
681 682 683 684
				"%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
				" INTERRUPT ASSERTED BUT NO SOURCE FOUND"
				"(EMAC_SYSTAT=0x%X)\n",
				__func__, __FILE__, __LINE__, status);
685 686 687
}
#endif

688
static inline void bfin_set_irq_handler(struct irq_data *d, irq_flow_handler_t handle)
689
{
690
#ifdef CONFIG_IPIPE
691
	handle = handle_level_irq;
692
#endif
693
	irq_set_handler_locked(d, handle);
694 695
}

696
#ifdef CONFIG_GPIO_ADI
697

698
static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
699

700
static void bfin_gpio_ack_irq(struct irq_data *d)
B
Bryan Wu 已提交
701
{
702 703 704
	/* AFAIK ack_irq in case mask_ack is provided
	 * get's only called for edge sense irqs
	 */
705
	set_gpio_data(irq_to_gpio(d->irq), 0);
B
Bryan Wu 已提交
706 707
}

708
static void bfin_gpio_mask_ack_irq(struct irq_data *d)
B
Bryan Wu 已提交
709
{
710
	unsigned int irq = d->irq;
711
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
712

T
Thomas Gleixner 已提交
713
	if (!irqd_is_level_type(d))
B
Bryan Wu 已提交
714 715 716 717 718
		set_gpio_data(gpionr, 0);

	set_gpio_maska(gpionr, 0);
}

719
static void bfin_gpio_mask_irq(struct irq_data *d)
B
Bryan Wu 已提交
720
{
721
	set_gpio_maska(irq_to_gpio(d->irq), 0);
B
Bryan Wu 已提交
722 723
}

724
static void bfin_gpio_unmask_irq(struct irq_data *d)
B
Bryan Wu 已提交
725
{
726
	set_gpio_maska(irq_to_gpio(d->irq), 1);
B
Bryan Wu 已提交
727 728
}

729
static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
B
Bryan Wu 已提交
730
{
731
	u32 gpionr = irq_to_gpio(d->irq);
B
Bryan Wu 已提交
732

733
	if (__test_and_set_bit(gpionr, gpio_enabled))
734
		bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
735

736
	bfin_gpio_unmask_irq(d);
B
Bryan Wu 已提交
737

738
	return 0;
B
Bryan Wu 已提交
739 740
}

741
static void bfin_gpio_irq_shutdown(struct irq_data *d)
B
Bryan Wu 已提交
742
{
743
	u32 gpionr = irq_to_gpio(d->irq);
744

745
	bfin_gpio_mask_irq(d);
746
	__clear_bit(gpionr, gpio_enabled);
747
	bfin_gpio_irq_free(gpionr);
B
Bryan Wu 已提交
748 749
}

750
static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
B
Bryan Wu 已提交
751
{
752
	unsigned int irq = d->irq;
753 754
	int ret;
	char buf[16];
755
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
756 757 758

	if (type == IRQ_TYPE_PROBE) {
		/* only probe unenabled GPIO interrupt lines */
759
		if (test_bit(gpionr, gpio_enabled))
B
Bryan Wu 已提交
760 761 762 763 764
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
765
		    IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
766

767 768 769 770 771
		snprintf(buf, 16, "gpio-irq%d", irq);
		ret = bfin_gpio_irq_request(gpionr, buf);
		if (ret)
			return ret;

772
		if (__test_and_set_bit(gpionr, gpio_enabled))
773
			bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
774 775

	} else {
776
		__clear_bit(gpionr, gpio_enabled);
B
Bryan Wu 已提交
777 778 779
		return 0;
	}

780
	set_gpio_inen(gpionr, 0);
B
Bryan Wu 已提交
781 782 783 784 785 786 787 788 789 790 791 792 793
	set_gpio_dir(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
	    == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
		set_gpio_both(gpionr, 1);
	else
		set_gpio_both(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
		set_gpio_polar(gpionr, 1);	/* low or falling edge denoted by one */
	else
		set_gpio_polar(gpionr, 0);	/* high or rising edge denoted by zero */

794 795 796 797 798 799 800 801 802 803
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		set_gpio_edge(gpionr, 1);
		set_gpio_inen(gpionr, 1);
		set_gpio_data(gpionr, 0);

	} else {
		set_gpio_edge(gpionr, 0);
		set_gpio_inen(gpionr, 1);
	}

B
Bryan Wu 已提交
804
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
805
		bfin_set_irq_handler(d, handle_edge_irq);
B
Bryan Wu 已提交
806
	else
807
		bfin_set_irq_handler(d, handle_level_irq);
B
Bryan Wu 已提交
808 809 810 811

	return 0;
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
static void bfin_demux_gpio_block(unsigned int irq)
{
	unsigned int gpio, mask;

	gpio = irq_to_gpio(irq);
	mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);

	while (mask) {
		if (mask & 1)
			bfin_handle_irq(irq);
		irq++;
		mask >>= 1;
	}
}

827
void bfin_demux_gpio_irq(struct irq_desc *desc)
B
Bryan Wu 已提交
828
{
829
	unsigned int inta_irq = irq_desc_get_irq(desc);
830
	unsigned int irq;
831 832

	switch (inta_irq) {
833
#if defined(BF537_FAMILY)
834
	case IRQ_PF_INTA_PG_INTA:
835 836
		bfin_demux_gpio_block(IRQ_PF0);
		irq = IRQ_PG0;
837
		break;
838
	case IRQ_PH_INTA_MAC_RX:
839 840
		irq = IRQ_PH0;
		break;
841 842 843 844
#elif defined(BF533_FAMILY)
	case IRQ_PROG_INTA:
		irq = IRQ_PF0;
		break;
845
#elif defined(BF538_FAMILY)
846 847 848
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
849
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PORTG_INTA:
		irq = IRQ_PG0;
		break;
	case IRQ_PORTH_INTA:
		irq = IRQ_PH0;
		break;
#elif defined(CONFIG_BF561)
	case IRQ_PROG0_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PROG1_INTA:
		irq = IRQ_PF16;
		break;
	case IRQ_PROG2_INTA:
		irq = IRQ_PF32;
		break;
#endif
	default:
		BUG();
		return;
	}

875
	bfin_demux_gpio_block(irq);
B
Bryan Wu 已提交
876 877
}

878
#ifdef CONFIG_PM
879

880
static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
881
{
882 883
	return bfin_gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state);
}
884

885
#else
886

887
# define bfin_gpio_set_wake NULL
888

889
#endif
890

891 892 893 894 895 896 897 898 899 900 901 902 903
static struct irq_chip bfin_gpio_irqchip = {
	.name = "GPIO",
	.irq_ack = bfin_gpio_ack_irq,
	.irq_mask = bfin_gpio_mask_irq,
	.irq_mask_ack = bfin_gpio_mask_ack_irq,
	.irq_unmask = bfin_gpio_unmask_irq,
	.irq_disable = bfin_gpio_mask_irq,
	.irq_enable = bfin_gpio_unmask_irq,
	.irq_set_type = bfin_gpio_irq_type,
	.irq_startup = bfin_gpio_irq_startup,
	.irq_shutdown = bfin_gpio_irq_shutdown,
	.irq_set_wake = bfin_gpio_set_wake,
};
904

905
#endif
906

907
#ifdef CONFIG_PM
908

909
#ifdef SEC_GCTL
910 911
static u32 save_pint_sec_ctl[NR_PINT_SYS_IRQS];

912 913 914 915 916
static int sec_suspend(void)
{
	u32 bank;

	for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++)
917
		save_pint_sec_ctl[bank] = bfin_read_SEC_SCTL(bank + BFIN_SYSIRQ(IRQ_PINT0));
918 919 920 921 922 923 924 925 926 927 928 929 930
	return 0;
}

static void sec_resume(void)
{
	u32 bank;

	bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
	udelay(100);
	bfin_write_SEC_GCTL(SEC_GCTL_EN);
	bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);

	for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++)
931
		bfin_write_SEC_SCTL(bank + BFIN_SYSIRQ(IRQ_PINT0), save_pint_sec_ctl[bank]);
932 933 934 935 936 937
}

static struct syscore_ops sec_pm_syscore_ops = {
	.suspend = sec_suspend,
	.resume = sec_resume,
};
938
#endif
939

940
#endif
B
Bryan Wu 已提交
941

942
void init_exception_vectors(void)
943
{
944 945 946 947 948
	/* cannot program in software:
	 * evt0 - emulation (jtag)
	 * evt1 - reset
	 */
	bfin_write_EVT2(evt_nmi);
949 950 951 952 953 954 955 956 957 958
	bfin_write_EVT3(trap);
	bfin_write_EVT5(evt_ivhw);
	bfin_write_EVT6(evt_timer);
	bfin_write_EVT7(evt_evt7);
	bfin_write_EVT8(evt_evt8);
	bfin_write_EVT9(evt_evt9);
	bfin_write_EVT10(evt_evt10);
	bfin_write_EVT11(evt_evt11);
	bfin_write_EVT12(evt_evt12);
	bfin_write_EVT13(evt_evt13);
959
	bfin_write_EVT14(evt_evt14);
960 961 962 963
	bfin_write_EVT15(evt_system_call);
	CSYNC();
}

964
#ifndef SEC_GCTL
B
Bryan Wu 已提交
965 966 967 968
/*
 * This function should be called during kernel startup to initialize
 * the BFin IRQ handling routines.
 */
969

B
Bryan Wu 已提交
970 971 972 973
int __init init_arch_irq(void)
{
	int irq;
	unsigned long ilat = 0;
974

B
Bryan Wu 已提交
975
	/*  Disable all the peripheral intrs  - page 4-29 HW Ref manual */
976
#ifdef SIC_IMASK0
977 978
	bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
979
# ifdef SIC_IMASK2
980
	bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
981
# endif
982
# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
983 984 985
	bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
# endif
986
#else
B
Bryan Wu 已提交
987
	bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
988
#endif
B
Bryan Wu 已提交
989 990 991

	local_irq_disable();

992
	for (irq = 0; irq <= SYS_IRQS; irq++) {
B
Bryan Wu 已提交
993
		if (irq <= IRQ_CORETMR)
T
Thomas Gleixner 已提交
994
			irq_set_chip(irq, &bfin_core_irqchip);
B
Bryan Wu 已提交
995
		else
T
Thomas Gleixner 已提交
996
			irq_set_chip(irq, &bfin_internal_irqchip);
B
Bryan Wu 已提交
997

998
		switch (irq) {
999 1000
#if !BFIN_GPIO_PINT
#if defined(BF537_FAMILY)
1001 1002 1003 1004
		case IRQ_PH_INTA_MAC_RX:
		case IRQ_PF_INTA_PG_INTA:
#elif defined(BF533_FAMILY)
		case IRQ_PROG_INTA:
1005
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
1006 1007 1008
		case IRQ_PORTF_INTA:
		case IRQ_PORTG_INTA:
		case IRQ_PORTH_INTA:
1009
#elif defined(CONFIG_BF561)
1010 1011 1012
		case IRQ_PROG0_INTA:
		case IRQ_PROG1_INTA:
		case IRQ_PROG2_INTA:
1013
#elif defined(BF538_FAMILY)
1014
		case IRQ_PORTF_INTA:
B
Bryan Wu 已提交
1015
#endif
T
Thomas Gleixner 已提交
1016
			irq_set_chained_handler(irq, bfin_demux_gpio_irq);
1017
			break;
1018
#endif
1019 1020
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
		case IRQ_MAC_ERROR:
T
Thomas Gleixner 已提交
1021 1022
			irq_set_chained_handler(irq,
						bfin_demux_mac_status_irq);
1023 1024
			break;
#endif
1025
#if defined(CONFIG_SMP) || defined(CONFIG_ICC)
1026 1027
		case IRQ_SUPPLE_0:
		case IRQ_SUPPLE_1:
T
Thomas Gleixner 已提交
1028
			irq_set_handler(irq, handle_percpu_irq);
1029 1030
			break;
#endif
1031

1032 1033 1034
#ifdef CONFIG_TICKSOURCE_CORETMR
		case IRQ_CORETMR:
# ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
1035
			irq_set_handler(irq, handle_percpu_irq);
1036
# else
T
Thomas Gleixner 已提交
1037
			irq_set_handler(irq, handle_simple_irq);
1038
# endif
1039
			break;
1040
#endif
1041 1042 1043

#ifdef CONFIG_TICKSOURCE_GPTMR0
		case IRQ_TIMER0:
T
Thomas Gleixner 已提交
1044
			irq_set_handler(irq, handle_simple_irq);
1045
			break;
1046 1047
#endif

1048
		default:
1049
#ifdef CONFIG_IPIPE
T
Thomas Gleixner 已提交
1050
			irq_set_handler(irq, handle_level_irq);
1051
#else
T
Thomas Gleixner 已提交
1052
			irq_set_handler(irq, handle_simple_irq);
1053
#endif
1054 1055
			break;
		}
B
Bryan Wu 已提交
1056
	}
1057

1058
	init_mach_irq();
B
Bryan Wu 已提交
1059

1060
#if (defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
1061
	for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
T
Thomas Gleixner 已提交
1062
		irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip,
1063 1064
					 handle_level_irq);
#endif
1065
	/* if configured as edge, then will be changed to do_edge_IRQ */
1066
#ifdef CONFIG_GPIO_ADI
1067 1068
	for (irq = GPIO_IRQ_BASE;
		irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
T
Thomas Gleixner 已提交
1069
		irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
1070
					 handle_level_irq);
1071
#endif
B
Bryan Wu 已提交
1072 1073 1074 1075 1076 1077 1078
	bfin_write_IMASK(0);
	CSYNC();
	ilat = bfin_read_ILAT();
	CSYNC();
	bfin_write_ILAT(ilat);
	CSYNC();

1079
	printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
1080
	/* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
B
Bryan Wu 已提交
1081 1082 1083 1084 1085 1086 1087
	 * local_irq_enable()
	 */
	program_IAR();
	/* Therefore it's better to setup IARs before interrupts enabled */
	search_IAR();

	/* Enable interrupts IVG7-15 */
1088
	bfin_irq_flags |= IMASK_IVG15 |
1089 1090 1091
		IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
		IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;

B
Bryan Wu 已提交
1092

1093 1094 1095
	/* This implicitly covers ANOMALY_05000171
	 * Boot-ROM code modifies SICA_IWRx wakeup registers
	 */
1096
#ifdef SIC_IWR0
1097
	bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
1098
# ifdef SIC_IWR1
1099
	/* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
1100 1101 1102 1103
	 * will screw up the bootrom as it relies on MDMA0/1 waking it
	 * up from IDLE instructions.  See this report for more info:
	 * http://blackfin.uclinux.org/gf/tracker/4323
	 */
1104 1105 1106 1107
	if (ANOMALY_05000435)
		bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
	else
		bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
1108 1109
# endif
# ifdef SIC_IWR2
1110
	bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
1111 1112
# endif
#else
1113
	bfin_write_SIC_IWR(IWR_DISABLE_ALL);
1114
#endif
B
Bryan Wu 已提交
1115 1116 1117 1118
	return 0;
}

#ifdef CONFIG_DO_IRQ_L1
1119
__attribute__((l1_text))
B
Bryan Wu 已提交
1120
#endif
1121
static int vec_to_irq(int vec)
B
Bryan Wu 已提交
1122
{
1123 1124 1125 1126 1127 1128 1129 1130 1131
	struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
	struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
	unsigned long sic_status[3];
	if (likely(vec == EVT_IVTMR_P))
		return IRQ_CORETMR;
#ifdef SIC_ISR
	sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
#else
	if (smp_processor_id()) {
1132
# ifdef SICB_ISR0
1133 1134 1135
		/* This will be optimized out in UP mode. */
		sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
		sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1136
# endif
1137 1138 1139 1140 1141 1142 1143 1144
	} else {
		sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
		sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
	}
#endif
#ifdef SIC_ISR2
	sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
#endif
B
Bryan Wu 已提交
1145

1146 1147 1148 1149 1150 1151 1152
	for (;; ivg++) {
		if (ivg >= ivg_stop)
			return -1;
#ifdef SIC_ISR
		if (sic_status[0] & ivg->isrflag)
#else
		if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1153
#endif
1154
			return ivg->irqno;
B
Bryan Wu 已提交
1155
	}
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
}

#else /* SEC_GCTL */

/*
 * This function should be called during kernel startup to initialize
 * the BFin IRQ handling routines.
 */

int __init init_arch_irq(void)
{
	int irq;
	unsigned long ilat = 0;

	bfin_write_SEC_GCTL(SEC_GCTL_RESET);

	local_irq_disable();

	for (irq = 0; irq <= SYS_IRQS; irq++) {
		if (irq <= IRQ_CORETMR) {
1176 1177 1178
			irq_set_chip_and_handler(irq, &bfin_core_irqchip,
				handle_simple_irq);
#if defined(CONFIG_TICKSOURCE_CORETMR) && defined(CONFIG_SMP)
1179 1180 1181 1182 1183
			if (irq == IRQ_CORETMR)
				irq_set_handler(irq, handle_percpu_irq);
#endif
		} else if (irq >= BFIN_IRQ(34) && irq <= BFIN_IRQ(37)) {
			irq_set_chip_and_handler(irq, &bfin_sec_irqchip,
1184 1185 1186
				handle_percpu_irq);
		} else {
			irq_set_chip(irq, &bfin_sec_irqchip);
1187
			irq_set_handler(irq, handle_fasteoi_irq);
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
			__irq_set_preflow_handler(irq, bfin_sec_preflow_handler);
		}
	}

	bfin_write_IMASK(0);
	CSYNC();
	ilat = bfin_read_ILAT();
	CSYNC();
	bfin_write_ILAT(ilat);
	CSYNC();

	printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");

1201 1202
	bfin_sec_set_priority(CONFIG_SEC_IRQ_PRIORITY_LEVELS, sec_int_priority);

1203 1204 1205 1206 1207 1208 1209
	/* Enable interrupts IVG7-15 */
	bfin_irq_flags |= IMASK_IVG15 |
	    IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
	    IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;


	bfin_write_SEC_FCTL(SEC_FCTL_EN | SEC_FCTL_SYSRST_EN | SEC_FCTL_FLTIN_EN);
1210 1211
	bfin_sec_enable_sci(BFIN_SYSIRQ(IRQ_WATCH0));
	bfin_sec_enable_ssi(BFIN_SYSIRQ(IRQ_WATCH0));
1212 1213 1214 1215 1216 1217 1218
	bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
	udelay(100);
	bfin_write_SEC_GCTL(SEC_GCTL_EN);
	bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
	bfin_write_SEC_SCI(1, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);

	init_software_driven_irq();
S
Steven Miao 已提交
1219 1220

#ifdef CONFIG_PM
1221
	register_syscore_ops(&sec_pm_syscore_ops);
S
Steven Miao 已提交
1222
#endif
1223

1224 1225 1226 1227 1228 1229 1230
	bfin_fault_irq.handler = bfin_fault_routine;
#ifdef CONFIG_L1_PARITY_CHECK
	setup_irq(IRQ_C0_NMI_L1_PARITY_ERR, &bfin_fault_irq);
#endif
	setup_irq(IRQ_C0_DBL_FAULT, &bfin_fault_irq);
	setup_irq(IRQ_SEC_ERR, &bfin_fault_irq);

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	return 0;
}

#ifdef CONFIG_DO_IRQ_L1
__attribute__((l1_text))
#endif
static int vec_to_irq(int vec)
{
	if (likely(vec == EVT_IVTMR_P))
		return IRQ_CORETMR;

1242
	return BFIN_IRQ(bfin_read_SEC_SCI(0, SEC_CSID));
1243
}
1244
#endif  /* SEC_GCTL */
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254

#ifdef CONFIG_DO_IRQ_L1
__attribute__((l1_text))
#endif
void do_irq(int vec, struct pt_regs *fp)
{
	int irq = vec_to_irq(vec);
	if (irq == -1)
		return;
	asm_do_IRQ(irq, fp);
B
Bryan Wu 已提交
1255
}
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

#ifdef CONFIG_IPIPE

int __ipipe_get_irq_priority(unsigned irq)
{
	int ient, prio;

	if (irq <= IRQ_CORETMR)
		return irq;

1266 1267 1268 1269
#ifdef SEC_GCTL
	if (irq >= BFIN_IRQ(0))
		return IVG11;
#else
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	for (ient = 0; ient < NR_PERI_INTS; ient++) {
		struct ivgx *ivg = ivg_table + ient;
		if (ivg->irqno == irq) {
			for (prio = 0; prio <= IVG13-IVG7; prio++) {
				if (ivg7_13[prio].ifirst <= ivg &&
				    ivg7_13[prio].istop > ivg)
					return IVG7 + prio;
			}
		}
	}
1280
#endif
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290

	return IVG15;
}

/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
#ifdef CONFIG_DO_IRQ_L1
__attribute__((l1_text))
#endif
asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
{
1291
	struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
1292
	struct ipipe_domain *this_domain = __ipipe_current_domain;
1293
	int irq, s = 0;
1294

1295 1296 1297
	irq = vec_to_irq(vec);
	if (irq == -1)
		return 0;
1298 1299

	if (irq == IRQ_SYSTMR) {
1300
#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
1301
		bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
1302
#endif
1303
		/* This is basically what we need from the register frame. */
1304 1305
		__this_cpu_write(__ipipe_tick_regs.ipend, regs->ipend);
		__this_cpu_write(__ipipe_tick_regs.pc, regs->pc);
1306
		if (this_domain != ipipe_root_domain)
1307
			__this_cpu_and(__ipipe_tick_regs.ipend, ~0x10);
1308
		else
1309
			__this_cpu_or(__ipipe_tick_regs.ipend, 0x10);
1310 1311
	}

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	/*
	 * We don't want Linux interrupt handlers to run at the
	 * current core priority level (i.e. < EVT15), since this
	 * might delay other interrupts handled by a high priority
	 * domain. Here is what we do instead:
	 *
	 * - we raise the SYNCDEFER bit to prevent
	 * __ipipe_handle_irq() to sync the pipeline for the root
	 * stage for the incoming interrupt. Upon return, that IRQ is
	 * pending in the interrupt log.
	 *
	 * - we raise the TIF_IRQ_SYNC bit for the current thread, so
	 * that _schedule_and_signal_from_int will eventually sync the
	 * pipeline from EVT15.
	 */
1327 1328 1329 1330
	if (this_domain == ipipe_root_domain) {
		s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
		barrier();
	}
1331 1332 1333

	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, regs);
1334
	ipipe_trace_irq_exit(irq);
1335

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	if (user_mode(regs) &&
	    !ipipe_test_foreign_stack() &&
	    (current->ipipe_flags & PF_EVTRET) != 0) {
		/*
		 * Testing for user_regs() does NOT fully eliminate
		 * foreign stack contexts, because of the forged
		 * interrupt returns we do through
		 * __ipipe_call_irqtail. In that case, we might have
		 * preempted a foreign stack context in a high
		 * priority domain, with a single interrupt level now
		 * pending after the irqtail unwinding is done. In
		 * which case user_mode() is now true, and the event
		 * gets dispatched spuriously.
		 */
		current->ipipe_flags &= ~PF_EVTRET;
		__ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
	}

1354 1355 1356 1357 1358 1359 1360
	if (this_domain == ipipe_root_domain) {
		set_thread_flag(TIF_IRQ_SYNC);
		if (!s) {
			__clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
			return !test_bit(IPIPE_STALL_FLAG, &p->status);
		}
	}
1361

1362
	return 0;
1363 1364 1365
}

#endif /* CONFIG_IPIPE */