ints-priority.c 29.9 KB
Newer Older
B
Bryan Wu 已提交
1
/*
2
 * File:         arch/blackfin/mach-common/ints-priority.c
B
Bryan Wu 已提交
3
 *
S
Simon Arlott 已提交
4
 * Description:  Set up the interrupt priorities
B
Bryan Wu 已提交
5 6 7 8 9 10 11 12
 *
 * Modified:
 *               1996 Roman Zippel
 *               1999 D. Jeff Dionne <jeff@uclinux.org>
 *               2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
 *               2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
 *               2003 Metrowerks/Motorola
 *               2003 Bas Vermeulen <bas@buyways.nl>
13
 *               Copyright 2004-2008 Analog Devices Inc.
B
Bryan Wu 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
 *
 * Bugs:         Enter bugs at http://blackfin.uclinux.org/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see the file COPYING, or write
 * to the Free Software Foundation, Inc.,
 * 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
 */

#include <linux/module.h>
#include <linux/kernel_stat.h>
#include <linux/seq_file.h>
#include <linux/irq.h>
37 38 39
#ifdef CONFIG_IPIPE
#include <linux/ipipe.h>
#endif
B
Bryan Wu 已提交
40 41 42 43 44 45 46 47
#ifdef CONFIG_KGDB
#include <linux/kgdb.h>
#endif
#include <asm/traps.h>
#include <asm/blackfin.h>
#include <asm/gpio.h>
#include <asm/irq_handler.h>

48 49
#define SIC_SYSIRQ(irq)	(irq - (IRQ_CORETMR + 1))

B
Bryan Wu 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62
#ifdef BF537_FAMILY
# define BF537_GENERIC_ERROR_INT_DEMUX
#else
# undef BF537_GENERIC_ERROR_INT_DEMUX
#endif

/*
 * NOTES:
 * - we have separated the physical Hardware interrupt from the
 * levels that the LINUX kernel sees (see the description in irq.h)
 * -
 */

63
#ifndef CONFIG_SMP
64 65 66 67 68 69
/* Initialize this to an actual value to force it into the .data
 * section so that we know it is properly initialized at entry into
 * the kernel but before bss is initialized to zero (which is where
 * it would live otherwise).  The 0x1f magic represents the IRQs we
 * cannot actually mask out in hardware.
 */
70 71
unsigned long bfin_irq_flags = 0x1f;
EXPORT_SYMBOL(bfin_irq_flags);
72
#endif
B
Bryan Wu 已提交
73 74 75 76

/* The number of spurious interrupts */
atomic_t num_spurious;

77 78
#ifdef CONFIG_PM
unsigned long bfin_sic_iwr[3];	/* Up to 3 SIC_IWRx registers */
79
unsigned vr_wakeup;
80 81
#endif

B
Bryan Wu 已提交
82
struct ivgx {
83
	/* irq number for request_irq, available in mach-bf5xx/irq.h */
84
	unsigned int irqno;
B
Bryan Wu 已提交
85
	/* corresponding bit in the SIC_ISR register */
86
	unsigned int isrflag;
B
Bryan Wu 已提交
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
} ivg_table[NR_PERI_INTS];

struct ivg_slice {
	/* position of first irq in ivg_table for given ivg */
	struct ivgx *ifirst;
	struct ivgx *istop;
} ivg7_13[IVG13 - IVG7 + 1];


/*
 * Search SIC_IAR and fill tables with the irqvalues
 * and their positions in the SIC_ISR register.
 */
static void __init search_IAR(void)
{
	unsigned ivg, irq_pos = 0;
	for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
		int irqn;

106
		ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
B
Bryan Wu 已提交
107 108 109

		for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
			int iar_shift = (irqn & 7) * 4;
110
				if (ivg == (0xf &
111 112
#if defined(CONFIG_BF52x) || defined(CONFIG_BF538) \
	|| defined(CONFIG_BF539) || defined(CONFIG_BF51x)
113
			     bfin_read32((unsigned long *)SIC_IAR0 +
114 115
					 ((irqn % 32) >> 3) + ((irqn / 32) *
					 ((SIC_IAR4 - SIC_IAR0) / 4))) >> iar_shift)) {
116 117
#else
			     bfin_read32((unsigned long *)SIC_IAR0 +
118
					 (irqn >> 3)) >> iar_shift)) {
119
#endif
B
Bryan Wu 已提交
120
				ivg_table[irq_pos].irqno = IVG7 + irqn;
121
				ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
B
Bryan Wu 已提交
122 123 124 125 126 127 128 129
				ivg7_13[ivg].istop++;
				irq_pos++;
			}
		}
	}
}

/*
130
 * This is for core internal IRQs
B
Bryan Wu 已提交
131 132
 */

133
static void bfin_ack_noop(unsigned int irq)
B
Bryan Wu 已提交
134 135 136 137 138 139
{
	/* Dummy function.  */
}

static void bfin_core_mask_irq(unsigned int irq)
{
140
	bfin_irq_flags &= ~(1 << irq);
141 142
	if (!irqs_disabled_hw())
		local_irq_enable_hw();
B
Bryan Wu 已提交
143 144 145 146
}

static void bfin_core_unmask_irq(unsigned int irq)
{
147
	bfin_irq_flags |= 1 << irq;
B
Bryan Wu 已提交
148 149
	/*
	 * If interrupts are enabled, IMASK must contain the same value
150
	 * as bfin_irq_flags.  Make sure that invariant holds.  If interrupts
B
Bryan Wu 已提交
151 152 153
	 * are currently disabled we need not do anything; one of the
	 * callers will take care of setting IMASK to the proper value
	 * when reenabling interrupts.
154
	 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
B
Bryan Wu 已提交
155 156
	 * what we need.
	 */
157 158
	if (!irqs_disabled_hw())
		local_irq_enable_hw();
B
Bryan Wu 已提交
159 160 161 162 163
	return;
}

static void bfin_internal_mask_irq(unsigned int irq)
{
164 165
	unsigned long flags;

166
#ifdef CONFIG_BF53x
167
	local_irq_save_hw(flags);
B
Bryan Wu 已提交
168
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
169
			     ~(1 << SIC_SYSIRQ(irq)));
170 171
#else
	unsigned mask_bank, mask_bit;
172
	local_irq_save_hw(flags);
173 174
	mask_bank = SIC_SYSIRQ(irq) / 32;
	mask_bit = SIC_SYSIRQ(irq) % 32;
175 176
	bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
			     ~(1 << mask_bit));
177 178 179 180
#ifdef CONFIG_SMP
	bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
			     ~(1 << mask_bit));
#endif
181
#endif
182
	local_irq_restore_hw(flags);
B
Bryan Wu 已提交
183 184 185 186
}

static void bfin_internal_unmask_irq(unsigned int irq)
{
187 188
	unsigned long flags;

189
#ifdef CONFIG_BF53x
190
	local_irq_save_hw(flags);
B
Bryan Wu 已提交
191
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
192
			     (1 << SIC_SYSIRQ(irq)));
193 194
#else
	unsigned mask_bank, mask_bit;
195
	local_irq_save_hw(flags);
196 197
	mask_bank = SIC_SYSIRQ(irq) / 32;
	mask_bit = SIC_SYSIRQ(irq) % 32;
198 199
	bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) |
			     (1 << mask_bit));
200 201 202 203
#ifdef CONFIG_SMP
	bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) |
			     (1 << mask_bit));
#endif
204
#endif
205
	local_irq_restore_hw(flags);
B
Bryan Wu 已提交
206 207
}

208 209 210
#ifdef CONFIG_PM
int bfin_internal_set_wake(unsigned int irq, unsigned int state)
{
211
	u32 bank, bit, wakeup = 0;
212
	unsigned long flags;
213 214
	bank = SIC_SYSIRQ(irq) / 32;
	bit = SIC_SYSIRQ(irq) % 32;
215

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	switch (irq) {
#ifdef IRQ_RTC
	case IRQ_RTC:
	wakeup |= WAKE;
	break;
#endif
#ifdef IRQ_CAN0_RX
	case IRQ_CAN0_RX:
	wakeup |= CANWE;
	break;
#endif
#ifdef IRQ_CAN1_RX
	case IRQ_CAN1_RX:
	wakeup |= CANWE;
	break;
#endif
#ifdef IRQ_USB_INT0
	case IRQ_USB_INT0:
	wakeup |= USBWE;
	break;
#endif
#ifdef IRQ_KEY
	case IRQ_KEY:
	wakeup |= KPADWE;
	break;
#endif
242
#ifdef CONFIG_BF54x
243 244 245 246 247 248 249 250
	case IRQ_CNT:
	wakeup |= ROTWE;
	break;
#endif
	default:
	break;
	}

251
	local_irq_save_hw(flags);
252

253
	if (state) {
254
		bfin_sic_iwr[bank] |= (1 << bit);
255 256 257
		vr_wakeup  |= wakeup;

	} else {
258
		bfin_sic_iwr[bank] &= ~(1 << bit);
259 260
		vr_wakeup  &= ~wakeup;
	}
261

262
	local_irq_restore_hw(flags);
263 264 265 266 267

	return 0;
}
#endif

B
Bryan Wu 已提交
268
static struct irq_chip bfin_core_irqchip = {
269
	.name = "CORE",
270
	.ack = bfin_ack_noop,
B
Bryan Wu 已提交
271 272 273 274 275
	.mask = bfin_core_mask_irq,
	.unmask = bfin_core_unmask_irq,
};

static struct irq_chip bfin_internal_irqchip = {
276
	.name = "INTN",
277
	.ack = bfin_ack_noop,
B
Bryan Wu 已提交
278 279
	.mask = bfin_internal_mask_irq,
	.unmask = bfin_internal_unmask_irq,
280 281 282
	.mask_ack = bfin_internal_mask_irq,
	.disable = bfin_internal_mask_irq,
	.enable = bfin_internal_unmask_irq,
283 284 285
#ifdef CONFIG_PM
	.set_wake = bfin_internal_set_wake,
#endif
B
Bryan Wu 已提交
286 287
};

288 289 290 291 292 293 294 295 296 297 298 299 300
static void bfin_handle_irq(unsigned irq)
{
#ifdef CONFIG_IPIPE
	struct pt_regs regs;    /* Contents not used. */
	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, &regs);
	ipipe_trace_irq_exit(irq);
#else /* !CONFIG_IPIPE */
	struct irq_desc *desc = irq_desc + irq;
	desc->handle_irq(irq, desc);
#endif  /* !CONFIG_IPIPE */
}

B
Bryan Wu 已提交
301 302 303 304 305 306 307
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
static int error_int_mask;

static void bfin_generic_error_mask_irq(unsigned int irq)
{
	error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));

308 309
	if (!error_int_mask)
		bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
B
Bryan Wu 已提交
310 311 312 313
}

static void bfin_generic_error_unmask_irq(unsigned int irq)
{
314
	bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
B
Bryan Wu 已提交
315 316 317 318
	error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
}

static struct irq_chip bfin_generic_error_irqchip = {
319
	.name = "ERROR",
320 321
	.ack = bfin_ack_noop,
	.mask_ack = bfin_generic_error_mask_irq,
B
Bryan Wu 已提交
322 323 324 325 326
	.mask = bfin_generic_error_mask_irq,
	.unmask = bfin_generic_error_unmask_irq,
};

static void bfin_demux_error_irq(unsigned int int_err_irq,
327
				 struct irq_desc *inta_desc)
B
Bryan Wu 已提交
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
{
	int irq = 0;

#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
	if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
		irq = IRQ_MAC_ERROR;
	else
#endif
	if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
		irq = IRQ_SPORT0_ERROR;
	else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
		irq = IRQ_SPORT1_ERROR;
	else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
		irq = IRQ_PPI_ERROR;
	else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
		irq = IRQ_CAN_ERROR;
	else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
		irq = IRQ_SPI_ERROR;
	else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1) &&
		 (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0))
		irq = IRQ_UART0_ERROR;
	else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1) &&
		 (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0))
		irq = IRQ_UART1_ERROR;

	if (irq) {
354 355 356
		if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR)))
			bfin_handle_irq(irq);
		else {
B
Bryan Wu 已提交
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

			switch (irq) {
			case IRQ_PPI_ERROR:
				bfin_write_PPI_STATUS(PPI_ERR_MASK);
				break;
#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
			case IRQ_MAC_ERROR:
				bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
				break;
#endif
			case IRQ_SPORT0_ERROR:
				bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
				break;

			case IRQ_SPORT1_ERROR:
				bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
				break;

			case IRQ_CAN_ERROR:
				bfin_write_CAN_GIS(CAN_ERR_MASK);
				break;

			case IRQ_SPI_ERROR:
				bfin_write_SPI_STAT(SPI_ERR_MASK);
				break;

			default:
				break;
			}

			pr_debug("IRQ %d:"
388 389
				 " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
				 irq);
B
Bryan Wu 已提交
390 391 392 393 394
		}
	} else
		printk(KERN_ERR
		       "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
		       " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
395
		       __func__, __FILE__, __LINE__);
B
Bryan Wu 已提交
396 397 398 399

}
#endif				/* BF537_GENERIC_ERROR_INT_DEMUX */

400 401
static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
{
402
#ifdef CONFIG_IPIPE
403
	_set_irq_handler(irq, handle_level_irq);
404
#else
405 406 407 408
	struct irq_desc *desc = irq_desc + irq;
	/* May not call generic set_irq_handler() due to spinlock
	   recursion. */
	desc->handle_irq = handle;
409
#endif
410 411
}

412
static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
413
extern void bfin_gpio_irq_prepare(unsigned gpio);
414

415 416
#if !defined(CONFIG_BF54x)

B
Bryan Wu 已提交
417 418
static void bfin_gpio_ack_irq(unsigned int irq)
{
419 420 421 422
	/* AFAIK ack_irq in case mask_ack is provided
	 * get's only called for edge sense irqs
	 */
	set_gpio_data(irq_to_gpio(irq), 0);
B
Bryan Wu 已提交
423 424 425 426
}

static void bfin_gpio_mask_ack_irq(unsigned int irq)
{
427 428
	struct irq_desc *desc = irq_desc + irq;
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
429

430
	if (desc->handle_irq == handle_edge_irq)
B
Bryan Wu 已提交
431 432 433 434 435 436 437
		set_gpio_data(gpionr, 0);

	set_gpio_maska(gpionr, 0);
}

static void bfin_gpio_mask_irq(unsigned int irq)
{
438
	set_gpio_maska(irq_to_gpio(irq), 0);
B
Bryan Wu 已提交
439 440 441 442
}

static void bfin_gpio_unmask_irq(unsigned int irq)
{
443
	set_gpio_maska(irq_to_gpio(irq), 1);
B
Bryan Wu 已提交
444 445 446 447
}

static unsigned int bfin_gpio_irq_startup(unsigned int irq)
{
448
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
449

450
	if (__test_and_set_bit(gpionr, gpio_enabled))
451
		bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
452 453 454

	bfin_gpio_unmask_irq(irq);

455
	return 0;
B
Bryan Wu 已提交
456 457 458 459
}

static void bfin_gpio_irq_shutdown(unsigned int irq)
{
460 461
	u32 gpionr = irq_to_gpio(irq);

B
Bryan Wu 已提交
462
	bfin_gpio_mask_irq(irq);
463
	__clear_bit(gpionr, gpio_enabled);
464
	bfin_gpio_irq_free(gpionr);
B
Bryan Wu 已提交
465 466 467 468
}

static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
{
469 470
	int ret;
	char buf[16];
471
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
472 473 474

	if (type == IRQ_TYPE_PROBE) {
		/* only probe unenabled GPIO interrupt lines */
475
		if (test_bit(gpionr, gpio_enabled))
B
Bryan Wu 已提交
476 477 478 479 480
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
481
		    IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
482

483 484 485 486 487
		snprintf(buf, 16, "gpio-irq%d", irq);
		ret = bfin_gpio_irq_request(gpionr, buf);
		if (ret)
			return ret;

488
		if (__test_and_set_bit(gpionr, gpio_enabled))
489
			bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
490 491

	} else {
492
		__clear_bit(gpionr, gpio_enabled);
B
Bryan Wu 已提交
493 494 495
		return 0;
	}

496
	set_gpio_inen(gpionr, 0);
B
Bryan Wu 已提交
497 498 499 500 501 502 503 504 505 506 507 508 509
	set_gpio_dir(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
	    == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
		set_gpio_both(gpionr, 1);
	else
		set_gpio_both(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
		set_gpio_polar(gpionr, 1);	/* low or falling edge denoted by one */
	else
		set_gpio_polar(gpionr, 0);	/* high or rising edge denoted by zero */

510 511 512 513 514 515 516 517 518 519
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		set_gpio_edge(gpionr, 1);
		set_gpio_inen(gpionr, 1);
		set_gpio_data(gpionr, 0);

	} else {
		set_gpio_edge(gpionr, 0);
		set_gpio_inen(gpionr, 1);
	}

B
Bryan Wu 已提交
520
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
521
		bfin_set_irq_handler(irq, handle_edge_irq);
B
Bryan Wu 已提交
522
	else
523
		bfin_set_irq_handler(irq, handle_level_irq);
B
Bryan Wu 已提交
524 525 526 527

	return 0;
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541
#ifdef CONFIG_PM
int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
{
	unsigned gpio = irq_to_gpio(irq);

	if (state)
		gpio_pm_wakeup_request(gpio, PM_WAKE_IGNORE);
	else
		gpio_pm_wakeup_free(gpio);

	return 0;
}
#endif

542 543
static void bfin_demux_gpio_irq(unsigned int inta_irq,
				struct irq_desc *desc)
B
Bryan Wu 已提交
544
{
545 546 547 548 549 550 551 552 553 554 555 556 557
	unsigned int i, gpio, mask, irq, search = 0;

	switch (inta_irq) {
#if defined(CONFIG_BF53x)
	case IRQ_PROG_INTA:
		irq = IRQ_PF0;
		search = 1;
		break;
# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
	case IRQ_MAC_RX:
		irq = IRQ_PH0;
		break;
# endif
558 559 560 561
#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
562
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PORTG_INTA:
		irq = IRQ_PG0;
		break;
	case IRQ_PORTH_INTA:
		irq = IRQ_PH0;
		break;
#elif defined(CONFIG_BF561)
	case IRQ_PROG0_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PROG1_INTA:
		irq = IRQ_PF16;
		break;
	case IRQ_PROG2_INTA:
		irq = IRQ_PF32;
		break;
#endif
	default:
		BUG();
		return;
	}

	if (search) {
589
		for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
590 591
			irq += i;

592
			mask = get_gpiop_data(i) & get_gpiop_maska(i);
593 594

			while (mask) {
595 596
				if (mask & 1)
					bfin_handle_irq(irq);
597 598
				irq++;
				mask >>= 1;
B
Bryan Wu 已提交
599 600
			}
		}
601 602
	} else {
			gpio = irq_to_gpio(irq);
603
			mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
604 605

			do {
606 607
				if (mask & 1)
					bfin_handle_irq(irq);
608 609 610
				irq++;
				mask >>= 1;
			} while (mask);
B
Bryan Wu 已提交
611
	}
612

B
Bryan Wu 已提交
613 614
}

615
#else				/* CONFIG_BF54x */
616 617 618 619 620 621 622 623 624 625 626

#define NR_PINT_SYS_IRQS	4
#define NR_PINT_BITS		32
#define NR_PINTS		160
#define IRQ_NOT_AVAIL		0xFF

#define PINT_2_BANK(x)		((x) >> 5)
#define PINT_2_BIT(x)		((x) & 0x1F)
#define PINT_BIT(x)		(1 << (PINT_2_BIT(x)))

static unsigned char irq2pint_lut[NR_PINTS];
627
static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648

struct pin_int_t {
	unsigned int mask_set;
	unsigned int mask_clear;
	unsigned int request;
	unsigned int assign;
	unsigned int edge_set;
	unsigned int edge_clear;
	unsigned int invert_set;
	unsigned int invert_clear;
	unsigned int pinstate;
	unsigned int latch;
};

static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
	(struct pin_int_t *)PINT0_MASK_SET,
	(struct pin_int_t *)PINT1_MASK_SET,
	(struct pin_int_t *)PINT2_MASK_SET,
	(struct pin_int_t *)PINT3_MASK_SET,
};

649
inline unsigned int get_irq_base(u32 bank, u8 bmap)
650
{
651
	unsigned int irq_base;
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683

	if (bank < 2) {		/*PA-PB */
		irq_base = IRQ_PA0 + bmap * 16;
	} else {		/*PC-PJ */
		irq_base = IRQ_PC0 + bmap * 16;
	}

	return irq_base;
}

	/* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
void init_pint_lut(void)
{
	u16 bank, bit, irq_base, bit_pos;
	u32 pint_assign;
	u8 bmap;

	memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));

	for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {

		pint_assign = pint[bank]->assign;

		for (bit = 0; bit < NR_PINT_BITS; bit++) {

			bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;

			irq_base = get_irq_base(bank, bmap);

			irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
			bit_pos = bit + bank * NR_PINT_BITS;

684
			pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
685 686 687 688 689 690 691
			irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
		}
	}
}

static void bfin_gpio_ack_irq(unsigned int irq)
{
692 693
	struct irq_desc *desc = irq_desc + irq;
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
694
	u32 pintbit = PINT_BIT(pint_val);
695
	u32 bank = PINT_2_BANK(pint_val);
696

697
	if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
698 699 700 701 702 703
		if (pint[bank]->invert_set & pintbit)
			pint[bank]->invert_clear = pintbit;
		else
			pint[bank]->invert_set = pintbit;
	}
	pint[bank]->request = pintbit;
704 705 706 707 708

}

static void bfin_gpio_mask_ack_irq(unsigned int irq)
{
709 710
	struct irq_desc *desc = irq_desc + irq;
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
711
	u32 pintbit = PINT_BIT(pint_val);
712
	u32 bank = PINT_2_BANK(pint_val);
713

714
	if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
715 716 717 718 719 720
		if (pint[bank]->invert_set & pintbit)
			pint[bank]->invert_clear = pintbit;
		else
			pint[bank]->invert_set = pintbit;
	}

721 722
	pint[bank]->request = pintbit;
	pint[bank]->mask_clear = pintbit;
723 724 725 726
}

static void bfin_gpio_mask_irq(unsigned int irq)
{
727
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
728 729 730 731 732 733

	pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
}

static void bfin_gpio_unmask_irq(unsigned int irq)
{
734
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
735
	u32 pintbit = PINT_BIT(pint_val);
736
	u32 bank = PINT_2_BANK(pint_val);
737

738 739
	pint[bank]->request = pintbit;
	pint[bank]->mask_set = pintbit;
740 741 742 743
}

static unsigned int bfin_gpio_irq_startup(unsigned int irq)
{
744 745
	u32 gpionr = irq_to_gpio(irq);
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
746

747 748 749 750
	if (pint_val == IRQ_NOT_AVAIL) {
		printk(KERN_ERR
		"GPIO IRQ %d :Not in PINT Assign table "
		"Reconfigure Interrupt to Port Assignemt\n", irq);
751
		return -ENODEV;
752
	}
753

754
	if (__test_and_set_bit(gpionr, gpio_enabled))
755
		bfin_gpio_irq_prepare(gpionr);
756 757 758

	bfin_gpio_unmask_irq(irq);

759
	return 0;
760 761 762 763
}

static void bfin_gpio_irq_shutdown(unsigned int irq)
{
764
	u32 gpionr = irq_to_gpio(irq);
765

766
	bfin_gpio_mask_irq(irq);
767
	__clear_bit(gpionr, gpio_enabled);
768
	bfin_gpio_irq_free(gpionr);
769 770 771 772
}

static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
{
773 774
	int ret;
	char buf[16];
775 776
	u32 gpionr = irq_to_gpio(irq);
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
777
	u32 pintbit = PINT_BIT(pint_val);
778
	u32 bank = PINT_2_BANK(pint_val);
779 780 781 782 783 784

	if (pint_val == IRQ_NOT_AVAIL)
		return -ENODEV;

	if (type == IRQ_TYPE_PROBE) {
		/* only probe unenabled GPIO interrupt lines */
785
		if (test_bit(gpionr, gpio_enabled))
786 787 788 789 790 791
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
		    IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
792 793 794 795 796 797

		snprintf(buf, 16, "gpio-irq%d", irq);
		ret = bfin_gpio_irq_request(gpionr, buf);
		if (ret)
			return ret;

798
		if (__test_and_set_bit(gpionr, gpio_enabled))
799
			bfin_gpio_irq_prepare(gpionr);
800 801

	} else {
802
		__clear_bit(gpionr, gpio_enabled);
803 804 805 806
		return 0;
	}

	if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
807
		pint[bank]->invert_set = pintbit;	/* low or falling edge denoted by one */
808
	else
809
		pint[bank]->invert_clear = pintbit;	/* high or rising edge denoted by zero */
810

811 812 813 814 815 816 817 818 819 820
	if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
	    == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		if (gpio_get_value(gpionr))
			pint[bank]->invert_set = pintbit;
		else
			pint[bank]->invert_clear = pintbit;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		pint[bank]->edge_set = pintbit;
821
		bfin_set_irq_handler(irq, handle_edge_irq);
822 823
	} else {
		pint[bank]->edge_clear = pintbit;
824
		bfin_set_irq_handler(irq, handle_level_irq);
825 826
	}

827 828 829
	return 0;
}

830 831 832 833 834 835 836
#ifdef CONFIG_PM
u32 pint_saved_masks[NR_PINT_SYS_IRQS];
u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];

int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
{
	u32 pint_irq;
837
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
	u32 bank = PINT_2_BANK(pint_val);
	u32 pintbit = PINT_BIT(pint_val);

	switch (bank) {
	case 0:
		pint_irq = IRQ_PINT0;
		break;
	case 2:
		pint_irq = IRQ_PINT2;
		break;
	case 3:
		pint_irq = IRQ_PINT3;
		break;
	case 1:
		pint_irq = IRQ_PINT1;
		break;
	default:
		return -EINVAL;
	}

	bfin_internal_set_wake(pint_irq, state);

	if (state)
		pint_wakeup_masks[bank] |= pintbit;
	else
		pint_wakeup_masks[bank] &= ~pintbit;

	return 0;
}

u32 bfin_pm_setup(void)
{
	u32 val, i;

	for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
		val = pint[i]->mask_clear;
		pint_saved_masks[i] = val;
		if (val ^ pint_wakeup_masks[i]) {
			pint[i]->mask_clear = val;
			pint[i]->mask_set = pint_wakeup_masks[i];
		}
	}

	return 0;
}

void bfin_pm_restore(void)
{
	u32 i, val;

	for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
		val = pint_saved_masks[i];
		if (val ^ pint_wakeup_masks[i]) {
			pint[i]->mask_clear = pint[i]->mask_clear;
			pint[i]->mask_set = val;
		}
	}
}
#endif

898 899
static void bfin_demux_gpio_irq(unsigned int inta_irq,
				struct irq_desc *desc)
900
{
901
	u32 bank, pint_val;
902 903
	u32 request, irq;

904
	switch (inta_irq) {
905 906 907 908 909 910 911 912 913 914 915 916
	case IRQ_PINT0:
		bank = 0;
		break;
	case IRQ_PINT2:
		bank = 2;
		break;
	case IRQ_PINT3:
		bank = 3;
		break;
	case IRQ_PINT1:
		bank = 1;
		break;
917 918
	default:
		return;
919 920 921 922 923 924 925 926
	}

	pint_val = bank * NR_PINT_BITS;

	request = pint[bank]->request;

	while (request) {
		if (request & 1) {
927
			irq = pint2irq_lut[pint_val] + SYS_IRQS;
928
			bfin_handle_irq(irq);
929 930 931 932 933 934
		}
		pint_val++;
		request >>= 1;
	}

}
935
#endif
B
Bryan Wu 已提交
936

937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
static struct irq_chip bfin_gpio_irqchip = {
	.name = "GPIO",
	.ack = bfin_gpio_ack_irq,
	.mask = bfin_gpio_mask_irq,
	.mask_ack = bfin_gpio_mask_ack_irq,
	.unmask = bfin_gpio_unmask_irq,
	.disable = bfin_gpio_mask_irq,
	.enable = bfin_gpio_unmask_irq,
	.set_type = bfin_gpio_irq_type,
	.startup = bfin_gpio_irq_startup,
	.shutdown = bfin_gpio_irq_shutdown,
#ifdef CONFIG_PM
	.set_wake = bfin_gpio_set_wake,
#endif
};

953
void __cpuinit init_exception_vectors(void)
954
{
955 956 957 958 959
	/* cannot program in software:
	 * evt0 - emulation (jtag)
	 * evt1 - reset
	 */
	bfin_write_EVT2(evt_nmi);
960 961 962 963 964 965 966 967 968 969
	bfin_write_EVT3(trap);
	bfin_write_EVT5(evt_ivhw);
	bfin_write_EVT6(evt_timer);
	bfin_write_EVT7(evt_evt7);
	bfin_write_EVT8(evt_evt8);
	bfin_write_EVT9(evt_evt9);
	bfin_write_EVT10(evt_evt10);
	bfin_write_EVT11(evt_evt11);
	bfin_write_EVT12(evt_evt12);
	bfin_write_EVT13(evt_evt13);
970
	bfin_write_EVT14(evt_evt14);
971 972 973 974
	bfin_write_EVT15(evt_system_call);
	CSYNC();
}

B
Bryan Wu 已提交
975 976 977 978
/*
 * This function should be called during kernel startup to initialize
 * the BFin IRQ handling routines.
 */
979

B
Bryan Wu 已提交
980 981 982 983 984
int __init init_arch_irq(void)
{
	int irq;
	unsigned long ilat = 0;
	/*  Disable all the peripheral intrs  - page 4-29 HW Ref manual */
985 986
#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
	|| defined(BF538_FAMILY) || defined(CONFIG_BF51x)
987 988
	bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
989
# ifdef CONFIG_BF54x
990
	bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
991
# endif
992 993 994 995
# ifdef CONFIG_SMP
	bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
# endif
996
#else
B
Bryan Wu 已提交
997
	bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
998
#endif
B
Bryan Wu 已提交
999 1000 1001

	local_irq_disable();

1002
#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
1003 1004 1005 1006
	/* Clear EMAC Interrupt Status bits so we can demux it later */
	bfin_write_EMAC_SYSTAT(-1);
#endif

1007 1008
#ifdef CONFIG_BF54x
# ifdef CONFIG_PINTx_REASSIGN
1009 1010 1011 1012
	pint[0]->assign = CONFIG_PINT0_ASSIGN;
	pint[1]->assign = CONFIG_PINT1_ASSIGN;
	pint[2]->assign = CONFIG_PINT2_ASSIGN;
	pint[3]->assign = CONFIG_PINT3_ASSIGN;
1013
# endif
1014 1015 1016 1017 1018
	/* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
	init_pint_lut();
#endif

	for (irq = 0; irq <= SYS_IRQS; irq++) {
B
Bryan Wu 已提交
1019 1020 1021 1022 1023
		if (irq <= IRQ_CORETMR)
			set_irq_chip(irq, &bfin_core_irqchip);
		else
			set_irq_chip(irq, &bfin_internal_irqchip);

1024
		switch (irq) {
1025
#if defined(CONFIG_BF53x)
1026
		case IRQ_PROG_INTA:
1027
# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
1028
		case IRQ_MAC_RX:
1029
# endif
1030
#elif defined(CONFIG_BF54x)
1031 1032 1033 1034
		case IRQ_PINT0:
		case IRQ_PINT1:
		case IRQ_PINT2:
		case IRQ_PINT3:
1035
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
1036 1037 1038
		case IRQ_PORTF_INTA:
		case IRQ_PORTG_INTA:
		case IRQ_PORTH_INTA:
1039
#elif defined(CONFIG_BF561)
1040 1041 1042
		case IRQ_PROG0_INTA:
		case IRQ_PROG1_INTA:
		case IRQ_PROG2_INTA:
1043 1044
#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
		case IRQ_PORTF_INTA:
B
Bryan Wu 已提交
1045
#endif
1046

1047 1048 1049
			set_irq_chained_handler(irq,
						bfin_demux_gpio_irq);
			break;
B
Bryan Wu 已提交
1050
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
1051
		case IRQ_GENERIC_ERROR:
1052
			set_irq_chained_handler(irq, bfin_demux_error_irq);
1053
			break;
B
Bryan Wu 已提交
1054
#endif
1055 1056 1057 1058 1059 1060
#ifdef CONFIG_SMP
		case IRQ_SUPPLE_0:
		case IRQ_SUPPLE_1:
			set_irq_handler(irq, handle_percpu_irq);
			break;
#endif
1061
#ifdef CONFIG_IPIPE
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
#ifndef CONFIG_TICKSOURCE_CORETMR
		case IRQ_TIMER0:
			set_irq_handler(irq, handle_simple_irq);
			break;
#endif /* !CONFIG_TICKSOURCE_CORETMR */
		case IRQ_CORETMR:
			set_irq_handler(irq, handle_simple_irq);
			break;
		default:
			set_irq_handler(irq, handle_level_irq);
			break;
1073
#else /* !CONFIG_IPIPE */
1074 1075 1076 1077 1078 1079
#ifdef CONFIG_TICKSOURCE_GPTMR0
		case IRQ_TIMER0:
			set_irq_handler(irq, handle_percpu_irq);
			break;
#endif /* CONFIG_TICKSOURCE_GPTMR0 */
		default:
1080 1081
			set_irq_handler(irq, handle_simple_irq);
			break;
1082
#endif	/* !CONFIG_IPIPE */
1083
		}
B
Bryan Wu 已提交
1084
	}
1085

B
Bryan Wu 已提交
1086
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
1087 1088 1089
	for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
		set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
					 handle_level_irq);
B
Bryan Wu 已提交
1090 1091
#endif

1092 1093 1094 1095
	/* if configured as edge, then will be changed to do_edge_IRQ */
	for (irq = GPIO_IRQ_BASE; irq < NR_IRQS; irq++)
		set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
					 handle_level_irq);
1096

1097

B
Bryan Wu 已提交
1098 1099 1100 1101 1102 1103 1104
	bfin_write_IMASK(0);
	CSYNC();
	ilat = bfin_read_ILAT();
	CSYNC();
	bfin_write_ILAT(ilat);
	CSYNC();

1105
	printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
1106
	/* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
B
Bryan Wu 已提交
1107 1108 1109 1110 1111 1112 1113
	 * local_irq_enable()
	 */
	program_IAR();
	/* Therefore it's better to setup IARs before interrupts enabled */
	search_IAR();

	/* Enable interrupts IVG7-15 */
1114
	bfin_irq_flags |= IMASK_IVG15 |
B
Bryan Wu 已提交
1115
	    IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1116
	    IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
B
Bryan Wu 已提交
1117

1118 1119 1120
	/* This implicitly covers ANOMALY_05000171
	 * Boot-ROM code modifies SICA_IWRx wakeup registers
	 */
1121
#ifdef SIC_IWR0
1122
	bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
1123
# ifdef SIC_IWR1
1124
	/* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
1125 1126 1127 1128
	 * will screw up the bootrom as it relies on MDMA0/1 waking it
	 * up from IDLE instructions.  See this report for more info:
	 * http://blackfin.uclinux.org/gf/tracker/4323
	 */
1129 1130 1131 1132
	if (ANOMALY_05000435)
		bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
	else
		bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
1133 1134
# endif
# ifdef SIC_IWR2
1135
	bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
1136 1137
# endif
#else
1138
	bfin_write_SIC_IWR(IWR_DISABLE_ALL);
1139 1140
#endif

B
Bryan Wu 已提交
1141 1142 1143 1144
	return 0;
}

#ifdef CONFIG_DO_IRQ_L1
1145
__attribute__((l1_text))
B
Bryan Wu 已提交
1146 1147 1148 1149 1150 1151 1152 1153
#endif
void do_irq(int vec, struct pt_regs *fp)
{
	if (vec == EVT_IVTMR_P) {
		vec = IRQ_CORETMR;
	} else {
		struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
		struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1154
#if defined(SIC_ISR0) || defined(SICA_ISR0)
1155
		unsigned long sic_status[3];
B
Bryan Wu 已提交
1156

1157
		if (smp_processor_id()) {
1158
# ifdef SICB_ISR0
1159 1160 1161
			/* This will be optimized out in UP mode. */
			sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
			sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1162
# endif
1163 1164 1165 1166
		} else {
			sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
			sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
		}
1167
# ifdef SIC_ISR2
1168
		sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1169
# endif
1170
		for (;; ivg++) {
1171 1172 1173 1174
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return;
			}
1175
			if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1176 1177 1178 1179
				break;
		}
#else
		unsigned long sic_status;
1180

B
Bryan Wu 已提交
1181 1182 1183 1184 1185 1186 1187 1188 1189
		sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();

		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return;
			} else if (sic_status & ivg->isrflag)
				break;
		}
1190
#endif
B
Bryan Wu 已提交
1191 1192 1193 1194
		vec = ivg->irqno;
	}
	asm_do_IRQ(vec, fp);
}
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

#ifdef CONFIG_IPIPE

int __ipipe_get_irq_priority(unsigned irq)
{
	int ient, prio;

	if (irq <= IRQ_CORETMR)
		return irq;

	for (ient = 0; ient < NR_PERI_INTS; ient++) {
		struct ivgx *ivg = ivg_table + ient;
		if (ivg->irqno == irq) {
			for (prio = 0; prio <= IVG13-IVG7; prio++) {
				if (ivg7_13[prio].ifirst <= ivg &&
				    ivg7_13[prio].istop > ivg)
					return IVG7 + prio;
			}
		}
	}

	return IVG15;
}

/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
#ifdef CONFIG_DO_IRQ_L1
__attribute__((l1_text))
#endif
asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
{
1225
	struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
1226
	struct ipipe_domain *this_domain = __ipipe_current_domain;
1227 1228
	struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
	struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
1229
	int irq, s;
1230

1231
	if (likely(vec == EVT_IVTMR_P))
1232
		irq = IRQ_CORETMR;
1233
	else {
1234
#if defined(SIC_ISR0) || defined(SICA_ISR0)
1235 1236 1237 1238
		unsigned long sic_status[3];

		sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
		sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1239
# ifdef SIC_ISR2
1240
		sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1241
# endif
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return 0;
			}
			if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
				break;
		}
#else
		unsigned long sic_status;

		sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();

		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return 0;
			} else if (sic_status & ivg->isrflag)
				break;
		}
#endif
1263 1264
		irq = ivg->irqno;
	}
1265 1266

	if (irq == IRQ_SYSTMR) {
1267
#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
1268
		bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
1269
#endif
1270 1271 1272
		/* This is basically what we need from the register frame. */
		__raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
		__raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
1273
		if (this_domain != ipipe_root_domain)
1274
			__raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
1275 1276
		else
			__raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
1277 1278
	}

1279 1280 1281 1282
	if (this_domain == ipipe_root_domain) {
		s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
		barrier();
	}
1283 1284 1285

	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, regs);
1286
	ipipe_trace_irq_exit(irq);
1287

1288 1289 1290 1291 1292 1293 1294
	if (this_domain == ipipe_root_domain) {
		set_thread_flag(TIF_IRQ_SYNC);
		if (!s) {
			__clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
			return !test_bit(IPIPE_STALL_FLAG, &p->status);
		}
	}
1295

1296
	return 0;
1297 1298 1299
}

#endif /* CONFIG_IPIPE */