ints-priority.c 33.3 KB
Newer Older
B
Bryan Wu 已提交
1
/*
2
 * Set up the interrupt priorities
B
Bryan Wu 已提交
3
 *
4 5 6 7 8 9
 * Copyright  2004-2009 Analog Devices Inc.
 *                 2003 Bas Vermeulen <bas@buyways.nl>
 *                 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
 *            2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
 *                 1999 D. Jeff Dionne <jeff@uclinux.org>
 *                 1996 Roman Zippel
B
Bryan Wu 已提交
10
 *
11
 * Licensed under the GPL-2
B
Bryan Wu 已提交
12 13 14 15 16 17
 */

#include <linux/module.h>
#include <linux/kernel_stat.h>
#include <linux/seq_file.h>
#include <linux/irq.h>
18 19 20
#ifdef CONFIG_IPIPE
#include <linux/ipipe.h>
#endif
B
Bryan Wu 已提交
21 22 23 24 25 26 27
#ifdef CONFIG_KGDB
#include <linux/kgdb.h>
#endif
#include <asm/traps.h>
#include <asm/blackfin.h>
#include <asm/gpio.h>
#include <asm/irq_handler.h>
28
#include <asm/dpmc.h>
29 30
#include <asm/bfin5xx_spi.h>
#include <asm/bfin_sport.h>
31
#include <asm/bfin_can.h>
B
Bryan Wu 已提交
32

33 34
#define SIC_SYSIRQ(irq)	(irq - (IRQ_CORETMR + 1))

B
Bryan Wu 已提交
35 36
#ifdef BF537_FAMILY
# define BF537_GENERIC_ERROR_INT_DEMUX
37 38 39 40 41 42
# define SPI_ERR_MASK   (BIT_STAT_TXCOL | BIT_STAT_RBSY | BIT_STAT_MODF | BIT_STAT_TXE)	/* SPI_STAT */
# define SPORT_ERR_MASK (ROVF | RUVF | TOVF | TUVF)	/* SPORT_STAT */
# define PPI_ERR_MASK   (0xFFFF & ~FLD)	/* PPI_STATUS */
# define EMAC_ERR_MASK  (PHYINT | MMCINT | RXFSINT | TXFSINT | WAKEDET | RXDMAERR | TXDMAERR | STMDONE)	/* EMAC_SYSTAT */
# define UART_ERR_MASK  (0x6)	/* UART_IIR */
# define CAN_ERR_MASK   (EWTIF | EWRIF | EPIF | BOIF | WUIF | UIAIF | AAIF | RMLIF | UCEIF | EXTIF | ADIF)	/* CAN_GIF */
B
Bryan Wu 已提交
43 44 45 46 47 48 49 50 51 52 53
#else
# undef BF537_GENERIC_ERROR_INT_DEMUX
#endif

/*
 * NOTES:
 * - we have separated the physical Hardware interrupt from the
 * levels that the LINUX kernel sees (see the description in irq.h)
 * -
 */

54
#ifndef CONFIG_SMP
55 56 57 58 59 60
/* Initialize this to an actual value to force it into the .data
 * section so that we know it is properly initialized at entry into
 * the kernel but before bss is initialized to zero (which is where
 * it would live otherwise).  The 0x1f magic represents the IRQs we
 * cannot actually mask out in hardware.
 */
61 62
unsigned long bfin_irq_flags = 0x1f;
EXPORT_SYMBOL(bfin_irq_flags);
63
#endif
B
Bryan Wu 已提交
64 65 66 67

/* The number of spurious interrupts */
atomic_t num_spurious;

68 69
#ifdef CONFIG_PM
unsigned long bfin_sic_iwr[3];	/* Up to 3 SIC_IWRx registers */
70
unsigned vr_wakeup;
71 72
#endif

B
Bryan Wu 已提交
73
struct ivgx {
74
	/* irq number for request_irq, available in mach-bf5xx/irq.h */
75
	unsigned int irqno;
B
Bryan Wu 已提交
76
	/* corresponding bit in the SIC_ISR register */
77
	unsigned int isrflag;
B
Bryan Wu 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
} ivg_table[NR_PERI_INTS];

struct ivg_slice {
	/* position of first irq in ivg_table for given ivg */
	struct ivgx *ifirst;
	struct ivgx *istop;
} ivg7_13[IVG13 - IVG7 + 1];


/*
 * Search SIC_IAR and fill tables with the irqvalues
 * and their positions in the SIC_ISR register.
 */
static void __init search_IAR(void)
{
	unsigned ivg, irq_pos = 0;
	for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
95
		int irqN;
B
Bryan Wu 已提交
96

97
		ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
B
Bryan Wu 已提交
98

99 100 101 102 103 104
		for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
			int irqn;
			u32 iar = bfin_read32((unsigned long *)SIC_IAR0 +
#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
	defined(CONFIG_BF538) || defined(CONFIG_BF539)
				((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
105
#else
106
				(irqN >> 3)
107
#endif
108 109 110 111 112 113 114 115 116 117
				);

			for (irqn = irqN; irqn < irqN + 4; ++irqn) {
				int iar_shift = (irqn & 7) * 4;
				if (ivg == (0xf & (iar >> iar_shift))) {
					ivg_table[irq_pos].irqno = IVG7 + irqn;
					ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
					ivg7_13[ivg].istop++;
					irq_pos++;
				}
B
Bryan Wu 已提交
118 119 120 121 122 123
			}
		}
	}
}

/*
124
 * This is for core internal IRQs
B
Bryan Wu 已提交
125 126
 */

127
static void bfin_ack_noop(unsigned int irq)
B
Bryan Wu 已提交
128 129 130 131 132 133
{
	/* Dummy function.  */
}

static void bfin_core_mask_irq(unsigned int irq)
{
134
	bfin_irq_flags &= ~(1 << irq);
135 136
	if (!irqs_disabled_hw())
		local_irq_enable_hw();
B
Bryan Wu 已提交
137 138 139 140
}

static void bfin_core_unmask_irq(unsigned int irq)
{
141
	bfin_irq_flags |= 1 << irq;
B
Bryan Wu 已提交
142 143
	/*
	 * If interrupts are enabled, IMASK must contain the same value
144
	 * as bfin_irq_flags.  Make sure that invariant holds.  If interrupts
B
Bryan Wu 已提交
145 146 147
	 * are currently disabled we need not do anything; one of the
	 * callers will take care of setting IMASK to the proper value
	 * when reenabling interrupts.
148
	 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
B
Bryan Wu 已提交
149 150
	 * what we need.
	 */
151 152
	if (!irqs_disabled_hw())
		local_irq_enable_hw();
B
Bryan Wu 已提交
153 154 155 156 157
	return;
}

static void bfin_internal_mask_irq(unsigned int irq)
{
158 159
	unsigned long flags;

160
#ifdef CONFIG_BF53x
161
	local_irq_save_hw(flags);
B
Bryan Wu 已提交
162
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
163
			     ~(1 << SIC_SYSIRQ(irq)));
164 165
#else
	unsigned mask_bank, mask_bit;
166
	local_irq_save_hw(flags);
167 168
	mask_bank = SIC_SYSIRQ(irq) / 32;
	mask_bit = SIC_SYSIRQ(irq) % 32;
169 170
	bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
			     ~(1 << mask_bit));
171 172 173 174
#ifdef CONFIG_SMP
	bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
			     ~(1 << mask_bit));
#endif
175
#endif
176
	local_irq_restore_hw(flags);
B
Bryan Wu 已提交
177 178
}

179 180 181 182
#ifdef CONFIG_SMP
static void bfin_internal_unmask_irq_affinity(unsigned int irq,
		const struct cpumask *affinity)
#else
B
Bryan Wu 已提交
183
static void bfin_internal_unmask_irq(unsigned int irq)
184
#endif
B
Bryan Wu 已提交
185
{
186 187
	unsigned long flags;

188
#ifdef CONFIG_BF53x
189
	local_irq_save_hw(flags);
B
Bryan Wu 已提交
190
	bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
191
			     (1 << SIC_SYSIRQ(irq)));
192 193
#else
	unsigned mask_bank, mask_bit;
194
	local_irq_save_hw(flags);
195 196
	mask_bank = SIC_SYSIRQ(irq) / 32;
	mask_bit = SIC_SYSIRQ(irq) % 32;
197
#ifdef CONFIG_SMP
198 199 200 201 202 203 204 205 206 207
	if (cpumask_test_cpu(0, affinity))
#endif
		bfin_write_SIC_IMASK(mask_bank,
			bfin_read_SIC_IMASK(mask_bank) |
			(1 << mask_bit));
#ifdef CONFIG_SMP
	if (cpumask_test_cpu(1, affinity))
		bfin_write_SICB_IMASK(mask_bank,
			bfin_read_SICB_IMASK(mask_bank) |
			(1 << mask_bit));
208
#endif
209
#endif
210
	local_irq_restore_hw(flags);
B
Bryan Wu 已提交
211 212
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
#ifdef CONFIG_SMP
static void bfin_internal_unmask_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	bfin_internal_unmask_irq_affinity(irq, desc->affinity);
}

static int bfin_internal_set_affinity(unsigned int irq, const struct cpumask *mask)
{
	bfin_internal_mask_irq(irq);
	bfin_internal_unmask_irq_affinity(irq, mask);

	return 0;
}
#endif

229 230 231
#ifdef CONFIG_PM
int bfin_internal_set_wake(unsigned int irq, unsigned int state)
{
232
	u32 bank, bit, wakeup = 0;
233
	unsigned long flags;
234 235
	bank = SIC_SYSIRQ(irq) / 32;
	bit = SIC_SYSIRQ(irq) % 32;
236

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	switch (irq) {
#ifdef IRQ_RTC
	case IRQ_RTC:
	wakeup |= WAKE;
	break;
#endif
#ifdef IRQ_CAN0_RX
	case IRQ_CAN0_RX:
	wakeup |= CANWE;
	break;
#endif
#ifdef IRQ_CAN1_RX
	case IRQ_CAN1_RX:
	wakeup |= CANWE;
	break;
#endif
#ifdef IRQ_USB_INT0
	case IRQ_USB_INT0:
	wakeup |= USBWE;
	break;
#endif
258
#ifdef CONFIG_BF54x
259 260 261 262 263 264 265 266
	case IRQ_CNT:
	wakeup |= ROTWE;
	break;
#endif
	default:
	break;
	}

267
	local_irq_save_hw(flags);
268

269
	if (state) {
270
		bfin_sic_iwr[bank] |= (1 << bit);
271 272 273
		vr_wakeup  |= wakeup;

	} else {
274
		bfin_sic_iwr[bank] &= ~(1 << bit);
275 276
		vr_wakeup  &= ~wakeup;
	}
277

278
	local_irq_restore_hw(flags);
279 280 281 282 283

	return 0;
}
#endif

B
Bryan Wu 已提交
284
static struct irq_chip bfin_core_irqchip = {
285
	.name = "CORE",
286
	.ack = bfin_ack_noop,
B
Bryan Wu 已提交
287 288 289 290 291
	.mask = bfin_core_mask_irq,
	.unmask = bfin_core_unmask_irq,
};

static struct irq_chip bfin_internal_irqchip = {
292
	.name = "INTN",
293
	.ack = bfin_ack_noop,
B
Bryan Wu 已提交
294 295
	.mask = bfin_internal_mask_irq,
	.unmask = bfin_internal_unmask_irq,
296 297 298
	.mask_ack = bfin_internal_mask_irq,
	.disable = bfin_internal_mask_irq,
	.enable = bfin_internal_unmask_irq,
299 300 301
#ifdef CONFIG_SMP
	.set_affinity = bfin_internal_set_affinity,
#endif
302 303 304
#ifdef CONFIG_PM
	.set_wake = bfin_internal_set_wake,
#endif
B
Bryan Wu 已提交
305 306
};

307 308 309 310 311 312 313 314 315 316 317 318 319
static void bfin_handle_irq(unsigned irq)
{
#ifdef CONFIG_IPIPE
	struct pt_regs regs;    /* Contents not used. */
	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, &regs);
	ipipe_trace_irq_exit(irq);
#else /* !CONFIG_IPIPE */
	struct irq_desc *desc = irq_desc + irq;
	desc->handle_irq(irq, desc);
#endif  /* !CONFIG_IPIPE */
}

B
Bryan Wu 已提交
320 321 322 323 324 325
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
static int error_int_mask;

static void bfin_generic_error_mask_irq(unsigned int irq)
{
	error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
326 327
	if (!error_int_mask)
		bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
B
Bryan Wu 已提交
328 329 330 331
}

static void bfin_generic_error_unmask_irq(unsigned int irq)
{
332
	bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
B
Bryan Wu 已提交
333 334 335 336
	error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
}

static struct irq_chip bfin_generic_error_irqchip = {
337
	.name = "ERROR",
338 339
	.ack = bfin_ack_noop,
	.mask_ack = bfin_generic_error_mask_irq,
B
Bryan Wu 已提交
340 341 342 343 344
	.mask = bfin_generic_error_mask_irq,
	.unmask = bfin_generic_error_unmask_irq,
};

static void bfin_demux_error_irq(unsigned int int_err_irq,
345
				 struct irq_desc *inta_desc)
B
Bryan Wu 已提交
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
{
	int irq = 0;

#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
	if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
		irq = IRQ_MAC_ERROR;
	else
#endif
	if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
		irq = IRQ_SPORT0_ERROR;
	else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
		irq = IRQ_SPORT1_ERROR;
	else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
		irq = IRQ_PPI_ERROR;
	else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
		irq = IRQ_CAN_ERROR;
	else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
		irq = IRQ_SPI_ERROR;
364
	else if ((bfin_read_UART0_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
B
Bryan Wu 已提交
365
		irq = IRQ_UART0_ERROR;
366
	else if ((bfin_read_UART1_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
B
Bryan Wu 已提交
367 368 369
		irq = IRQ_UART1_ERROR;

	if (irq) {
370 371 372
		if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR)))
			bfin_handle_irq(irq);
		else {
B
Bryan Wu 已提交
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403

			switch (irq) {
			case IRQ_PPI_ERROR:
				bfin_write_PPI_STATUS(PPI_ERR_MASK);
				break;
#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
			case IRQ_MAC_ERROR:
				bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
				break;
#endif
			case IRQ_SPORT0_ERROR:
				bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
				break;

			case IRQ_SPORT1_ERROR:
				bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
				break;

			case IRQ_CAN_ERROR:
				bfin_write_CAN_GIS(CAN_ERR_MASK);
				break;

			case IRQ_SPI_ERROR:
				bfin_write_SPI_STAT(SPI_ERR_MASK);
				break;

			default:
				break;
			}

			pr_debug("IRQ %d:"
404 405
				 " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
				 irq);
B
Bryan Wu 已提交
406 407 408 409 410
		}
	} else
		printk(KERN_ERR
		       "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
		       " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
411
		       __func__, __FILE__, __LINE__);
B
Bryan Wu 已提交
412 413 414 415

}
#endif				/* BF537_GENERIC_ERROR_INT_DEMUX */

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
static int mac_stat_int_mask;

static void bfin_mac_status_ack_irq(unsigned int irq)
{
	switch (irq) {
	case IRQ_MAC_MMCINT:
		bfin_write_EMAC_MMC_TIRQS(
			bfin_read_EMAC_MMC_TIRQE() &
			bfin_read_EMAC_MMC_TIRQS());
		bfin_write_EMAC_MMC_RIRQS(
			bfin_read_EMAC_MMC_RIRQE() &
			bfin_read_EMAC_MMC_RIRQS());
		break;
	case IRQ_MAC_RXFSINT:
		bfin_write_EMAC_RX_STKY(
			bfin_read_EMAC_RX_IRQE() &
			bfin_read_EMAC_RX_STKY());
		break;
	case IRQ_MAC_TXFSINT:
		bfin_write_EMAC_TX_STKY(
			bfin_read_EMAC_TX_IRQE() &
			bfin_read_EMAC_TX_STKY());
		break;
	case IRQ_MAC_WAKEDET:
		 bfin_write_EMAC_WKUP_CTL(
			bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
		break;
	default:
		/* These bits are W1C */
		bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
		break;
	}
}

static void bfin_mac_status_mask_irq(unsigned int irq)
{
	mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
	switch (irq) {
	case IRQ_MAC_PHYINT:
		bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
		break;
	default:
		break;
	}
#else
	if (!mac_stat_int_mask)
		bfin_internal_mask_irq(IRQ_MAC_ERROR);
#endif
	bfin_mac_status_ack_irq(irq);
}

static void bfin_mac_status_unmask_irq(unsigned int irq)
{
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
	switch (irq) {
	case IRQ_MAC_PHYINT:
		bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
		break;
	default:
		break;
	}
#else
	if (!mac_stat_int_mask)
		bfin_internal_unmask_irq(IRQ_MAC_ERROR);
#endif
	mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
}

#ifdef CONFIG_PM
int bfin_mac_status_set_wake(unsigned int irq, unsigned int state)
{
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
	return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
#else
	return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
#endif
}
#endif

static struct irq_chip bfin_mac_status_irqchip = {
	.name = "MACST",
	.ack = bfin_ack_noop,
	.mask_ack = bfin_mac_status_mask_irq,
	.mask = bfin_mac_status_mask_irq,
	.unmask = bfin_mac_status_unmask_irq,
#ifdef CONFIG_PM
	.set_wake = bfin_mac_status_set_wake,
#endif
};

static void bfin_demux_mac_status_irq(unsigned int int_err_irq,
				 struct irq_desc *inta_desc)
{
	int i, irq = 0;
	u32 status = bfin_read_EMAC_SYSTAT();

	for (i = 0; i < (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
		if (status & (1L << i)) {
			irq = IRQ_MAC_PHYINT + i;
			break;
		}

	if (irq) {
		if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
			bfin_handle_irq(irq);
		} else {
			bfin_mac_status_ack_irq(irq);
			pr_debug("IRQ %d:"
				 " MASKED MAC ERROR INTERRUPT ASSERTED\n",
				 irq);
		}
	} else
		printk(KERN_ERR
		       "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
		       " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
		       __func__, __FILE__, __LINE__);
}
#endif

537 538
static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
{
539
#ifdef CONFIG_IPIPE
540
	_set_irq_handler(irq, handle_level_irq);
541
#else
542 543 544 545
	struct irq_desc *desc = irq_desc + irq;
	/* May not call generic set_irq_handler() due to spinlock
	   recursion. */
	desc->handle_irq = handle;
546
#endif
547 548
}

549
static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
550
extern void bfin_gpio_irq_prepare(unsigned gpio);
551

552 553
#if !defined(CONFIG_BF54x)

B
Bryan Wu 已提交
554 555
static void bfin_gpio_ack_irq(unsigned int irq)
{
556 557 558 559
	/* AFAIK ack_irq in case mask_ack is provided
	 * get's only called for edge sense irqs
	 */
	set_gpio_data(irq_to_gpio(irq), 0);
B
Bryan Wu 已提交
560 561 562 563
}

static void bfin_gpio_mask_ack_irq(unsigned int irq)
{
564 565
	struct irq_desc *desc = irq_desc + irq;
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
566

567
	if (desc->handle_irq == handle_edge_irq)
B
Bryan Wu 已提交
568 569 570 571 572 573 574
		set_gpio_data(gpionr, 0);

	set_gpio_maska(gpionr, 0);
}

static void bfin_gpio_mask_irq(unsigned int irq)
{
575
	set_gpio_maska(irq_to_gpio(irq), 0);
B
Bryan Wu 已提交
576 577 578 579
}

static void bfin_gpio_unmask_irq(unsigned int irq)
{
580
	set_gpio_maska(irq_to_gpio(irq), 1);
B
Bryan Wu 已提交
581 582 583 584
}

static unsigned int bfin_gpio_irq_startup(unsigned int irq)
{
585
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
586

587
	if (__test_and_set_bit(gpionr, gpio_enabled))
588
		bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
589 590 591

	bfin_gpio_unmask_irq(irq);

592
	return 0;
B
Bryan Wu 已提交
593 594 595 596
}

static void bfin_gpio_irq_shutdown(unsigned int irq)
{
597 598
	u32 gpionr = irq_to_gpio(irq);

B
Bryan Wu 已提交
599
	bfin_gpio_mask_irq(irq);
600
	__clear_bit(gpionr, gpio_enabled);
601
	bfin_gpio_irq_free(gpionr);
B
Bryan Wu 已提交
602 603 604 605
}

static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
{
606 607
	int ret;
	char buf[16];
608
	u32 gpionr = irq_to_gpio(irq);
B
Bryan Wu 已提交
609 610 611

	if (type == IRQ_TYPE_PROBE) {
		/* only probe unenabled GPIO interrupt lines */
612
		if (test_bit(gpionr, gpio_enabled))
B
Bryan Wu 已提交
613 614 615 616 617
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
618
		    IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
619

620 621 622 623 624
		snprintf(buf, 16, "gpio-irq%d", irq);
		ret = bfin_gpio_irq_request(gpionr, buf);
		if (ret)
			return ret;

625
		if (__test_and_set_bit(gpionr, gpio_enabled))
626
			bfin_gpio_irq_prepare(gpionr);
B
Bryan Wu 已提交
627 628

	} else {
629
		__clear_bit(gpionr, gpio_enabled);
B
Bryan Wu 已提交
630 631 632
		return 0;
	}

633
	set_gpio_inen(gpionr, 0);
B
Bryan Wu 已提交
634 635 636 637 638 639 640 641 642 643 644 645 646
	set_gpio_dir(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
	    == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
		set_gpio_both(gpionr, 1);
	else
		set_gpio_both(gpionr, 0);

	if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
		set_gpio_polar(gpionr, 1);	/* low or falling edge denoted by one */
	else
		set_gpio_polar(gpionr, 0);	/* high or rising edge denoted by zero */

647 648 649 650 651 652 653 654 655 656
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		set_gpio_edge(gpionr, 1);
		set_gpio_inen(gpionr, 1);
		set_gpio_data(gpionr, 0);

	} else {
		set_gpio_edge(gpionr, 0);
		set_gpio_inen(gpionr, 1);
	}

B
Bryan Wu 已提交
657
	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
658
		bfin_set_irq_handler(irq, handle_edge_irq);
B
Bryan Wu 已提交
659
	else
660
		bfin_set_irq_handler(irq, handle_level_irq);
B
Bryan Wu 已提交
661 662 663 664

	return 0;
}

665 666 667
#ifdef CONFIG_PM
int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
{
668
	return gpio_pm_wakeup_ctrl(irq_to_gpio(irq), state);
669 670 671
}
#endif

672 673
static void bfin_demux_gpio_irq(unsigned int inta_irq,
				struct irq_desc *desc)
B
Bryan Wu 已提交
674
{
675 676 677 678 679 680 681 682 683 684 685 686 687
	unsigned int i, gpio, mask, irq, search = 0;

	switch (inta_irq) {
#if defined(CONFIG_BF53x)
	case IRQ_PROG_INTA:
		irq = IRQ_PF0;
		search = 1;
		break;
# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
	case IRQ_MAC_RX:
		irq = IRQ_PH0;
		break;
# endif
688 689 690 691
#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
692
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	case IRQ_PORTF_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PORTG_INTA:
		irq = IRQ_PG0;
		break;
	case IRQ_PORTH_INTA:
		irq = IRQ_PH0;
		break;
#elif defined(CONFIG_BF561)
	case IRQ_PROG0_INTA:
		irq = IRQ_PF0;
		break;
	case IRQ_PROG1_INTA:
		irq = IRQ_PF16;
		break;
	case IRQ_PROG2_INTA:
		irq = IRQ_PF32;
		break;
#endif
	default:
		BUG();
		return;
	}

	if (search) {
719
		for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
720 721
			irq += i;

722
			mask = get_gpiop_data(i) & get_gpiop_maska(i);
723 724

			while (mask) {
725 726
				if (mask & 1)
					bfin_handle_irq(irq);
727 728
				irq++;
				mask >>= 1;
B
Bryan Wu 已提交
729 730
			}
		}
731 732
	} else {
			gpio = irq_to_gpio(irq);
733
			mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
734 735

			do {
736 737
				if (mask & 1)
					bfin_handle_irq(irq);
738 739 740
				irq++;
				mask >>= 1;
			} while (mask);
B
Bryan Wu 已提交
741
	}
742

B
Bryan Wu 已提交
743 744
}

745
#else				/* CONFIG_BF54x */
746 747 748 749 750 751 752 753 754 755 756

#define NR_PINT_SYS_IRQS	4
#define NR_PINT_BITS		32
#define NR_PINTS		160
#define IRQ_NOT_AVAIL		0xFF

#define PINT_2_BANK(x)		((x) >> 5)
#define PINT_2_BIT(x)		((x) & 0x1F)
#define PINT_BIT(x)		(1 << (PINT_2_BIT(x)))

static unsigned char irq2pint_lut[NR_PINTS];
757
static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778

struct pin_int_t {
	unsigned int mask_set;
	unsigned int mask_clear;
	unsigned int request;
	unsigned int assign;
	unsigned int edge_set;
	unsigned int edge_clear;
	unsigned int invert_set;
	unsigned int invert_clear;
	unsigned int pinstate;
	unsigned int latch;
};

static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
	(struct pin_int_t *)PINT0_MASK_SET,
	(struct pin_int_t *)PINT1_MASK_SET,
	(struct pin_int_t *)PINT2_MASK_SET,
	(struct pin_int_t *)PINT3_MASK_SET,
};

779
inline unsigned int get_irq_base(u32 bank, u8 bmap)
780
{
781
	unsigned int irq_base;
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813

	if (bank < 2) {		/*PA-PB */
		irq_base = IRQ_PA0 + bmap * 16;
	} else {		/*PC-PJ */
		irq_base = IRQ_PC0 + bmap * 16;
	}

	return irq_base;
}

	/* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
void init_pint_lut(void)
{
	u16 bank, bit, irq_base, bit_pos;
	u32 pint_assign;
	u8 bmap;

	memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));

	for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {

		pint_assign = pint[bank]->assign;

		for (bit = 0; bit < NR_PINT_BITS; bit++) {

			bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;

			irq_base = get_irq_base(bank, bmap);

			irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
			bit_pos = bit + bank * NR_PINT_BITS;

814
			pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
815 816 817 818 819 820 821
			irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
		}
	}
}

static void bfin_gpio_ack_irq(unsigned int irq)
{
822 823
	struct irq_desc *desc = irq_desc + irq;
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
824
	u32 pintbit = PINT_BIT(pint_val);
825
	u32 bank = PINT_2_BANK(pint_val);
826

827
	if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
828 829 830 831 832 833
		if (pint[bank]->invert_set & pintbit)
			pint[bank]->invert_clear = pintbit;
		else
			pint[bank]->invert_set = pintbit;
	}
	pint[bank]->request = pintbit;
834 835 836 837 838

}

static void bfin_gpio_mask_ack_irq(unsigned int irq)
{
839 840
	struct irq_desc *desc = irq_desc + irq;
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
841
	u32 pintbit = PINT_BIT(pint_val);
842
	u32 bank = PINT_2_BANK(pint_val);
843

844
	if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
845 846 847 848 849 850
		if (pint[bank]->invert_set & pintbit)
			pint[bank]->invert_clear = pintbit;
		else
			pint[bank]->invert_set = pintbit;
	}

851 852
	pint[bank]->request = pintbit;
	pint[bank]->mask_clear = pintbit;
853 854 855 856
}

static void bfin_gpio_mask_irq(unsigned int irq)
{
857
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
858 859 860 861 862 863

	pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
}

static void bfin_gpio_unmask_irq(unsigned int irq)
{
864
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
865
	u32 pintbit = PINT_BIT(pint_val);
866
	u32 bank = PINT_2_BANK(pint_val);
867

868 869
	pint[bank]->request = pintbit;
	pint[bank]->mask_set = pintbit;
870 871 872 873
}

static unsigned int bfin_gpio_irq_startup(unsigned int irq)
{
874 875
	u32 gpionr = irq_to_gpio(irq);
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
876

877 878 879 880
	if (pint_val == IRQ_NOT_AVAIL) {
		printk(KERN_ERR
		"GPIO IRQ %d :Not in PINT Assign table "
		"Reconfigure Interrupt to Port Assignemt\n", irq);
881
		return -ENODEV;
882
	}
883

884
	if (__test_and_set_bit(gpionr, gpio_enabled))
885
		bfin_gpio_irq_prepare(gpionr);
886 887 888

	bfin_gpio_unmask_irq(irq);

889
	return 0;
890 891 892 893
}

static void bfin_gpio_irq_shutdown(unsigned int irq)
{
894
	u32 gpionr = irq_to_gpio(irq);
895

896
	bfin_gpio_mask_irq(irq);
897
	__clear_bit(gpionr, gpio_enabled);
898
	bfin_gpio_irq_free(gpionr);
899 900 901 902
}

static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
{
903 904
	int ret;
	char buf[16];
905 906
	u32 gpionr = irq_to_gpio(irq);
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
907
	u32 pintbit = PINT_BIT(pint_val);
908
	u32 bank = PINT_2_BANK(pint_val);
909 910 911 912 913 914

	if (pint_val == IRQ_NOT_AVAIL)
		return -ENODEV;

	if (type == IRQ_TYPE_PROBE) {
		/* only probe unenabled GPIO interrupt lines */
915
		if (test_bit(gpionr, gpio_enabled))
916 917 918 919 920 921
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
		    IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
922 923 924 925 926 927

		snprintf(buf, 16, "gpio-irq%d", irq);
		ret = bfin_gpio_irq_request(gpionr, buf);
		if (ret)
			return ret;

928
		if (__test_and_set_bit(gpionr, gpio_enabled))
929
			bfin_gpio_irq_prepare(gpionr);
930 931

	} else {
932
		__clear_bit(gpionr, gpio_enabled);
933 934 935 936
		return 0;
	}

	if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
937
		pint[bank]->invert_set = pintbit;	/* low or falling edge denoted by one */
938
	else
939
		pint[bank]->invert_clear = pintbit;	/* high or rising edge denoted by zero */
940

941 942 943 944 945 946 947 948 949 950
	if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
	    == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		if (gpio_get_value(gpionr))
			pint[bank]->invert_set = pintbit;
		else
			pint[bank]->invert_clear = pintbit;
	}

	if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
		pint[bank]->edge_set = pintbit;
951
		bfin_set_irq_handler(irq, handle_edge_irq);
952 953
	} else {
		pint[bank]->edge_clear = pintbit;
954
		bfin_set_irq_handler(irq, handle_level_irq);
955 956
	}

957 958 959
	return 0;
}

960 961 962 963 964 965 966
#ifdef CONFIG_PM
u32 pint_saved_masks[NR_PINT_SYS_IRQS];
u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];

int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
{
	u32 pint_irq;
967
	u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	u32 bank = PINT_2_BANK(pint_val);
	u32 pintbit = PINT_BIT(pint_val);

	switch (bank) {
	case 0:
		pint_irq = IRQ_PINT0;
		break;
	case 2:
		pint_irq = IRQ_PINT2;
		break;
	case 3:
		pint_irq = IRQ_PINT3;
		break;
	case 1:
		pint_irq = IRQ_PINT1;
		break;
	default:
		return -EINVAL;
	}

	bfin_internal_set_wake(pint_irq, state);

	if (state)
		pint_wakeup_masks[bank] |= pintbit;
	else
		pint_wakeup_masks[bank] &= ~pintbit;

	return 0;
}

u32 bfin_pm_setup(void)
{
	u32 val, i;

	for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
		val = pint[i]->mask_clear;
		pint_saved_masks[i] = val;
		if (val ^ pint_wakeup_masks[i]) {
			pint[i]->mask_clear = val;
			pint[i]->mask_set = pint_wakeup_masks[i];
		}
	}

	return 0;
}

void bfin_pm_restore(void)
{
	u32 i, val;

	for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
		val = pint_saved_masks[i];
		if (val ^ pint_wakeup_masks[i]) {
			pint[i]->mask_clear = pint[i]->mask_clear;
			pint[i]->mask_set = val;
		}
	}
}
#endif

1028 1029
static void bfin_demux_gpio_irq(unsigned int inta_irq,
				struct irq_desc *desc)
1030
{
1031
	u32 bank, pint_val;
1032 1033
	u32 request, irq;

1034
	switch (inta_irq) {
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	case IRQ_PINT0:
		bank = 0;
		break;
	case IRQ_PINT2:
		bank = 2;
		break;
	case IRQ_PINT3:
		bank = 3;
		break;
	case IRQ_PINT1:
		bank = 1;
		break;
1047 1048
	default:
		return;
1049 1050 1051 1052 1053 1054 1055 1056
	}

	pint_val = bank * NR_PINT_BITS;

	request = pint[bank]->request;

	while (request) {
		if (request & 1) {
1057
			irq = pint2irq_lut[pint_val] + SYS_IRQS;
1058
			bfin_handle_irq(irq);
1059 1060 1061 1062 1063 1064
		}
		pint_val++;
		request >>= 1;
	}

}
1065
#endif
B
Bryan Wu 已提交
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static struct irq_chip bfin_gpio_irqchip = {
	.name = "GPIO",
	.ack = bfin_gpio_ack_irq,
	.mask = bfin_gpio_mask_irq,
	.mask_ack = bfin_gpio_mask_ack_irq,
	.unmask = bfin_gpio_unmask_irq,
	.disable = bfin_gpio_mask_irq,
	.enable = bfin_gpio_unmask_irq,
	.set_type = bfin_gpio_irq_type,
	.startup = bfin_gpio_irq_startup,
	.shutdown = bfin_gpio_irq_shutdown,
#ifdef CONFIG_PM
	.set_wake = bfin_gpio_set_wake,
#endif
};

1083
void __cpuinit init_exception_vectors(void)
1084
{
1085 1086 1087 1088 1089
	/* cannot program in software:
	 * evt0 - emulation (jtag)
	 * evt1 - reset
	 */
	bfin_write_EVT2(evt_nmi);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	bfin_write_EVT3(trap);
	bfin_write_EVT5(evt_ivhw);
	bfin_write_EVT6(evt_timer);
	bfin_write_EVT7(evt_evt7);
	bfin_write_EVT8(evt_evt8);
	bfin_write_EVT9(evt_evt9);
	bfin_write_EVT10(evt_evt10);
	bfin_write_EVT11(evt_evt11);
	bfin_write_EVT12(evt_evt12);
	bfin_write_EVT13(evt_evt13);
1100
	bfin_write_EVT14(evt_evt14);
1101 1102 1103 1104
	bfin_write_EVT15(evt_system_call);
	CSYNC();
}

B
Bryan Wu 已提交
1105 1106 1107 1108
/*
 * This function should be called during kernel startup to initialize
 * the BFin IRQ handling routines.
 */
1109

B
Bryan Wu 已提交
1110 1111 1112 1113 1114
int __init init_arch_irq(void)
{
	int irq;
	unsigned long ilat = 0;
	/*  Disable all the peripheral intrs  - page 4-29 HW Ref manual */
1115 1116
#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
	|| defined(BF538_FAMILY) || defined(CONFIG_BF51x)
1117 1118
	bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
1119
# ifdef CONFIG_BF54x
1120
	bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
1121
# endif
1122 1123 1124 1125
# ifdef CONFIG_SMP
	bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
	bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
# endif
1126
#else
B
Bryan Wu 已提交
1127
	bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
1128
#endif
B
Bryan Wu 已提交
1129 1130 1131

	local_irq_disable();

1132
#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
1133 1134 1135 1136
	/* Clear EMAC Interrupt Status bits so we can demux it later */
	bfin_write_EMAC_SYSTAT(-1);
#endif

1137 1138
#ifdef CONFIG_BF54x
# ifdef CONFIG_PINTx_REASSIGN
1139 1140 1141 1142
	pint[0]->assign = CONFIG_PINT0_ASSIGN;
	pint[1]->assign = CONFIG_PINT1_ASSIGN;
	pint[2]->assign = CONFIG_PINT2_ASSIGN;
	pint[3]->assign = CONFIG_PINT3_ASSIGN;
1143
# endif
1144 1145 1146 1147 1148
	/* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
	init_pint_lut();
#endif

	for (irq = 0; irq <= SYS_IRQS; irq++) {
B
Bryan Wu 已提交
1149 1150 1151 1152 1153
		if (irq <= IRQ_CORETMR)
			set_irq_chip(irq, &bfin_core_irqchip);
		else
			set_irq_chip(irq, &bfin_internal_irqchip);

1154
		switch (irq) {
1155
#if defined(CONFIG_BF53x)
1156
		case IRQ_PROG_INTA:
1157
# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
1158
		case IRQ_MAC_RX:
1159
# endif
1160
#elif defined(CONFIG_BF54x)
1161 1162 1163 1164
		case IRQ_PINT0:
		case IRQ_PINT1:
		case IRQ_PINT2:
		case IRQ_PINT3:
1165
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
1166 1167 1168
		case IRQ_PORTF_INTA:
		case IRQ_PORTG_INTA:
		case IRQ_PORTH_INTA:
1169
#elif defined(CONFIG_BF561)
1170 1171 1172
		case IRQ_PROG0_INTA:
		case IRQ_PROG1_INTA:
		case IRQ_PROG2_INTA:
1173 1174
#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
		case IRQ_PORTF_INTA:
B
Bryan Wu 已提交
1175
#endif
1176 1177 1178
			set_irq_chained_handler(irq,
						bfin_demux_gpio_irq);
			break;
B
Bryan Wu 已提交
1179
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
1180
		case IRQ_GENERIC_ERROR:
1181
			set_irq_chained_handler(irq, bfin_demux_error_irq);
1182
			break;
B
Bryan Wu 已提交
1183
#endif
1184 1185 1186 1187 1188
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
		case IRQ_MAC_ERROR:
			set_irq_chained_handler(irq, bfin_demux_mac_status_irq);
			break;
#endif
1189 1190 1191 1192 1193 1194
#ifdef CONFIG_SMP
		case IRQ_SUPPLE_0:
		case IRQ_SUPPLE_1:
			set_irq_handler(irq, handle_percpu_irq);
			break;
#endif
1195

1196 1197 1198 1199 1200 1201
#ifdef CONFIG_TICKSOURCE_CORETMR
		case IRQ_CORETMR:
# ifdef CONFIG_SMP
			set_irq_handler(irq, handle_percpu_irq);
			break;
# else
1202 1203
			set_irq_handler(irq, handle_simple_irq);
			break;
1204
# endif
1205
#endif
1206 1207 1208

#ifdef CONFIG_TICKSOURCE_GPTMR0
		case IRQ_TIMER0:
1209 1210
			set_irq_handler(irq, handle_simple_irq);
			break;
1211 1212 1213
#endif

#ifdef CONFIG_IPIPE
1214 1215 1216
		default:
			set_irq_handler(irq, handle_level_irq);
			break;
1217
#else /* !CONFIG_IPIPE */
1218
		default:
1219 1220
			set_irq_handler(irq, handle_simple_irq);
			break;
1221
#endif /* !CONFIG_IPIPE */
1222
		}
B
Bryan Wu 已提交
1223
	}
1224

B
Bryan Wu 已提交
1225
#ifdef BF537_GENERIC_ERROR_INT_DEMUX
1226 1227 1228
	for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
		set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
					 handle_level_irq);
1229 1230 1231
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
	set_irq_chained_handler(IRQ_MAC_ERROR, bfin_demux_mac_status_irq);
#endif
B
Bryan Wu 已提交
1232 1233
#endif

1234 1235 1236 1237 1238
#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
	for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
		set_irq_chip_and_handler(irq, &bfin_mac_status_irqchip,
					 handle_level_irq);
#endif
1239
	/* if configured as edge, then will be changed to do_edge_IRQ */
1240 1241
	for (irq = GPIO_IRQ_BASE;
		irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
1242 1243
		set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
					 handle_level_irq);
1244

B
Bryan Wu 已提交
1245 1246 1247 1248 1249 1250 1251
	bfin_write_IMASK(0);
	CSYNC();
	ilat = bfin_read_ILAT();
	CSYNC();
	bfin_write_ILAT(ilat);
	CSYNC();

1252
	printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
1253
	/* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
B
Bryan Wu 已提交
1254 1255 1256 1257 1258 1259 1260
	 * local_irq_enable()
	 */
	program_IAR();
	/* Therefore it's better to setup IARs before interrupts enabled */
	search_IAR();

	/* Enable interrupts IVG7-15 */
1261
	bfin_irq_flags |= IMASK_IVG15 |
B
Bryan Wu 已提交
1262
	    IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1263
	    IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
B
Bryan Wu 已提交
1264

1265 1266 1267
	/* This implicitly covers ANOMALY_05000171
	 * Boot-ROM code modifies SICA_IWRx wakeup registers
	 */
1268
#ifdef SIC_IWR0
1269
	bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
1270
# ifdef SIC_IWR1
1271
	/* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
1272 1273 1274 1275
	 * will screw up the bootrom as it relies on MDMA0/1 waking it
	 * up from IDLE instructions.  See this report for more info:
	 * http://blackfin.uclinux.org/gf/tracker/4323
	 */
1276 1277 1278 1279
	if (ANOMALY_05000435)
		bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
	else
		bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
1280 1281
# endif
# ifdef SIC_IWR2
1282
	bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
1283 1284
# endif
#else
1285
	bfin_write_SIC_IWR(IWR_DISABLE_ALL);
1286 1287
#endif

B
Bryan Wu 已提交
1288 1289 1290 1291
	return 0;
}

#ifdef CONFIG_DO_IRQ_L1
1292
__attribute__((l1_text))
B
Bryan Wu 已提交
1293 1294 1295 1296 1297 1298 1299 1300
#endif
void do_irq(int vec, struct pt_regs *fp)
{
	if (vec == EVT_IVTMR_P) {
		vec = IRQ_CORETMR;
	} else {
		struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
		struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1301
#if defined(SIC_ISR0) || defined(SICA_ISR0)
1302
		unsigned long sic_status[3];
B
Bryan Wu 已提交
1303

1304
		if (smp_processor_id()) {
1305
# ifdef SICB_ISR0
1306 1307 1308
			/* This will be optimized out in UP mode. */
			sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
			sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1309
# endif
1310 1311 1312 1313
		} else {
			sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
			sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
		}
1314
# ifdef SIC_ISR2
1315
		sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1316
# endif
1317
		for (;; ivg++) {
1318 1319 1320 1321
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return;
			}
1322
			if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1323 1324 1325 1326
				break;
		}
#else
		unsigned long sic_status;
1327

B
Bryan Wu 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336
		sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();

		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return;
			} else if (sic_status & ivg->isrflag)
				break;
		}
1337
#endif
B
Bryan Wu 已提交
1338 1339 1340 1341
		vec = ivg->irqno;
	}
	asm_do_IRQ(vec, fp);
}
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

#ifdef CONFIG_IPIPE

int __ipipe_get_irq_priority(unsigned irq)
{
	int ient, prio;

	if (irq <= IRQ_CORETMR)
		return irq;

	for (ient = 0; ient < NR_PERI_INTS; ient++) {
		struct ivgx *ivg = ivg_table + ient;
		if (ivg->irqno == irq) {
			for (prio = 0; prio <= IVG13-IVG7; prio++) {
				if (ivg7_13[prio].ifirst <= ivg &&
				    ivg7_13[prio].istop > ivg)
					return IVG7 + prio;
			}
		}
	}

	return IVG15;
}

/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
#ifdef CONFIG_DO_IRQ_L1
__attribute__((l1_text))
#endif
asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
{
1372
	struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
1373
	struct ipipe_domain *this_domain = __ipipe_current_domain;
1374 1375
	struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
	struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
1376
	int irq, s;
1377

1378
	if (likely(vec == EVT_IVTMR_P))
1379
		irq = IRQ_CORETMR;
1380
	else {
1381
#if defined(SIC_ISR0) || defined(SICA_ISR0)
1382 1383 1384 1385
		unsigned long sic_status[3];

		sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
		sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1386
# ifdef SIC_ISR2
1387
		sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1388
# endif
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return 0;
			}
			if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
				break;
		}
#else
		unsigned long sic_status;

		sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();

		for (;; ivg++) {
			if (ivg >= ivg_stop) {
				atomic_inc(&num_spurious);
				return 0;
			} else if (sic_status & ivg->isrflag)
				break;
		}
#endif
1410 1411
		irq = ivg->irqno;
	}
1412 1413

	if (irq == IRQ_SYSTMR) {
1414
#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
1415
		bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
1416
#endif
1417 1418 1419
		/* This is basically what we need from the register frame. */
		__raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
		__raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
1420
		if (this_domain != ipipe_root_domain)
1421
			__raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
1422 1423
		else
			__raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
1424 1425
	}

1426 1427 1428 1429
	if (this_domain == ipipe_root_domain) {
		s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
		barrier();
	}
1430 1431 1432

	ipipe_trace_irq_entry(irq);
	__ipipe_handle_irq(irq, regs);
1433
	ipipe_trace_irq_exit(irq);
1434

1435 1436 1437 1438 1439 1440 1441
	if (this_domain == ipipe_root_domain) {
		set_thread_flag(TIF_IRQ_SYNC);
		if (!s) {
			__clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
			return !test_bit(IPIPE_STALL_FLAG, &p->status);
		}
	}
1442

1443
	return 0;
1444 1445 1446
}

#endif /* CONFIG_IPIPE */