ixgbe_main.c 204.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
                              "Intel(R) 10 Gigabit PCI Express Network Driver";
54

55
#define DRV_VERSION "2.0.84-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
S
Shannon Nelson 已提交
57
static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
58 59

static const struct ixgbe_info *ixgbe_info_tbl[] = {
60
	[board_82598] = &ixgbe_82598_info,
61
	[board_82599] = &ixgbe_82599_info,
62 63 64 65 66 67 68 69 70 71
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
72
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
73 74
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
75
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
76
	 board_82598 },
77
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
78
	 board_82598 },
79 80
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
84
	 board_82598 },
J
Jesse Brandeburg 已提交
85 86
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
87 88 89 90
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
115 116 117 118 119 120

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

121
#ifdef CONFIG_IXGBE_DCA
122
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
123
                            void *p);
124 125 126 127 128 129 130
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

131 132 133 134 135 136 137
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
                 "per physical function");
#endif /* CONFIG_PCI_IOV */

138 139 140 141 142 143 144
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
	if (adapter->vfinfo)
		kfree(adapter->vfinfo);
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
		printk(KERN_INFO "%-15s %08x\n", reginfo->name,
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
		printk(KERN_ERR "%-15s ", rname);
		for (j = 0; j < 8; j++)
			printk(KERN_CONT "%08x ", regs[i*8+j]);
		printk(KERN_CONT "\n");
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
		printk(KERN_INFO "Device Name     state            "
			"trans_start      last_rx\n");
		printk(KERN_INFO "%-15s %016lX %016lX %016lX\n",
		netdev->name,
		netdev->state,
		netdev->trans_start,
		netdev->last_rx);
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
	printk(KERN_INFO " Register Name   Value\n");
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
	printk(KERN_INFO "Queue [NTU] [NTC] [bi(ntc)->dma  ] "
		"leng ntw timestamp\n");
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
		printk(KERN_INFO " %5d %5X %5X %016llX %04X %3X %016llX\n",
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		printk(KERN_INFO "------------------------------------\n");
		printk(KERN_INFO "TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		printk(KERN_INFO "------------------------------------\n");
		printk(KERN_INFO "T [desc]     [address 63:0  ] "
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
			tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
			printk(KERN_INFO "T [0x%03X]    %016llX %016llX %016llX"
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
				printk(KERN_CONT " NTC/U\n");
			else if (i == tx_ring->next_to_use)
				printk(KERN_CONT " NTU\n");
			else if (i == tx_ring->next_to_clean)
				printk(KERN_CONT " NTC\n");
			else
				printk(KERN_CONT "\n");

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
	printk(KERN_INFO "Queue [NTU] [NTC]\n");
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
		printk(KERN_INFO "%5d %5X %5X\n", n,
			   rx_ring->next_to_use, rx_ring->next_to_clean);
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
		printk(KERN_INFO "------------------------------------\n");
		printk(KERN_INFO "RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		printk(KERN_INFO "------------------------------------\n");
		printk(KERN_INFO "R  [desc]      [ PktBuf     A0] "
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
		printk(KERN_INFO "RWB[desc]      [PcsmIpSHl PtRs] "
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
			rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
				printk(KERN_INFO "RWB[0x%03X]     %016llX "
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
				printk(KERN_INFO "R  [0x%03X]     %016llX "
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
				printk(KERN_CONT " NTU\n");
			else if (i == rx_ring->next_to_clean)
				printk(KERN_CONT " NTC\n");
			else
				printk(KERN_CONT "\n");

		}
	}

exit:
	return;
}

519 520 521 522 523 524 525
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
526
	                ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
527 528 529 530 531 532 533 534 535
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
536
	                ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
537
}
538

539 540 541 542 543 544 545 546 547 548
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
	                   u8 queue, u8 msix_vector)
549 550
{
	u32 ivar, index;
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
586 587
}

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
                                          u64 qmask)
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
	}
}

604
static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
605 606
                                             struct ixgbe_tx_buffer
                                             *tx_buffer_info)
607
{
608 609
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
610
			dma_unmap_page(&adapter->pdev->dev,
611 612
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
613
				       DMA_TO_DEVICE);
614
		else
615
			dma_unmap_single(&adapter->pdev->dev,
616 617
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
618
					 DMA_TO_DEVICE);
619 620
		tx_buffer_info->dma = 0;
	}
621 622 623 624
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
625
	tx_buffer_info->time_stamp = 0;
626 627 628
	/* tx_buffer_info must be completely set up in the transmit path */
}

629
/**
630
 * ixgbe_tx_xon_state - check the tx ring xon state
631 632 633 634 635 636
 * @adapter: the ixgbe adapter
 * @tx_ring: the corresponding tx_ring
 *
 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
 * corresponding TC of this tx_ring when checking TFCS.
 *
637
 * Returns : true if in xon state (currently not paused)
638
 */
639
static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
640 641 642 643 644
                                      struct ixgbe_ring *tx_ring)
{
	u32 txoff = IXGBE_TFCS_TXOFF;

#ifdef CONFIG_IXGBE_DCB
645
	if (adapter->dcb_cfg.pfc_mode_enable) {
646
		int tc;
647 648 649
		int reg_idx = tx_ring->reg_idx;
		int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

650 651
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82598EB:
652 653
			tc = reg_idx >> 2;
			txoff = IXGBE_TFCS_TXOFF0;
654 655
			break;
		case ixgbe_mac_82599EB:
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
			tc = 0;
			txoff = IXGBE_TFCS_TXOFF;
			if (dcb_i == 8) {
				/* TC0, TC1 */
				tc = reg_idx >> 5;
				if (tc == 2) /* TC2, TC3 */
					tc += (reg_idx - 64) >> 4;
				else if (tc == 3) /* TC4, TC5, TC6, TC7 */
					tc += 1 + ((reg_idx - 96) >> 3);
			} else if (dcb_i == 4) {
				/* TC0, TC1 */
				tc = reg_idx >> 6;
				if (tc == 1) {
					tc += (reg_idx - 64) >> 5;
					if (tc == 2) /* TC2, TC3 */
						tc += (reg_idx - 96) >> 4;
				}
			}
674 675 676
			break;
		default:
			tc = 0;
677 678 679 680 681 682 683
		}
		txoff <<= tc;
	}
#endif
	return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
}

684
static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
685 686
                                       struct ixgbe_ring *tx_ring,
                                       unsigned int eop)
687
{
688 689
	struct ixgbe_hw *hw = &adapter->hw;

690
	/* Detect a transmit hang in hardware, this serializes the
691
	 * check with the clearing of time_stamp and movement of eop */
692
	adapter->detect_tx_hung = false;
693
	if (tx_ring->tx_buffer_info[eop].time_stamp &&
694
	    time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
695
	    ixgbe_tx_xon_state(adapter, tx_ring)) {
696
		/* detected Tx unit hang */
697 698
		union ixgbe_adv_tx_desc *tx_desc;
		tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
699
		e_err(drv, "Detected Tx Unit Hang\n"
700 701 702 703 704 705 706 707 708 709 710 711
		      "  Tx Queue             <%d>\n"
		      "  TDH, TDT             <%x>, <%x>\n"
		      "  next_to_use          <%x>\n"
		      "  next_to_clean        <%x>\n"
		      "tx_buffer_info[next_to_clean]\n"
		      "  time_stamp           <%lx>\n"
		      "  jiffies              <%lx>\n",
		      tx_ring->queue_index,
		      IXGBE_READ_REG(hw, tx_ring->head),
		      IXGBE_READ_REG(hw, tx_ring->tail),
		      tx_ring->next_to_use, eop,
		      tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
712 713 714 715 716 717
		return true;
	}

	return false;
}

718 719
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
720 721 722 723 724

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
725
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
726

727 728
static void ixgbe_tx_timeout(struct net_device *netdev);

729 730
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
731
 * @q_vector: structure containing interrupt and ring information
732
 * @tx_ring: tx ring to clean
733
 **/
734
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
735
                               struct ixgbe_ring *tx_ring)
736
{
737
	struct ixgbe_adapter *adapter = q_vector->adapter;
738
	struct net_device *netdev = adapter->netdev;
739 740 741
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned int i, eop, count = 0;
742
	unsigned int total_bytes = 0, total_packets = 0;
743 744

	i = tx_ring->next_to_clean;
745 746 747 748
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
	eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
749
	       (count < tx_ring->work_limit)) {
750
		bool cleaned = false;
751
		rmb(); /* read buffer_info after eop_desc */
752 753
		for ( ; !cleaned; count++) {
			struct sk_buff *skb;
754 755
			tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
756
			cleaned = (i == eop);
757
			skb = tx_buffer_info->skb;
758

759
			if (cleaned && skb) {
760
				unsigned int segs, bytecount;
761
				unsigned int hlen = skb_headlen(skb);
762 763

				/* gso_segs is currently only valid for tcp */
764
				segs = skb_shinfo(skb)->gso_segs ?: 1;
765 766 767 768 769 770 771 772 773 774 775 776
#ifdef IXGBE_FCOE
				/* adjust for FCoE Sequence Offload */
				if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
				    && (skb->protocol == htons(ETH_P_FCOE)) &&
				    skb_is_gso(skb)) {
					hlen = skb_transport_offset(skb) +
						sizeof(struct fc_frame_header) +
						sizeof(struct fcoe_crc_eof);
					segs = DIV_ROUND_UP(skb->len - hlen,
						skb_shinfo(skb)->gso_size);
				}
#endif /* IXGBE_FCOE */
777
				/* multiply data chunks by size of headers */
778
				bytecount = ((segs - 1) * hlen) + skb->len;
779 780
				total_packets += segs;
				total_bytes += bytecount;
781
			}
782

783
			ixgbe_unmap_and_free_tx_resource(adapter,
784
			                                 tx_buffer_info);
785

786 787
			tx_desc->wb.status = 0;

788 789 790
			i++;
			if (i == tx_ring->count)
				i = 0;
791
		}
792 793 794 795 796

		eop = tx_ring->tx_buffer_info[i].next_to_watch;
		eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
	}

797 798
	tx_ring->next_to_clean = i;

799
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
800 801
	if (unlikely(count && netif_carrier_ok(netdev) &&
	             (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
802 803 804 805
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
806 807 808
		if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
809
			++tx_ring->restart_queue;
810
		}
811
	}
812

813 814 815
	if (adapter->detect_tx_hung) {
		if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
			/* schedule immediate reset if we believe we hung */
816 817
			e_info(probe, "tx hang %d detected, resetting "
			       "adapter\n", adapter->tx_timeout_count + 1);
818 819 820
			ixgbe_tx_timeout(adapter->netdev);
		}
	}
821

822
	/* re-arm the interrupt */
823 824
	if (count >= tx_ring->work_limit)
		ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
825

826 827 828
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	tx_ring->stats.packets += total_packets;
829
	tx_ring->stats.bytes += total_bytes;
830
	return (count < tx_ring->work_limit);
831 832
}

833
#ifdef CONFIG_IXGBE_DCA
834
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
835
                                struct ixgbe_ring *rx_ring)
836 837 838
{
	u32 rxctrl;
	int cpu = get_cpu();
839
	int q = rx_ring->reg_idx;
840

841
	if (rx_ring->cpu != cpu) {
842
		rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
843 844 845 846 847 848 849 850
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
			rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
			rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
			rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			           IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		}
851 852
		rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
		rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
853 854
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
		rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
855
		            IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
856
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
857
		rx_ring->cpu = cpu;
858 859 860 861 862
	}
	put_cpu();
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
863
                                struct ixgbe_ring *tx_ring)
864 865 866
{
	u32 txctrl;
	int cpu = get_cpu();
867
	int q = tx_ring->reg_idx;
868
	struct ixgbe_hw *hw = &adapter->hw;
869

870
	if (tx_ring->cpu != cpu) {
871
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
872
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
873 874
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
			txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
875 876
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
877
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
878
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
879 880
			txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
			txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
881 882 883
			          IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
			txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
884
		}
885
		tx_ring->cpu = cpu;
886 887 888 889 890 891 892 893 894 895 896
	}
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

897 898 899
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

900
	for (i = 0; i < adapter->num_tx_queues; i++) {
901 902
		adapter->tx_ring[i]->cpu = -1;
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
903 904
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
905 906
		adapter->rx_ring[i]->cpu = -1;
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
907 908 909 910 911 912 913 914 915 916 917
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
918 919 920
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
921
		if (dca_add_requester(dev) == 0) {
922
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
923 924 925 926 927 928 929 930 931 932 933 934 935
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

936
	return 0;
937 938
}

939
#endif /* CONFIG_IXGBE_DCA */
940 941 942 943
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
944 945 946
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
947
 **/
H
Herbert Xu 已提交
948
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
949
                              struct sk_buff *skb, u8 status,
950
                              struct ixgbe_ring *ring,
951
                              union ixgbe_adv_rx_desc *rx_desc)
952
{
H
Herbert Xu 已提交
953 954
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
955 956
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
957

958
	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
959
		if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
H
Herbert Xu 已提交
960
			vlan_gro_receive(napi, adapter->vlgrp, tag, skb);
961
		else
H
Herbert Xu 已提交
962
			napi_gro_receive(napi, skb);
963
	} else {
964
		if (adapter->vlgrp && is_vlan && (tag & VLAN_VID_MASK))
965 966 967
			vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
		else
			netif_rx(skb);
968 969 970
	}
}

971 972 973 974 975 976
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
977
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
978 979
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
980
{
981 982
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

983 984
	skb->ip_summed = CHECKSUM_NONE;

985 986
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
987
		return;
988 989 990 991

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
992 993 994
		adapter->hw_csum_rx_error++;
		return;
	}
995 996 997 998 999

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1010 1011 1012 1013
		adapter->hw_csum_rx_error++;
		return;
	}

1014
	/* It must be a TCP or UDP packet with a valid checksum */
1015
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1016 1017
}

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
                                         struct ixgbe_ring *rx_ring, u32 val)
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
	IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
}

1031 1032 1033 1034 1035
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
 * @adapter: address of board private structure
 **/
static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
1036 1037
                                   struct ixgbe_ring *rx_ring,
                                   int cleaned_count)
1038
{
1039
	struct net_device *netdev = adapter->netdev;
1040 1041
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc;
1042
	struct ixgbe_rx_buffer *bi;
1043
	unsigned int i;
1044
	unsigned int bufsz = rx_ring->rx_buf_len;
1045 1046

	i = rx_ring->next_to_use;
1047
	bi = &rx_ring->rx_buffer_info[i];
1048 1049 1050 1051

	while (cleaned_count--) {
		rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);

1052
		if (!bi->page_dma &&
1053
		    (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)) {
1054
			if (!bi->page) {
1055
				bi->page = netdev_alloc_page(netdev);
1056 1057 1058 1059 1060 1061 1062 1063
				if (!bi->page) {
					adapter->alloc_rx_page_failed++;
					goto no_buffers;
				}
				bi->page_offset = 0;
			} else {
				/* use a half page if we're re-using */
				bi->page_offset ^= (PAGE_SIZE / 2);
1064
			}
1065

1066
			bi->page_dma = dma_map_page(&pdev->dev, bi->page,
1067 1068
			                            bi->page_offset,
			                            (PAGE_SIZE / 2),
1069
						    DMA_FROM_DEVICE);
1070 1071
		}

1072
		if (!bi->skb) {
1073 1074 1075
			struct sk_buff *skb = netdev_alloc_skb_ip_align(netdev,
									bufsz);
			bi->skb = skb;
1076 1077 1078 1079 1080

			if (!skb) {
				adapter->alloc_rx_buff_failed++;
				goto no_buffers;
			}
1081 1082 1083
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
		}
1084

1085 1086 1087
		if (!bi->dma) {
			bi->dma = dma_map_single(&pdev->dev,
						 bi->skb->data,
J
Jesse Brandeburg 已提交
1088
			                         rx_ring->rx_buf_len,
1089
						 DMA_FROM_DEVICE);
1090 1091 1092
		}
		/* Refresh the desc even if buffer_addrs didn't change because
		 * each write-back erases this info. */
1093
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1094 1095
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1096
		} else {
1097
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1098 1099 1100 1101 1102
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
1103
		bi = &rx_ring->rx_buffer_info[i];
1104
	}
1105

1106 1107 1108 1109 1110 1111
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
		if (i-- == 0)
			i = (rx_ring->count - 1);

1112
		ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
1113 1114 1115
	}
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
}

static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
{
	return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
}

A
Alexander Duyck 已提交
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
{
	return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
	        IXGBE_RXDADV_RSCCNT_MASK) >>
	        IXGBE_RXDADV_RSCCNT_SHIFT;
}

/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
1136
 * @count: pointer to number of packets coalesced in this context
A
Alexander Duyck 已提交
1137 1138 1139 1140 1141
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1142 1143
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
                                                        u64 *count)
A
Alexander Duyck 已提交
1144 1145 1146 1147 1148 1149 1150 1151
{
	unsigned int frag_list_size = 0;

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1152
		*count += 1;
A
Alexander Duyck 已提交
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
	return skb;
}

1163 1164
struct ixgbe_rsc_cb {
	dma_addr_t dma;
1165
	bool delay_unmap;
1166 1167 1168 1169
};

#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)

H
Herbert Xu 已提交
1170
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1171 1172
                               struct ixgbe_ring *rx_ring,
                               int *work_done, int work_to_do)
1173
{
H
Herbert Xu 已提交
1174
	struct ixgbe_adapter *adapter = q_vector->adapter;
1175
	struct net_device *netdev = adapter->netdev;
1176 1177 1178 1179
	struct pci_dev *pdev = adapter->pdev;
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
A
Alexander Duyck 已提交
1180
	unsigned int i, rsc_count = 0;
1181
	u32 len, staterr;
1182 1183
	u16 hdr_info;
	bool cleaned = false;
1184
	int cleaned_count = 0;
1185
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1186 1187 1188
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1189 1190 1191 1192 1193 1194 1195

	i = rx_ring->next_to_clean;
	rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
	rx_buffer_info = &rx_ring->rx_buffer_info[i];

	while (staterr & IXGBE_RXD_STAT_DD) {
1196
		u32 upper_len = 0;
1197 1198 1199 1200
		if (*work_done >= work_to_do)
			break;
		(*work_done)++;

1201
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1202
		if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
1203 1204
			hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
			len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1205
			       IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1206
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1207 1208 1209
			if ((len > IXGBE_RX_HDR_SIZE) ||
			    (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
				len = IXGBE_RX_HDR_SIZE;
1210
		} else {
1211
			len = le16_to_cpu(rx_desc->wb.upper.length);
1212
		}
1213 1214 1215

		cleaned = true;
		skb = rx_buffer_info->skb;
J
Jesse Brandeburg 已提交
1216
		prefetch(skb->data);
1217 1218
		rx_buffer_info->skb = NULL;

1219
		if (rx_buffer_info->dma) {
1220 1221
			if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
			    (!(staterr & IXGBE_RXD_STAT_EOP)) &&
1222
				 (!(skb->prev))) {
1223 1224 1225 1226 1227 1228 1229
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1230
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1231
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1232
			} else {
1233
				dma_unmap_single(&pdev->dev,
1234
				                 rx_buffer_info->dma,
1235
				                 rx_ring->rx_buf_len,
1236 1237
				                 DMA_FROM_DEVICE);
			}
J
Jesse Brandeburg 已提交
1238
			rx_buffer_info->dma = 0;
1239 1240 1241 1242
			skb_put(skb, len);
		}

		if (upper_len) {
1243 1244
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
1245 1246
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1247 1248 1249 1250 1251 1252 1253 1254 1255
			                   rx_buffer_info->page,
			                   rx_buffer_info->page_offset,
			                   upper_len);

			if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
			    (page_count(rx_buffer_info->page) != 1))
				rx_buffer_info->page = NULL;
			else
				get_page(rx_buffer_info->page);
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

		next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1269

1270
		if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
A
Alexander Duyck 已提交
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
			rsc_count = ixgbe_get_rsc_count(rx_desc);

		if (rsc_count) {
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1281
		if (staterr & IXGBE_RXD_STAT_EOP) {
A
Alexander Duyck 已提交
1282
			if (skb->prev)
1283 1284
				skb = ixgbe_transform_rsc_queue(skb, &(rx_ring->rsc_count));
			if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
1285
				if (IXGBE_RSC_CB(skb)->delay_unmap) {
1286 1287
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(skb)->dma,
1288
					                 rx_ring->rx_buf_len,
1289
							 DMA_FROM_DEVICE);
1290
					IXGBE_RSC_CB(skb)->dma = 0;
1291
					IXGBE_RSC_CB(skb)->delay_unmap = false;
1292
				}
1293 1294 1295 1296 1297 1298
				if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
					rx_ring->rsc_count += skb_shinfo(skb)->nr_frags;
				else
					rx_ring->rsc_count++;
				rx_ring->rsc_flush++;
			}
1299 1300 1301
			rx_ring->stats.packets++;
			rx_ring->stats.bytes += skb->len;
		} else {
1302
			if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
A
Alexander Duyck 已提交
1303 1304 1305 1306 1307 1308 1309 1310
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
J
Jesse Brandeburg 已提交
1311
			rx_ring->non_eop_descs++;
1312 1313 1314 1315 1316 1317 1318 1319
			goto next_desc;
		}

		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
			dev_kfree_skb_irq(skb);
			goto next_desc;
		}

1320
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1321 1322 1323 1324 1325

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1326
		skb->protocol = eth_type_trans(skb, adapter->netdev);
1327 1328
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1329 1330 1331
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1332
				goto next_desc;
1333
		}
1334
#endif /* IXGBE_FCOE */
1335
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347

next_desc:
		rx_desc->wb.upper.status_error = 0;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
A
Alexander Duyck 已提交
1348
		rx_buffer_info = &rx_ring->rx_buffer_info[i];
1349 1350

		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1351 1352
	}

1353 1354 1355 1356 1357 1358
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
		ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

		mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1374 1375
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1376 1377
	netdev->stats.rx_bytes += total_rx_bytes;
	netdev->stats.rx_packets += total_rx_packets;
1378

1379 1380 1381
	return cleaned;
}

1382
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1383 1384 1385 1386 1387 1388 1389 1390 1391
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1392 1393 1394
	struct ixgbe_q_vector *q_vector;
	int i, j, q_vectors, v_idx, r_idx;
	u32 mask;
1395

1396
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1397

1398 1399
	/*
	 * Populate the IVAR table and set the ITR values to the
1400 1401 1402
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1403
		q_vector = adapter->q_vector[v_idx];
1404
		/* XXX for_each_set_bit(...) */
1405
		r_idx = find_first_bit(q_vector->rxr_idx,
1406
		                       adapter->num_rx_queues);
1407 1408

		for (i = 0; i < q_vector->rxr_count; i++) {
1409
			j = adapter->rx_ring[r_idx]->reg_idx;
1410
			ixgbe_set_ivar(adapter, 0, j, v_idx);
1411
			r_idx = find_next_bit(q_vector->rxr_idx,
1412 1413
			                      adapter->num_rx_queues,
			                      r_idx + 1);
1414 1415
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1416
		                       adapter->num_tx_queues);
1417 1418

		for (i = 0; i < q_vector->txr_count; i++) {
1419
			j = adapter->tx_ring[r_idx]->reg_idx;
1420
			ixgbe_set_ivar(adapter, 1, j, v_idx);
1421
			r_idx = find_next_bit(q_vector->txr_idx,
1422 1423
			                      adapter->num_tx_queues,
			                      r_idx + 1);
1424 1425 1426
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1427 1428
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1429
		else if (q_vector->rxr_count)
1430 1431
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1432

1433
		ixgbe_write_eitr(q_vector);
1434 1435
	}

1436 1437 1438 1439 1440
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
		               v_idx);
	else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1441 1442
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1443
	/* set up to autoclear timer, and the vectors */
1444
	mask = IXGBE_EIMS_ENABLE_MASK;
1445 1446 1447 1448 1449 1450
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1451
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1452 1453
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1480 1481
                           u32 eitr, u8 itr_setting,
                           int packets, int bytes)
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1521 1522
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1523
 * @q_vector: structure containing interrupt and ring information
1524 1525 1526 1527 1528
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1529
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1530
{
1531
	struct ixgbe_adapter *adapter = q_vector->adapter;
1532
	struct ixgbe_hw *hw = &adapter->hw;
1533 1534 1535
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1536 1537 1538 1539
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
	} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1540 1541 1542 1543 1544 1545 1546 1547 1548
		/*
		 * 82599 can support a value of zero, so allow it for
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1549 1550 1551 1552 1553 1554 1555 1556 1557
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1558 1559 1560 1561 1562
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
	u32 new_itr;
	u8 current_itr, ret_itr;
1563
	int i, r_idx;
1564 1565 1566 1567
	struct ixgbe_ring *rx_ring, *tx_ring;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1568
		tx_ring = adapter->tx_ring[r_idx];
1569
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1570 1571 1572
		                           q_vector->tx_itr,
		                           tx_ring->total_packets,
		                           tx_ring->total_bytes);
1573 1574
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1575
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1576
		                    q_vector->tx_itr - 1 : ret_itr);
1577
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1578
		                      r_idx + 1);
1579 1580 1581 1582
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1583
		rx_ring = adapter->rx_ring[r_idx];
1584
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1585 1586 1587
		                           q_vector->rx_itr,
		                           rx_ring->total_packets,
		                           rx_ring->total_bytes);
1588 1589
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1590
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1591
		                    q_vector->rx_itr - 1 : ret_itr);
1592
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1593
		                      r_idx + 1);
1594 1595
	}

1596
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1613 1614
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
1615 1616 1617

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1618 1619

		ixgbe_write_eitr(q_vector);
1620 1621 1622
	}
}

1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             check_overtemp_task);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (hw->device_id) {
		case IXGBE_DEV_ID_82599_T3_LOM: {
			u32 autoneg;
			bool link_up = false;

			if (hw->mac.ops.check_link)
				hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

			if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
			    (eicr & IXGBE_EICR_LSC))
				/* Check if this is due to overtemp */
				if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
					break;
			}
			return;
		default:
			if (!(eicr & IXGBE_EICR_GPI_SDP0))
				return;
			break;
		}
1656 1657
		e_crit(drv, "Network adapter has been stopped because it has "
		       "over heated. Restart the computer. If the problem "
1658 1659
		       "persists, power off the system and replace the "
		       "adapter\n");
1660 1661 1662 1663 1664
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
	}
}

1665 1666 1667 1668 1669 1670
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1671
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1672 1673 1674 1675
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1676

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
		schedule_work(&adapter->multispeed_fiber_task);
	} else if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		schedule_work(&adapter->sfp_config_module_task);
	} else {
		/* Interrupt isn't for us... */
		return;
	}
}

1695 1696 1697 1698 1699 1700 1701 1702 1703
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1704
		IXGBE_WRITE_FLUSH(hw);
1705 1706 1707 1708
		schedule_work(&adapter->watchdog_task);
	}
}

1709 1710 1711 1712 1713
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1724

1725 1726
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1727

1728 1729 1730
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1731 1732
	if (hw->mac.type == ixgbe_mac_82598EB)
		ixgbe_check_fan_failure(adapter, eicr);
1733

1734
	if (hw->mac.type == ixgbe_mac_82599EB) {
1735
		ixgbe_check_sfp_event(adapter, eicr);
1736 1737 1738 1739
		adapter->interrupt_event = eicr;
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
			schedule_work(&adapter->check_overtemp_task);
1740 1741 1742 1743 1744 1745 1746 1747 1748

		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1749
				                            adapter->tx_ring[i];
1750 1751 1752 1753 1754 1755
				if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
				                       &tx_ring->reinit_state))
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
	}
1756 1757
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1758 1759 1760 1761

	return IRQ_HANDLED;
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
                                            u64 qmask)
{
	u32 mask;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
	} else {
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
	}
	/* skip the flush */
}

1796 1797
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1798 1799
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1800
	struct ixgbe_ring     *tx_ring;
1801 1802 1803 1804 1805 1806 1807
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1808
		tx_ring = adapter->tx_ring[r_idx];
1809 1810
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
1811
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1812
		                      r_idx + 1);
1813
	}
1814

1815
	/* EIAM disabled interrupts (on this vector) for us */
1816 1817
	napi_schedule(&q_vector->napi);

1818 1819 1820
	return IRQ_HANDLED;
}

1821 1822 1823 1824 1825
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
1826 1827
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
1828 1829
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1830
	struct ixgbe_ring  *rx_ring;
1831
	int r_idx;
1832
	int i;
1833 1834

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1835
	for (i = 0;  i < q_vector->rxr_count; i++) {
1836
		rx_ring = adapter->rx_ring[r_idx];
1837 1838 1839 1840 1841 1842
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
		                      r_idx + 1);
	}

1843 1844 1845 1846
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

	/* disable interrupts on this vector only */
1847
	/* EIAM disabled interrupts (on this vector) for us */
1848
	napi_schedule(&q_vector->napi);
1849 1850 1851 1852 1853 1854

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1866
		ring = adapter->tx_ring[r_idx];
1867 1868 1869 1870 1871 1872 1873 1874
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
		                      r_idx + 1);
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1875
		ring = adapter->rx_ring[r_idx];
1876 1877 1878 1879 1880 1881
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
		                      r_idx + 1);
	}

1882
	/* EIAM disabled interrupts (on this vector) for us */
1883
	napi_schedule(&q_vector->napi);
1884 1885 1886 1887

	return IRQ_HANDLED;
}

1888 1889 1890 1891 1892
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
1893 1894
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
1895
 **/
1896 1897
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
1898
	struct ixgbe_q_vector *q_vector =
1899
	                       container_of(napi, struct ixgbe_q_vector, napi);
1900
	struct ixgbe_adapter *adapter = q_vector->adapter;
1901
	struct ixgbe_ring *rx_ring = NULL;
1902
	int work_done = 0;
1903
	long r_idx;
1904

1905
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1906
	rx_ring = adapter->rx_ring[r_idx];
1907
#ifdef CONFIG_IXGBE_DCA
1908
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1909
		ixgbe_update_rx_dca(adapter, rx_ring);
1910
#endif
1911

H
Herbert Xu 已提交
1912
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
1913

1914 1915
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
1916
		napi_complete(napi);
1917
		if (adapter->rx_itr_setting & 1)
1918
			ixgbe_set_itr_msix(q_vector);
1919
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1920 1921
			ixgbe_irq_enable_queues(adapter,
			                        ((u64)1 << q_vector->v_idx));
1922 1923 1924 1925 1926
	}

	return work_done;
}

1927
/**
1928
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
1929 1930 1931 1932 1933 1934
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
1935
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
1936 1937 1938 1939
{
	struct ixgbe_q_vector *q_vector =
	                       container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
1940
	struct ixgbe_ring *ring = NULL;
1941 1942
	int work_done = 0, i;
	long r_idx;
1943 1944 1945 1946
	bool tx_clean_complete = true;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1947
		ring = adapter->tx_ring[r_idx];
1948 1949 1950 1951 1952 1953 1954 1955
#ifdef CONFIG_IXGBE_DCA
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			ixgbe_update_tx_dca(adapter, ring);
#endif
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
		                      r_idx + 1);
	}
1956 1957 1958 1959 1960 1961 1962

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1963
		ring = adapter->rx_ring[r_idx];
1964
#ifdef CONFIG_IXGBE_DCA
1965
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1966
			ixgbe_update_rx_dca(adapter, ring);
1967
#endif
1968
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
1969 1970 1971 1972 1973
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
		                      r_idx + 1);
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1974
	ring = adapter->rx_ring[r_idx];
1975
	/* If all Rx work done, exit the polling mode */
1976
	if (work_done < budget) {
1977
		napi_complete(napi);
1978
		if (adapter->rx_itr_setting & 1)
1979 1980
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
1981 1982
			ixgbe_irq_enable_queues(adapter,
			                        ((u64)1 << q_vector->v_idx));
1983 1984 1985 1986 1987
		return 0;
	}

	return work_done;
}
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
	                       container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2007
	tx_ring = adapter->tx_ring[r_idx];
2008 2009 2010 2011 2012 2013 2014 2015
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_tx_dca(adapter, tx_ring);
#endif

	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2016
	/* If all Tx work done, exit the polling mode */
2017 2018
	if (work_done < budget) {
		napi_complete(napi);
2019
		if (adapter->tx_itr_setting & 1)
2020 2021 2022 2023 2024 2025 2026 2027
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
	}

	return work_done;
}

2028
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2029
                                     int r_idx)
2030
{
2031 2032 2033 2034
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2035 2036 2037
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2038
                                     int t_idx)
2039
{
2040 2041 2042 2043
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2044 2045
}

2046
/**
2047 2048 2049
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
 * @vectors: allotted vector count for descriptor rings
2050
 *
2051 2052 2053 2054 2055
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2056
 **/
2057
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
2058
                                      int vectors)
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
{
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2071

2072 2073 2074 2075 2076 2077 2078
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
	if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2079

2080 2081
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2082 2083

		goto out;
2084
	}
2085

2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
	for (i = v_start; i < vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
	}
	for (i = v_start; i < vectors; i++) {
		tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2106 2107 2108
		}
	}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
R
Robert Olsson 已提交
2125
	int ri=0, ti=0;
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* Map the Tx/Rx rings to the vectors we were allotted. */
	err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
	if (err)
		goto out;

#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
2136 2137
                         (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
                         &ixgbe_msix_clean_many)
2138
	for (vector = 0; vector < q_vectors; vector++) {
2139
		handler = SET_HANDLER(adapter->q_vector[vector]);
R
Robert Olsson 已提交
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

		if(handler == &ixgbe_msix_clean_rx) {
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "rx", ri++);
		}
		else if(handler == &ixgbe_msix_clean_tx) {
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "tx", ti++);
		}
		else
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "TxRx", vector);

2153
		err = request_irq(adapter->msix_entries[vector].vector,
2154
		                  handler, 0, adapter->name[vector],
2155
		                  adapter->q_vector[vector]);
2156
		if (err) {
2157
			e_err(probe, "request_irq failed for MSIX interrupt "
2158
			      "Error: %d\n", err);
2159
			goto free_queue_irqs;
2160 2161 2162
		}
	}

2163 2164
	sprintf(adapter->name[vector], "%s:lsc", netdev->name);
	err = request_irq(adapter->msix_entries[vector].vector,
2165
	                  ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
2166
	if (err) {
2167
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2168
		goto free_queue_irqs;
2169 2170 2171 2172
	}

	return 0;

2173 2174 2175
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2176
		         adapter->q_vector[i]);
2177 2178
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2179 2180
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
2181
out:
2182 2183 2184
	return err;
}

2185 2186
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2187
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2188 2189
	u8 current_itr;
	u32 new_itr = q_vector->eitr;
2190 2191
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2192

2193
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2194 2195 2196
	                                    q_vector->tx_itr,
	                                    tx_ring->total_packets,
	                                    tx_ring->total_bytes);
2197
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2198 2199 2200
	                                    q_vector->rx_itr,
	                                    rx_ring->total_packets,
	                                    rx_ring->total_bytes);
2201

2202
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2220 2221
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
2222 2223 2224

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
2225 2226

		ixgbe_write_eitr(q_vector);
2227 2228 2229
	}
}

2230 2231 2232 2233 2234 2235 2236
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
{
	u32 mask;
2237 2238

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2239 2240
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2241 2242
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2243
	if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
2244
		mask |= IXGBE_EIMS_ECC;
2245 2246
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2247 2248
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2249
	}
2250 2251 2252
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2253

2254
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2255
	ixgbe_irq_enable_queues(adapter, ~0);
2256
	IXGBE_WRITE_FLUSH(&adapter->hw);
2257 2258 2259 2260 2261

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2262
}
2263

2264
/**
2265
 * ixgbe_intr - legacy mode Interrupt Handler
2266 2267 2268 2269 2270 2271 2272 2273
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2274
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2275 2276
	u32 eicr;

2277 2278 2279 2280 2281 2282
	/*
	 * Workaround for silicon errata.  Mask the interrupts
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2283 2284 2285
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2286 2287 2288 2289 2290
	if (!eicr) {
		/* shared interrupt alert!
		 * make sure interrupts are enabled because the read will
		 * have disabled interrupts due to EIAM */
		ixgbe_irq_enable(adapter);
2291
		return IRQ_NONE;	/* Not our interrupt */
2292
	}
2293

2294 2295
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2296

2297 2298 2299
	if (hw->mac.type == ixgbe_mac_82599EB)
		ixgbe_check_sfp_event(adapter, eicr);

2300
	ixgbe_check_fan_failure(adapter, eicr);
2301 2302 2303
	if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
		schedule_work(&adapter->check_overtemp_task);
2304

2305
	if (napi_schedule_prep(&(q_vector->napi))) {
2306 2307 2308 2309
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2310
		/* would disable interrupts here but EIAM disabled it */
2311
		__napi_schedule(&(q_vector->napi));
2312 2313 2314 2315 2316
	}

	return IRQ_HANDLED;
}

2317 2318 2319 2320 2321
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2322
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2323 2324 2325 2326 2327 2328 2329
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2330 2331 2332 2333 2334 2335 2336
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2337
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2338 2339
{
	struct net_device *netdev = adapter->netdev;
2340
	int err;
2341

2342 2343 2344
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2345
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2346
		                  netdev->name, netdev);
2347
	} else {
2348
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2349
		                  netdev->name, netdev);
2350 2351 2352
	}

	if (err)
2353
		e_err(probe, "request_irq failed, Error %d\n", err);
2354 2355 2356 2357 2358 2359 2360 2361 2362

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2363
		int i, q_vectors;
2364

2365 2366 2367
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2368 2369
		free_irq(adapter->msix_entries[i].vector, netdev);

2370 2371 2372
		i--;
		for (; i >= 0; i--) {
			free_irq(adapter->msix_entries[i].vector,
2373
			         adapter->q_vector[i]);
2374 2375 2376 2377 2378
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2379 2380 2381
	}
}

2382 2383 2384 2385 2386 2387
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2388 2389 2390 2391 2392
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
	} else {
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2393
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2394 2395
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2407 2408 2409 2410 2411 2412 2413 2414
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2415
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2416
	                EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2417

2418 2419
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2420 2421 2422 2423

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2424
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2425 2426 2427
}

/**
2428
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2429 2430 2431 2432 2433 2434
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2435
	u64 tdba;
2436
	struct ixgbe_hw *hw = &adapter->hw;
2437
	u32 i, j, tdlen, txctrl;
2438 2439 2440

	/* Setup the HW Tx Head and Tail descriptor pointers */
	for (i = 0; i < adapter->num_tx_queues; i++) {
2441
		struct ixgbe_ring *ring = adapter->tx_ring[i];
2442 2443 2444
		j = ring->reg_idx;
		tdba = ring->dma;
		tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
2445
		IXGBE_WRITE_REG(hw, IXGBE_TDBAL(j),
2446
		                (tdba & DMA_BIT_MASK(32)));
2447 2448 2449 2450
		IXGBE_WRITE_REG(hw, IXGBE_TDBAH(j), (tdba >> 32));
		IXGBE_WRITE_REG(hw, IXGBE_TDLEN(j), tdlen);
		IXGBE_WRITE_REG(hw, IXGBE_TDH(j), 0);
		IXGBE_WRITE_REG(hw, IXGBE_TDT(j), 0);
2451 2452
		adapter->tx_ring[i]->head = IXGBE_TDH(j);
		adapter->tx_ring[i]->tail = IXGBE_TDT(j);
2453 2454
		/*
		 * Disable Tx Head Writeback RO bit, since this hoses
2455 2456
		 * bookkeeping if things aren't delivered in order.
		 */
2457 2458 2459 2460 2461 2462 2463 2464 2465
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(j));
			break;
		case ixgbe_mac_82599EB:
		default:
			txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(j));
			break;
		}
2466
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
2467 2468 2469 2470 2471 2472 2473 2474 2475
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(j), txctrl);
			break;
		case ixgbe_mac_82599EB:
		default:
			IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(j), txctrl);
			break;
		}
2476
	}
2477

2478
	if (hw->mac.type == ixgbe_mac_82599EB) {
2479
		u32 rttdcs;
2480
		u32 mask;
2481 2482 2483 2484 2485 2486

		/* disable the arbiter while setting MTQC */
		rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
		rttdcs |= IXGBE_RTTDCS_ARBDIS;
		IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
		/* set transmit pool layout */
		mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
		switch (adapter->flags & mask) {

		case (IXGBE_FLAG_SRIOV_ENABLED):
			IXGBE_WRITE_REG(hw, IXGBE_MTQC,
					(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
			break;

		case (IXGBE_FLAG_DCB_ENABLED):
			/* We enable 8 traffic classes, DCB only */
			IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
			break;

		default:
2503
			IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2504 2505
			break;
		}
2506 2507 2508 2509

		/* re-eable the arbiter */
		rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
		IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2510
	}
2511 2512
}

2513
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2514

2515 2516
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
                                   struct ixgbe_ring *rx_ring)
2517 2518
{
	u32 srrctl;
2519
	int index;
2520
	struct ixgbe_ring_feature *feature = adapter->ring_feature;
2521

2522 2523 2524
	index = rx_ring->reg_idx;
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
		unsigned long mask;
2525
		mask = (unsigned long) feature[RING_F_RSS].mask;
2526
		index = index & mask;
2527 2528 2529 2530 2531 2532
	}
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;

2533 2534 2535
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

2536
	if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
2537 2538 2539 2540 2541
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2542 2543
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2544 2545
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2546 2547
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2548

2549 2550
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
}
2551

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
static u32 ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	u32 mrqc = 0;
	int mask;

	if (!(adapter->hw.mac.type == ixgbe_mac_82599EB))
		return mrqc;

	mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
#ifdef CONFIG_IXGBE_DCB
				 | IXGBE_FLAG_DCB_ENABLED
#endif
2564
				 | IXGBE_FLAG_SRIOV_ENABLED
2565 2566 2567 2568 2569 2570
				);

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2571 2572 2573
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

	return mrqc;
}

2586 2587 2588 2589 2590
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2591
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter, int index)
2592 2593 2594 2595 2596
{
	struct ixgbe_ring *rx_ring;
	struct ixgbe_hw *hw = &adapter->hw;
	int j;
	u32 rscctrl;
2597
	int rx_buf_len;
2598

2599
	rx_ring = adapter->rx_ring[index];
2600
	j = rx_ring->reg_idx;
2601
	rx_buf_len = rx_ring->rx_buf_len;
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(j));
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
	if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(j), rscctrl);
}

2630
/**
2631
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
2632 2633 2634 2635 2636 2637 2638 2639
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	u64 rdba;
	struct ixgbe_hw *hw = &adapter->hw;
2640
	struct ixgbe_ring *rx_ring;
2641 2642
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2643
	int i, j;
2644
	u32 rdlen, rxctrl, rxcsum;
2645 2646 2647
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
	                  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
	                  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2648
	u32 fctrl, hlreg0;
2649
	u32 reta = 0, mrqc = 0;
2650
	u32 rdrxctl;
2651
	int rx_buf_len;
2652 2653

	/* Decide whether to use packet split mode or not */
2654 2655 2656
	/* Do not use packet split if we're in SR-IOV Mode */
	if (!adapter->num_vfs)
		adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2657 2658 2659

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
2660
		rx_buf_len = IXGBE_RX_HDR_SIZE;
2661 2662 2663 2664 2665
		if (hw->mac.type == ixgbe_mac_82599EB) {
			/* PSRTYPE must be initialized in 82599 */
			u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
			              IXGBE_PSRTYPE_UDPHDR |
			              IXGBE_PSRTYPE_IPV4HDR |
Y
Yi Zou 已提交
2666 2667
			              IXGBE_PSRTYPE_IPV6HDR |
			              IXGBE_PSRTYPE_L2HDR;
2668 2669 2670
			IXGBE_WRITE_REG(hw,
					IXGBE_PSRTYPE(adapter->num_vfs),
					psrtype);
2671
		}
2672
	} else {
2673
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
2674
		    (netdev->mtu <= ETH_DATA_LEN))
2675
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
2676
		else
2677
			rx_buf_len = ALIGN(max_frame, 1024);
2678 2679 2680 2681
	}

	fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
	fctrl |= IXGBE_FCTRL_BAM;
2682
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
2683
	fctrl |= IXGBE_FCTRL_PMCF;
2684 2685 2686 2687 2688 2689 2690
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	if (adapter->netdev->mtu <= ETH_DATA_LEN)
		hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
	else
		hlreg0 |= IXGBE_HLREG0_JUMBOEN;
2691
#ifdef IXGBE_FCOE
2692
	if (netdev->features & NETIF_F_FCOE_MTU)
2693 2694
		hlreg0 |= IXGBE_HLREG0_JUMBOEN;
#endif
2695 2696
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);

2697
	rdlen = adapter->rx_ring[0]->count * sizeof(union ixgbe_adv_rx_desc);
2698 2699 2700 2701
	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

2702 2703 2704 2705
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
2706
	for (i = 0; i < adapter->num_rx_queues; i++) {
2707
		rx_ring = adapter->rx_ring[i];
2708 2709
		rdba = rx_ring->dma;
		j = rx_ring->reg_idx;
2710
		IXGBE_WRITE_REG(hw, IXGBE_RDBAL(j), (rdba & DMA_BIT_MASK(32)));
2711 2712 2713 2714
		IXGBE_WRITE_REG(hw, IXGBE_RDBAH(j), (rdba >> 32));
		IXGBE_WRITE_REG(hw, IXGBE_RDLEN(j), rdlen);
		IXGBE_WRITE_REG(hw, IXGBE_RDH(j), 0);
		IXGBE_WRITE_REG(hw, IXGBE_RDT(j), 0);
2715 2716 2717
		rx_ring->head = IXGBE_RDH(j);
		rx_ring->tail = IXGBE_RDT(j);
		rx_ring->rx_buf_len = rx_buf_len;
2718

2719 2720
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
			rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
2721 2722
		else
			rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2723

2724
#ifdef IXGBE_FCOE
2725
		if (netdev->features & NETIF_F_FCOE_MTU) {
2726 2727
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
2728 2729 2730 2731 2732 2733
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
				rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
					        IXGBE_FCOE_JUMBO_FRAME_SIZE;
			}
2734 2735 2736
		}

#endif /* IXGBE_FCOE */
2737
		ixgbe_configure_srrctl(adapter, rx_ring);
2738 2739
	}

2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
2751 2752 2753
		rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2754
	}
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		u32 vt_reg_bits;
		u32 reg_offset, vf_shift;
		u32 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
		vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN
			| IXGBE_VT_CTL_REPLEN;
		vt_reg_bits |= (adapter->num_vfs <<
				IXGBE_VT_CTL_POOL_SHIFT);
		IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, 0);

		vf_shift = adapter->num_vfs % 32;
		reg_offset = adapter->num_vfs / 32;
		IXGBE_WRITE_REG(hw, IXGBE_VFRE(0), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VFRE(1), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VFTE(0), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VFTE(1), 0);
		/* Enable only the PF's pool for Tx/Rx */
		IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
		IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2777
		ixgbe_set_vmolr(hw, adapter->num_vfs, true);
2778 2779
	}

2780
	/* Program MRQC for the distribution of queues */
2781
	mrqc = ixgbe_setup_mrqc(adapter);
2782

2783
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
2784
		/* Fill out redirection table */
2785 2786 2787 2788 2789 2790 2791 2792
		for (i = 0, j = 0; i < 128; i++, j++) {
			if (j == adapter->ring_feature[RING_F_RSS].indices)
				j = 0;
			/* reta = 4-byte sliding window of
			 * 0x00..(indices-1)(indices-1)00..etc. */
			reta = (reta << 8) | (j * 0x11);
			if ((i & 3) == 3)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2793 2794 2795 2796
		}

		/* Fill out hash function seeds */
		for (i = 0; i < 10; i++)
2797
			IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
2798

2799 2800
		if (hw->mac.type == ixgbe_mac_82598EB)
			mrqc |= IXGBE_MRQC_RSSEN;
2801
		    /* Perform hash on these packet types */
2802 2803 2804
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
		      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
		      | IXGBE_MRQC_RSS_FIELD_IPV6
2805
		      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2806
	}
2807
	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2808

2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
	if (adapter->num_vfs) {
		u32 reg;

		/* Map PF MAC address in RAR Entry 0 to first pool
		 * following VFs */
		hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

		/* Set up VF register offsets for selected VT Mode, i.e.
		 * 64 VFs for SR-IOV */
		reg = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
		reg |= IXGBE_GCR_EXT_SRIOV;
		IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, reg);
	}

2823 2824 2825 2826 2827 2828
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED ||
	    adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
		/* Disable indicating checksum in descriptor, enables
		 * RSS hash */
2829 2830
		rxcsum |= IXGBE_RXCSUM_PCSD;
	}
2831 2832 2833 2834 2835 2836 2837
	if (!(rxcsum & IXGBE_RXCSUM_PCSD)) {
		/* Enable IPv4 payload checksum for UDP fragments
		 * if PCSD is not set */
		rxcsum |= IXGBE_RXCSUM_IPPCSE;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2838 2839 2840 2841

	if (hw->mac.type == ixgbe_mac_82599EB) {
		rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
A
Alexander Duyck 已提交
2842
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2843 2844
		IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
	}
A
Alexander Duyck 已提交
2845

2846
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
2847
		/* Enable 82599 HW-RSC */
2848
		for (i = 0; i < adapter->num_rx_queues; i++)
2849
			ixgbe_configure_rscctl(adapter, i);
2850

A
Alexander Duyck 已提交
2851 2852 2853 2854
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
	}
2855 2856
}

2857 2858 2859 2860
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2861
	int pool_ndx = adapter->num_vfs;
2862 2863

	/* add VID to filter table */
2864
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
2865 2866 2867 2868 2869 2870
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2871
	int pool_ndx = adapter->num_vfs;
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_disable(adapter);

	vlan_group_set_device(adapter->vlgrp, vid, NULL);

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter);

	/* remove VID from filter table */
2882
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
2883 2884
}

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2897 2898 2899 2900 2901
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
#ifdef CONFIG_IXGBE_DCB
		if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
			vlnctrl &= ~IXGBE_VLNCTRL_VME;
#endif
2902 2903 2904 2905 2906 2907 2908
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
2909 2910 2911 2912
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
			break;
#endif
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		vlnctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

2957
static void ixgbe_vlan_rx_register(struct net_device *netdev,
2958
                                   struct vlan_group *grp)
2959 2960 2961
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

2962 2963
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_disable(adapter);
2964 2965
	adapter->vlgrp = grp;

2966 2967 2968 2969 2970
	/*
	 * For a DCB driver, always enable VLAN tag stripping so we can
	 * still receive traffic from a DCB-enabled host even if we're
	 * not in DCB mode.
	 */
2971
	ixgbe_vlan_filter_enable(adapter);
2972

2973
	ixgbe_vlan_rx_add_vid(netdev, 0);
2974

2975 2976
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter);
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
}

static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
	ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);

	if (adapter->vlgrp) {
		u16 vid;
		for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
			if (!vlan_group_get_device(adapter->vlgrp, vid))
				continue;
			ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
		}
	}
}

2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3035
/**
3036
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3037 3038
 * @netdev: network interface device structure
 *
3039 3040 3041 3042
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3043
 **/
3044
void ixgbe_set_rx_mode(struct net_device *netdev)
3045 3046 3047
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3048 3049
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3050 3051 3052 3053 3054

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3055 3056 3057
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3058
	if (netdev->flags & IFF_PROMISC) {
3059
		hw->addr_ctrl.user_set_promisc = true;
3060
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3061
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3062 3063
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3064
	} else {
3065 3066
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3067 3068 3069 3070 3071 3072 3073 3074 3075
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3076
		}
3077
		ixgbe_vlan_filter_enable(adapter);
3078
		hw->addr_ctrl.user_set_promisc = false;
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3089 3090
	}

3091
	if (adapter->num_vfs) {
3092
		ixgbe_restore_vf_multicasts(adapter);
3093 3094 3095 3096 3097 3098 3099
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3100 3101
}

3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3113
		struct napi_struct *napi;
3114
		q_vector = adapter->q_vector[q_idx];
3115
		napi = &q_vector->napi;
3116 3117 3118 3119 3120 3121 3122 3123
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3124 3125

		napi_enable(napi);
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3140
		q_vector = adapter->q_vector[q_idx];
3141 3142 3143 3144
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3145
#ifdef CONFIG_IXGBE_DCB
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3157
	u32 txdctl;
3158 3159
	int i, j;

3160 3161 3162 3163 3164 3165 3166 3167 3168
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3169 3170 3171 3172 3173 3174 3175 3176
	ixgbe_dcb_check_config(&adapter->dcb_cfg);
	ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_TX_CONFIG);
	ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_RX_CONFIG);

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);

	for (i = 0; i < adapter->num_tx_queues; i++) {
3177
		j = adapter->tx_ring[i]->reg_idx;
3178 3179 3180 3181 3182 3183
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
	}
	/* Enable VLAN tag insert/strip */
3184 3185
	ixgbe_vlan_filter_enable(adapter);

3186 3187 3188 3189
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
}

#endif
3190 3191 3192
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3193
	struct ixgbe_hw *hw = &adapter->hw;
3194 3195
	int i;

3196
	ixgbe_set_rx_mode(netdev);
3197 3198

	ixgbe_restore_vlan(adapter);
J
Jeff Kirsher 已提交
3199
#ifdef CONFIG_IXGBE_DCB
3200
	ixgbe_configure_dcb(adapter);
3201
#endif
3202

3203 3204 3205 3206 3207
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3208 3209
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3210
			adapter->tx_ring[i]->atr_sample_rate =
3211 3212 3213 3214 3215 3216
			                               adapter->atr_sample_rate;
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}

3217 3218 3219
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
	for (i = 0; i < adapter->num_rx_queues; i++)
3220 3221
		ixgbe_alloc_rx_buffers(adapter, adapter->rx_ring[i],
		                       (adapter->rx_ring[i]->count - 1));
3222 3223
}

3224 3225 3226 3227 3228 3229 3230
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3231 3232 3233 3234
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3235 3236 3237 3238 3239 3240
		return true;
	default:
		return false;
	}
}

3241
/**
3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
			hw->mac.ops.setup_sfp(hw);
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3275 3276 3277 3278
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3279
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3280 3281
{
	u32 autoneg;
3282
	bool negotiation, link_up = false;
3283 3284 3285 3286 3287 3288 3289 3290 3291
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3292
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
3293 3294 3295
	if (ret)
		goto link_cfg_out;

3296 3297
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3298 3299 3300 3301
link_cfg_out:
	return ret;
}

3302 3303 3304 3305
#define IXGBE_MAX_RX_DESC_POLL 10
static inline void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
	                                      int rxr)
{
3306
	int j = adapter->rx_ring[rxr]->reg_idx;
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
	int k;

	for (k = 0; k < IXGBE_MAX_RX_DESC_POLL; k++) {
		if (IXGBE_READ_REG(&adapter->hw,
		                   IXGBE_RXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
			break;
		else
			msleep(1);
	}
	if (k >= IXGBE_MAX_RX_DESC_POLL) {
3317
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3318
		      "the polling period\n", rxr);
3319
	}
3320 3321
	ixgbe_release_rx_desc(&adapter->hw, adapter->rx_ring[rxr],
	                      (adapter->rx_ring[rxr]->count - 1));
3322 3323
}

3324 3325 3326 3327
static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
3328
	int i, j = 0;
3329
	int num_rx_rings = adapter->num_rx_queues;
3330
	int err;
3331
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3332
	u32 txdctl, rxdctl, mhadd;
3333
	u32 dmatxctl;
3334
	u32 gpie;
3335
	u32 ctrl_ext;
3336

3337 3338
	ixgbe_get_hw_control(adapter);

3339 3340
	if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) ||
	    (adapter->flags & IXGBE_FLAG_MSI_ENABLED)) {
3341 3342
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
3343
			        IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
3344 3345
		} else {
			/* MSI only */
3346
			gpie = 0;
3347
		}
3348 3349 3350 3351
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			gpie &= ~IXGBE_GPIE_VTMODE_MASK;
			gpie |= IXGBE_GPIE_VTMODE_64;
		}
3352 3353 3354
		/* XXX: to interrupt immediately for EICS writes, enable this */
		/* gpie |= IXGBE_GPIE_EIMEN; */
		IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3355 3356
	}

3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		default:
		case ixgbe_mac_82599EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3373 3374 3375 3376
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3377

3378 3379 3380 3381 3382 3383 3384
	/* Enable Thermal over heat sensor interrupt */
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
		gpie |= IXGBE_SDP0_GPIEN;
		IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
	}

3385 3386 3387 3388 3389 3390 3391
	/* Enable fan failure interrupt if media type is copper */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
		gpie |= IXGBE_SDP1_GPIEN;
		IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
	}

3392 3393 3394 3395 3396 3397 3398
	if (hw->mac.type == ixgbe_mac_82599EB) {
		gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
		IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
	}

3399 3400
#ifdef IXGBE_FCOE
	/* adjust max frame to be able to do baby jumbo for FCoE */
3401
	if ((netdev->features & NETIF_F_FCOE_MTU) &&
3402 3403 3404 3405
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;

#endif /* IXGBE_FCOE */
3406
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3407 3408 3409 3410 3411 3412 3413
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

3414 3415 3416 3417 3418 3419
	if (hw->mac.type == ixgbe_mac_82599EB) {
		/* DMATXCTL.EN must be set after all Tx queue config is done */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}
3420
	for (i = 0; i < adapter->num_tx_queues; i++) {
3421
		j = adapter->tx_ring[i]->reg_idx;
3422
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3423 3424 3425 3426 3427 3428 3429
		if (adapter->rx_itr_setting == 0) {
			/* cannot set wthresh when itr==0 */
			txdctl &= ~0x007F0000;
		} else {
			/* enable WTHRESH=8 descriptors, to encourage burst writeback */
			txdctl |= (8 << 16);
		}
3430
		txdctl |= IXGBE_TXDCTL_ENABLE;
3431
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3432 3433 3434 3435 3436 3437 3438 3439 3440
		if (hw->mac.type == ixgbe_mac_82599EB) {
			int wait_loop = 10;
			/* poll for Tx Enable ready */
			do {
				msleep(1);
				txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
			} while (--wait_loop &&
			         !(txdctl & IXGBE_TXDCTL_ENABLE));
			if (!wait_loop)
3441
				e_err(drv, "Could not enable Tx Queue %d\n", j);
3442
		}
3443 3444
	}

3445
	for (i = 0; i < num_rx_rings; i++) {
3446
		j = adapter->rx_ring[i]->reg_idx;
3447 3448 3449 3450 3451
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
		/* enable PTHRESH=32 descriptors (half the internal cache)
		 * and HTHRESH=0 descriptors (to minimize latency on fetch),
		 * this also removes a pesky rx_no_buffer_count increment */
		rxdctl |= 0x0020;
3452
		rxdctl |= IXGBE_RXDCTL_ENABLE;
3453
		IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), rxdctl);
3454 3455
		if (hw->mac.type == ixgbe_mac_82599EB)
			ixgbe_rx_desc_queue_enable(adapter, i);
3456 3457 3458
	}
	/* enable all receives */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3459 3460 3461 3462 3463
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
	else
		rxdctl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxdctl);
3464 3465 3466 3467 3468 3469

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3470 3471 3472 3473
	/* enable the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.enable_tx_laser(hw);

3474
	clear_bit(__IXGBE_DOWN, &adapter->state);
3475 3476 3477 3478 3479
	ixgbe_napi_enable_all(adapter);

	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);

3480 3481
	ixgbe_irq_enable(adapter);

3482 3483 3484 3485 3486 3487 3488
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3489
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3490 3491
	}

3492 3493
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3494 3495 3496
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3497 3498 3499
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3500 3501 3502
	if (hw->phy.type == ixgbe_phy_unknown) {
		err = hw->phy.ops.identify(hw);
		if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
3503 3504 3505 3506
			/*
			 * Take the device down and schedule the sfp tasklet
			 * which will unregister_netdev and log it.
			 */
3507
			ixgbe_down(adapter);
3508
			schedule_work(&adapter->sfp_config_module_task);
3509 3510
			return err;
		}
3511 3512 3513 3514 3515 3516 3517
	}

	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
3518
			e_err(probe, "link_config FAILED %d\n", err);
3519
	}
3520

3521 3522
	for (i = 0; i < adapter->num_tx_queues; i++)
		set_bit(__IXGBE_FDIR_INIT_DONE,
3523
		        &(adapter->tx_ring[i]->reinit_state));
3524

3525 3526 3527
	/* enable transmits */
	netif_tx_start_all_queues(netdev);

3528 3529
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3530 3531
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3532
	mod_timer(&adapter->watchdog_timer, jiffies);
3533 3534 3535 3536 3537 3538

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3539 3540 3541
	return 0;
}

3542 3543 3544 3545 3546 3547
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3548 3549 3550 3551 3552 3553 3554 3555
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3556 3557 3558 3559
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3570
	struct ixgbe_hw *hw = &adapter->hw;
3571 3572 3573
	int err;

	err = hw->mac.ops.init_hw(hw);
3574 3575 3576 3577 3578
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3579
		e_dev_err("master disable timed out\n");
3580
		break;
3581 3582
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3583 3584 3585 3586 3587 3588
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3589
		break;
3590
	default:
3591
		e_dev_err("Hardware Error: %d\n", err);
3592
	}
3593 3594

	/* reprogram the RAR[0] in case user changed it. */
3595 3596
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3597 3598 3599 3600 3601 3602 3603 3604
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @adapter: board private structure
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
3605
                                struct ixgbe_ring *rx_ring)
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
{
	struct pci_dev *pdev = adapter->pdev;
	unsigned long size;
	unsigned int i;

	/* Free all the Rx ring sk_buffs */

	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3618
			dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
3619
			                 rx_ring->rx_buf_len,
3620
					 DMA_FROM_DEVICE);
3621 3622 3623
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3624
			struct sk_buff *skb = rx_buffer_info->skb;
3625
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3626 3627
			do {
				struct sk_buff *this = skb;
3628
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3629 3630
					dma_unmap_single(&pdev->dev,
							 IXGBE_RSC_CB(this)->dma,
3631
					                 rx_ring->rx_buf_len,
3632
							 DMA_FROM_DEVICE);
3633
					IXGBE_RSC_CB(this)->dma = 0;
3634
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3635
				}
A
Alexander Duyck 已提交
3636 3637 3638
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3639 3640 3641
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3642
		if (rx_buffer_info->page_dma) {
3643 3644
			dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3645 3646
			rx_buffer_info->page_dma = 0;
		}
3647 3648
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3649
		rx_buffer_info->page_offset = 0;
3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

3661 3662 3663 3664
	if (rx_ring->head)
		writel(0, adapter->hw.hw_addr + rx_ring->head);
	if (rx_ring->tail)
		writel(0, adapter->hw.hw_addr + rx_ring->tail);
3665 3666 3667 3668 3669 3670 3671 3672
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @adapter: board private structure
 * @tx_ring: ring to be cleaned
 **/
static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
3673
                                struct ixgbe_ring *tx_ring)
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
	unsigned int i;

	/* Free all the Tx ring sk_buffs */

	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;

3695 3696 3697 3698
	if (tx_ring->head)
		writel(0, adapter->hw.hw_addr + tx_ring->head);
	if (tx_ring->tail)
		writel(0, adapter->hw.hw_addr + tx_ring->tail);
3699 3700 3701
}

/**
3702
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3703 3704
 * @adapter: board private structure
 **/
3705
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3706 3707 3708
{
	int i;

3709
	for (i = 0; i < adapter->num_rx_queues; i++)
3710
		ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
3711 3712 3713
}

/**
3714
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3715 3716
 * @adapter: board private structure
 **/
3717
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3718 3719 3720
{
	int i;

3721
	for (i = 0; i < adapter->num_tx_queues; i++)
3722
		ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
3723 3724 3725 3726 3727
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3728
	struct ixgbe_hw *hw = &adapter->hw;
3729
	u32 rxctrl;
3730 3731
	u32 txdctl;
	int i, j;
3732 3733 3734 3735

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

3736 3737 3738 3739
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
3740

3741 3742
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
3743 3744 3745 3746

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
3747 3748
	}

3749
	/* disable receives */
3750 3751
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3752

3753
	IXGBE_WRITE_FLUSH(hw);
3754 3755
	msleep(10);

3756 3757
	netif_tx_stop_all_queues(netdev);

3758 3759
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
3760
	del_timer_sync(&adapter->watchdog_timer);
3761
	cancel_work_sync(&adapter->watchdog_task);
3762

3763 3764 3765 3766 3767 3768 3769
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

3770 3771 3772 3773
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

3774 3775 3776
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

3777 3778
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
3779
		j = adapter->tx_ring[i]->reg_idx;
3780 3781 3782 3783
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
		                (txdctl & ~IXGBE_TXDCTL_ENABLE));
	}
3784 3785 3786 3787 3788
	/* Disable the Tx DMA engine on 82599 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
		                (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
		                 ~IXGBE_DMATXCTL_TE));
3789

3790 3791 3792 3793
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

3794 3795 3796
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

3797 3798
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
3799 3800 3801
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

3802
#ifdef CONFIG_IXGBE_DCA
3803
	/* since we reset the hardware DCA settings were cleared */
3804
	ixgbe_setup_dca(adapter);
3805
#endif
3806 3807 3808
}

/**
3809 3810 3811 3812 3813
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
3814
 **/
3815
static int ixgbe_poll(struct napi_struct *napi, int budget)
3816
{
3817 3818
	struct ixgbe_q_vector *q_vector =
	                        container_of(napi, struct ixgbe_q_vector, napi);
3819
	struct ixgbe_adapter *adapter = q_vector->adapter;
3820
	int tx_clean_complete, work_done = 0;
3821

3822
#ifdef CONFIG_IXGBE_DCA
3823
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
3824 3825
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
3826 3827 3828
	}
#endif

3829 3830
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
3831

3832
	if (!tx_clean_complete)
3833 3834
		work_done = budget;

3835 3836
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
3837
		napi_complete(napi);
3838
		if (adapter->rx_itr_setting & 1)
3839
			ixgbe_set_itr(adapter);
3840
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
3841
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

3863 3864 3865 3866 3867
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

3868 3869
	adapter->tx_timeout_count++;

3870 3871
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
3872
	ixgbe_reinit_locked(adapter);
3873 3874
}

3875 3876
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
3877
{
3878
	bool ret = false;
3879
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
3880

3881 3882 3883 3884 3885 3886 3887
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
3888

3889 3890 3891 3892
	return ret;
}
#endif

3893 3894 3895 3896 3897 3898 3899 3900
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
3901 3902 3903
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
3904
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
3905 3906

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
3907 3908 3909
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
3910 3911 3912
		ret = true;
	} else {
		ret = false;
3913 3914
	}

3915 3916 3917
	return ret;
}

3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
static bool inline ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
3968 3969
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
3970 3971
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
3972
			e_info(probe, "FCoE enabled with DCB\n");
3973 3974 3975 3976
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
3977
			e_info(probe, "FCoE enabled with RSS\n");
3978 3979 3980 3981 3982
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
3983 3984 3985 3986
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
3987
		adapter->num_tx_queues += f->indices;
3988 3989 3990 3991 3992 3993 3994 3995

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4020 4021
static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
{
4022 4023 4024 4025 4026 4027 4028 4029 4030
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
		return;

4031 4032 4033 4034 4035
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4036 4037
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4038
		goto done;
4039 4040

#endif
4041 4042 4043
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4044
	if (ixgbe_set_rss_queues(adapter))
4045 4046 4047 4048 4049 4050 4051 4052
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
	/* Notify the stack of the (possibly) reduced Tx Queue count. */
4053
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4054 4055
}

4056
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4057
                                       int vectors)
4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4076
		                      vectors);
4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4090 4091
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4092 4093 4094 4095 4096
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4097 4098 4099 4100 4101 4102 4103
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
		                   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4104 4105 4106 4107
	}
}

/**
4108
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4109 4110
 * @adapter: board private structure to initialize
 *
4111 4112
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4113
 **/
4114
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4115
{
4116 4117 4118 4119 4120
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4121
			adapter->rx_ring[i]->reg_idx = i;
4122
		for (i = 0; i < adapter->num_tx_queues; i++)
4123
			adapter->tx_ring[i]->reg_idx = i;
4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
		ret = true;
	} else {
		ret = false;
	}

	return ret;
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
4148 4149
			/* the number of queues is assumed to be symmetric */
			for (i = 0; i < dcb_i; i++) {
4150 4151
				adapter->rx_ring[i]->reg_idx = i << 3;
				adapter->tx_ring[i]->reg_idx = i << 2;
4152
			}
4153
			ret = true;
4154
		} else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168
			if (dcb_i == 8) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 32
				 * Tx TC2 starts at: descriptor queue 64
				 * Tx TC3 starts at: descriptor queue 80
				 * Tx TC4 starts at: descriptor queue 96
				 * Tx TC5 starts at: descriptor queue 104
				 * Tx TC6 starts at: descriptor queue 112
				 * Tx TC7 starts at: descriptor queue 120
				 *
				 * Rx TC0-TC7 are offset by 16 queues each
				 */
				for (i = 0; i < 3; i++) {
4169 4170
					adapter->tx_ring[i]->reg_idx = i << 5;
					adapter->rx_ring[i]->reg_idx = i << 4;
4171 4172
				}
				for ( ; i < 5; i++) {
4173
					adapter->tx_ring[i]->reg_idx =
4174
					                         ((i + 2) << 4);
4175
					adapter->rx_ring[i]->reg_idx = i << 4;
4176 4177
				}
				for ( ; i < dcb_i; i++) {
4178
					adapter->tx_ring[i]->reg_idx =
4179
					                         ((i + 8) << 3);
4180
					adapter->rx_ring[i]->reg_idx = i << 4;
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
				}

				ret = true;
			} else if (dcb_i == 4) {
				/*
				 * Tx TC0 starts at: descriptor queue 0
				 * Tx TC1 starts at: descriptor queue 64
				 * Tx TC2 starts at: descriptor queue 96
				 * Tx TC3 starts at: descriptor queue 112
				 *
				 * Rx TC0-TC3 are offset by 32 queues each
				 */
4193 4194 4195 4196
				adapter->tx_ring[0]->reg_idx = 0;
				adapter->tx_ring[1]->reg_idx = 64;
				adapter->tx_ring[2]->reg_idx = 96;
				adapter->tx_ring[3]->reg_idx = 112;
4197
				for (i = 0 ; i < dcb_i; i++)
4198
					adapter->rx_ring[i]->reg_idx = i << 5;
4199 4200 4201 4202

				ret = true;
			} else {
				ret = false;
4203
			}
4204 4205
		} else {
			ret = false;
4206
		}
4207 4208
	} else {
		ret = false;
4209
	}
4210 4211 4212 4213 4214

	return ret;
}
#endif

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
static bool inline ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4231
			adapter->rx_ring[i]->reg_idx = i;
4232
		for (i = 0; i < adapter->num_tx_queues; i++)
4233
			adapter->tx_ring[i]->reg_idx = i;
4234 4235 4236 4237 4238 4239
		ret = true;
	}

	return ret;
}

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
4250
	int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
4251 4252 4253 4254 4255 4256
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4257 4258
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;

4259
			ixgbe_cache_ring_dcb(adapter);
4260
			/* find out queues in TC for FCoE */
4261 4262
			fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
			fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279
			/*
			 * In 82599, the number of Tx queues for each traffic
			 * class for both 8-TC and 4-TC modes are:
			 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
			 * 8 TCs:  32  32  16  16   8   8   8   8
			 * 4 TCs:  64  64  32  32
			 * We have max 8 queues for FCoE, where 8 the is
			 * FCoE redirection table size. If TC for FCoE is
			 * less than or equal to TC3, we have enough queues
			 * to add max of 8 queues for FCoE, so we start FCoE
			 * tx descriptor from the next one, i.e., reg_idx + 1.
			 * If TC for FCoE is above TC3, implying 8 TC mode,
			 * and we need 8 for FCoE, we have to take all queues
			 * in that traffic class for FCoE.
			 */
			if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
				fcoe_tx_i--;
4280 4281 4282
		}
#endif /* CONFIG_IXGBE_DCB */
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4283 4284 4285 4286 4287 4288
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_cache_ring_fdir(adapter);
			else
				ixgbe_cache_ring_rss(adapter);

4289 4290 4291 4292
			fcoe_rx_i = f->mask;
			fcoe_tx_i = f->mask;
		}
		for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4293 4294
			adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
			adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4295 4296 4297 4298 4299 4300 4301
		}
		ret = true;
	}
	return ret;
}

#endif /* IXGBE_FCOE */
4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4312 4313
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4314 4315 4316 4317 4318 4319
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4334 4335
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4336

4337 4338 4339
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4340 4341 4342 4343 4344
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4345 4346 4347 4348 4349
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4350 4351 4352
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4353 4354
	if (ixgbe_cache_ring_rss(adapter))
		return;
4355 4356
}

4357 4358 4359 4360 4361
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4362 4363
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4364
 **/
4365
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4366 4367
{
	int i;
4368
	int orig_node = adapter->node;
4369

4370
	for (i = 0; i < adapter->num_tx_queues; i++) {
4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
		struct ixgbe_ring *ring = adapter->tx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
		                    adapter->node);
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_tx_ring_allocation;
		ring->count = adapter->tx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->tx_ring[i] = ring;
4389
	}
4390

4391 4392 4393
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4394
	for (i = 0; i < adapter->num_rx_queues; i++) {
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
		struct ixgbe_ring *ring = adapter->rx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
		                    adapter->node);
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_rx_ring_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = i;
		ring->numa_node = adapter->node;

		adapter->rx_ring[i] = ring;
4413 4414
	}

4415 4416 4417
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4418 4419 4420 4421 4422
	ixgbe_cache_ring_register(adapter);

	return 0;

err_rx_ring_allocation:
4423 4424
	for (i = 0; i < adapter->num_tx_queues; i++)
		kfree(adapter->tx_ring[i]);
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
err_tx_ring_allocation:
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4436
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4437
{
4438
	struct ixgbe_hw *hw = &adapter->hw;
4439 4440 4441 4442 4443 4444 4445
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4446
	 * (roughly) the same number of vectors as there are CPU's.
4447 4448
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4449
	               (int)num_online_cpus()) + NON_Q_VECTORS;
4450 4451 4452

	/*
	 * At the same time, hardware can only support a maximum of
4453 4454 4455 4456
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4457
	 */
4458
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4459 4460 4461 4462

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4463
	                                sizeof(struct msix_entry), GFP_KERNEL);
4464 4465 4466
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4467

4468
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4469

4470 4471 4472
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4473

4474 4475
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4476 4477 4478
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4479 4480 4481
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4482
	ixgbe_set_num_queues(adapter);
4483 4484 4485 4486 4487

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4488 4489 4490
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4491 4492 4493 4494 4495 4496 4497 4498
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int napi_vectors;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		napi_vectors = adapter->num_rx_queues;
4516
		poll = &ixgbe_clean_rxtx_many;
4517 4518 4519 4520 4521 4522 4523
	} else {
		num_q_vectors = 1;
		napi_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4524 4525 4526 4527 4528
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
		                        GFP_KERNEL, adapter->node);
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
			                   GFP_KERNEL);
4529 4530 4531
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4532 4533 4534 4535
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4536
		q_vector->v_idx = q_idx;
4537
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4566
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4567
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4568
	else
4569 4570 4571 4572 4573
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4574
		netif_napi_del(&q_vector->napi);
4575 4576 4577 4578
		kfree(q_vector);
	}
}

4579
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4602
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4603 4604 4605 4606 4607 4608 4609 4610
{
	int err;

	/* Number of supported queues */
	ixgbe_set_num_queues(adapter);

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4611
		e_dev_err("Unable to setup interrupt capabilities\n");
4612
		goto err_set_interrupt;
4613 4614
	}

4615 4616
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4617
		e_dev_err("Unable to allocate memory for queue vectors\n");
4618 4619 4620 4621 4622
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4623
		e_dev_err("Unable to allocate memory for queues\n");
4624 4625 4626
		goto err_alloc_queues;
	}

4627
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4628 4629
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4630 4631 4632

	set_bit(__IXGBE_DOWN, &adapter->state);

4633
	return 0;
4634

4635 4636 4637 4638
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4639
err_set_interrupt:
4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
	return err;
}

/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
		kfree(adapter->rx_ring[i]);
		adapter->rx_ring[i] = NULL;
	}
4662 4663 4664

	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4665 4666
}

D
Donald Skidmore 已提交
4667 4668 4669 4670 4671 4672 4673 4674
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

4675 4676
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             sfp_task);
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
4696
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
4697 4698 4699
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
4700 4701 4702 4703
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
4704 4705
			unregister_netdev(adapter->netdev);
		} else {
4706
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
		          round_jiffies(jiffies + (2 * HZ)));
}

4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4730
	struct net_device *dev = adapter->netdev;
4731
	unsigned int rss;
J
Jeff Kirsher 已提交
4732
#ifdef CONFIG_IXGBE_DCB
4733 4734 4735
	int j;
	struct tc_configuration *tc;
#endif
4736

4737 4738 4739 4740 4741 4742 4743 4744
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4745 4746 4747 4748
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4749
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
4750 4751 4752
	if (hw->mac.type == ixgbe_mac_82598EB) {
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4753
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4754
	} else if (hw->mac.type == ixgbe_mac_82599EB) {
4755
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4756 4757
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4758 4759
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769
		if (dev->features & NETIF_F_NTUPLE) {
			/* Flow Director perfect filter enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			adapter->atr_sample_rate = 0;
			spin_lock_init(&adapter->fdir_perfect_lock);
		} else {
			/* Flow Director hash filters enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->atr_sample_rate = 20;
		}
4770 4771 4772
		adapter->ring_feature[RING_F_FDIR].indices =
		                                         IXGBE_MAX_FDIR_INDICES;
		adapter->fdir_pballoc = 0;
4773
#ifdef IXGBE_FCOE
4774 4775 4776
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4777
#ifdef CONFIG_IXGBE_DCB
4778 4779
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
4780
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4781
#endif
4782
#endif /* IXGBE_FCOE */
A
Alexander Duyck 已提交
4783
	}
4784

J
Jeff Kirsher 已提交
4785
#ifdef CONFIG_IXGBE_DCB
4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
4798
	adapter->dcb_cfg.pfc_mode_enable = false;
4799 4800 4801 4802 4803 4804
	adapter->dcb_cfg.round_robin_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
	                   adapter->ring_feature[RING_F_DCB].indices);

#endif
4805 4806

	/* default flow control settings */
4807
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4808
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4809 4810 4811
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
4812 4813 4814 4815
	hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
	hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
4816
	hw->fc.disable_fc_autoneg = false;
4817

4818
	/* enable itr by default in dynamic mode */
4819 4820 4821 4822
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
4823 4824 4825 4826 4827 4828 4829 4830 4831

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4832
	/* initialize eeprom parameters */
4833
	if (ixgbe_init_eeprom_params_generic(hw)) {
4834
		e_dev_err("EEPROM initialization failed\n");
4835 4836 4837
		return -EIO;
	}

4838
	/* enable rx csum by default */
4839 4840
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

4841 4842 4843
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

4844 4845 4846 4847 4848 4849 4850 4851
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
 * @adapter: board private structure
4852
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4853 4854 4855 4856
 *
 * Return 0 on success, negative on failure
 **/
int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
4857
                             struct ixgbe_ring *tx_ring)
4858 4859 4860 4861
{
	struct pci_dev *pdev = adapter->pdev;
	int size;

4862
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4863
	tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
4864 4865
	if (!tx_ring->tx_buffer_info)
		tx_ring->tx_buffer_info = vmalloc(size);
4866 4867
	if (!tx_ring->tx_buffer_info)
		goto err;
4868
	memset(tx_ring->tx_buffer_info, 0, size);
4869 4870

	/* round up to nearest 4K */
4871
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4872
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4873

4874 4875
	tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
					   &tx_ring->dma, GFP_KERNEL);
4876 4877
	if (!tx_ring->desc)
		goto err;
4878

4879 4880 4881
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
4882
	return 0;
4883 4884 4885 4886

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4887
	e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
4888
	return -ENOMEM;
4889 4890
}

4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
4906
		err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
4907 4908
		if (!err)
			continue;
4909
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
4910 4911 4912 4913 4914 4915
		break;
	}

	return err;
}

4916 4917 4918
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
 * @adapter: board private structure
4919
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
4920 4921 4922 4923
 *
 * Returns 0 on success, negative on failure
 **/
int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
4924
                             struct ixgbe_ring *rx_ring)
4925 4926
{
	struct pci_dev *pdev = adapter->pdev;
4927
	int size;
4928

4929
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4930 4931 4932
	rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
	if (!rx_ring->rx_buffer_info)
		rx_ring->rx_buffer_info = vmalloc(size);
4933
	if (!rx_ring->rx_buffer_info) {
4934 4935
		e_err(probe, "vmalloc allocation failed for the Rx "
		      "descriptor ring\n");
4936
		goto alloc_failed;
4937
	}
4938
	memset(rx_ring->rx_buffer_info, 0, size);
4939 4940

	/* Round up to nearest 4K */
4941 4942
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
4943

4944 4945
	rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
					   &rx_ring->dma, GFP_KERNEL);
4946

4947
	if (!rx_ring->desc) {
4948 4949
		e_err(probe, "Memory allocation failed for the Rx "
		      "descriptor ring\n");
4950
		vfree(rx_ring->rx_buffer_info);
4951
		goto alloc_failed;
4952 4953
	}

4954 4955
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
4956 4957

	return 0;
4958 4959 4960

alloc_failed:
	return -ENOMEM;
4961 4962
}

4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/

static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
4979
		err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
4980 4981
		if (!err)
			continue;
4982
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
4983 4984 4985 4986 4987 4988
		break;
	}

	return err;
}

4989 4990 4991 4992 4993 4994 4995
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @adapter: board private structure
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
4996 4997
void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
                             struct ixgbe_ring *tx_ring)
4998 4999 5000 5001 5002 5003 5004 5005
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_tx_ring(adapter, tx_ring);

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5006 5007
	dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
			  tx_ring->dma);
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5023 5024
		if (adapter->tx_ring[i]->desc)
			ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
5025 5026 5027
}

/**
5028
 * ixgbe_free_rx_resources - Free Rx Resources
5029 5030 5031 5032 5033
 * @adapter: board private structure
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5034 5035
void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
                             struct ixgbe_ring *rx_ring)
5036 5037 5038 5039 5040 5041 5042 5043
{
	struct pci_dev *pdev = adapter->pdev;

	ixgbe_clean_rx_ring(adapter, rx_ring);

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5044 5045
	dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
			  rx_ring->dma);
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5061 5062
		if (adapter->rx_ring[i]->desc)
			ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5077 5078
	/* MTU < 68 is an error and causes problems on some kernels */
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5079 5080
		return -EINVAL;

5081
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5082
	/* must set new MTU before calling down or up */
5083 5084
	netdev->mtu = new_mtu;

5085 5086
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5107 5108 5109 5110

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5111

5112 5113
	netif_carrier_off(netdev);

5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5126
	err = ixgbe_request_irq(adapter);
5127 5128 5129 5130 5131 5132 5133
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5134 5135
	netif_tx_start_all_queues(netdev);

5136 5137 5138
	return 0;

err_up:
5139
	ixgbe_release_hw_control(adapter);
5140 5141 5142
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5143
	ixgbe_free_all_rx_resources(adapter);
5144
err_setup_tx:
5145
	ixgbe_free_all_tx_resources(adapter);
5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5172
	ixgbe_release_hw_control(adapter);
5173 5174 5175 5176

	return 0;
}

5177 5178 5179 5180 5181 5182 5183 5184 5185
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5186 5187 5188 5189 5190
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5191 5192

	err = pci_enable_device_mem(pdev);
5193
	if (err) {
5194
		e_dev_err("Cannot enable PCI device from suspend\n");
5195 5196 5197 5198
		return err;
	}
	pci_set_master(pdev);

5199
	pci_wake_from_d3(pdev, false);
5200 5201 5202

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5203
		e_dev_err("Cannot initialize interrupts for device\n");
5204 5205 5206 5207 5208
		return err;
	}

	ixgbe_reset(adapter);

5209 5210
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221
	if (netif_running(netdev)) {
		err = ixgbe_open(adapter->netdev);
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5222 5223

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5224 5225 5226
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5227 5228 5229
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5247

5248
#endif
5249 5250
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5251

5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5269 5270 5271 5272
	if (wufc && hw->mac.type == ixgbe_mac_82599EB)
		pci_wake_from_d3(pdev, true);
	else
		pci_wake_from_d3(pdev, false);
5273

5274 5275
	*enable_wake = !!wufc;

5276 5277
	ixgbe_clear_interrupt_scheme(adapter);

5278 5279 5280 5281
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5301 5302 5303

	return 0;
}
5304
#endif /* CONFIG_PM */
5305 5306 5307

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5308 5309 5310 5311 5312 5313 5314 5315
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5316 5317
}

5318 5319 5320 5321 5322 5323
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5324
	struct net_device *netdev = adapter->netdev;
5325
	struct ixgbe_hw *hw = &adapter->hw;
5326 5327
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5328
	u64 non_eop_descs = 0, restart_queue = 0;
5329

5330 5331 5332 5333
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5334
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5335
		u64 rsc_count = 0;
5336
		u64 rsc_flush = 0;
5337 5338 5339
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
			                     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5340
		for (i = 0; i < adapter->num_rx_queues; i++) {
5341 5342
			rsc_count += adapter->rx_ring[i]->rsc_count;
			rsc_flush += adapter->rx_ring[i]->rsc_flush;
5343 5344 5345
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5346 5347
	}

J
Jesse Brandeburg 已提交
5348 5349
	/* gather some stats to the adapter struct that are per queue */
	for (i = 0; i < adapter->num_tx_queues; i++)
5350
		restart_queue += adapter->tx_ring[i]->restart_queue;
5351
	adapter->restart_queue = restart_queue;
J
Jesse Brandeburg 已提交
5352 5353

	for (i = 0; i < adapter->num_rx_queues; i++)
5354
		non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
5355
	adapter->non_eop_descs = non_eop_descs;
J
Jesse Brandeburg 已提交
5356

5357
	adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5358 5359 5360 5361 5362 5363
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
		adapter->stats.mpc[i] += mpc;
		total_mpc += adapter->stats.mpc[i];
5364 5365
		if (hw->mac.type == ixgbe_mac_82598EB)
			adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5366 5367 5368 5369
		adapter->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		adapter->stats.qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		adapter->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		adapter->stats.qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381
		if (hw->mac.type == ixgbe_mac_82599EB) {
			adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
			                                    IXGBE_PXONRXCNT(i));
			adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
			                                   IXGBE_PXOFFRXCNT(i));
			adapter->stats.qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
		} else {
			adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
			                                      IXGBE_PXONRXC(i));
			adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
			                                     IXGBE_PXOFFRXC(i));
		}
5382 5383 5384
		adapter->stats.pxontxc[i] += IXGBE_READ_REG(hw,
		                                            IXGBE_PXONTXC(i));
		adapter->stats.pxofftxc[i] += IXGBE_READ_REG(hw,
5385
		                                             IXGBE_PXOFFTXC(i));
5386 5387 5388 5389 5390 5391
	}
	adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
	/* work around hardware counting issue */
	adapter->stats.gprc -= missed_rx;

	/* 82598 hardware only has a 32 bit counter in the high register */
5392
	if (hw->mac.type == ixgbe_mac_82599EB) {
5393
		u64 tmp;
5394
		adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5395 5396
		tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF; /* 4 high bits of GORC */
		adapter->stats.gorc += (tmp << 32);
5397
		adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5398 5399
		tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF; /* 4 high bits of GOTC */
		adapter->stats.gotc += (tmp << 32);
5400 5401 5402 5403
		adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORL);
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
		adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
5404 5405
		adapter->stats.fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		adapter->stats.fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5406 5407 5408 5409 5410 5411 5412 5413
#ifdef IXGBE_FCOE
		adapter->stats.fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		adapter->stats.fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		adapter->stats.fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		adapter->stats.fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		adapter->stats.fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		adapter->stats.fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
#endif /* IXGBE_FCOE */
5414 5415 5416 5417 5418 5419 5420
	} else {
		adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
	}
5421 5422 5423
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
	adapter->stats.bprc += bprc;
	adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5424 5425
	if (hw->mac.type == ixgbe_mac_82598EB)
		adapter->stats.mprc -= bprc;
5426 5427 5428 5429 5430 5431 5432 5433
	adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5434 5435 5436 5437
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
	adapter->stats.lxontxc += lxon;
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
	adapter->stats.lxofftxc += lxoff;
5438 5439
	adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5440 5441 5442 5443 5444 5445 5446 5447
	adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
	adapter->stats.gptc -= xon_off_tot;
	adapter->stats.mptc -= xon_off_tot;
	adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5448 5449 5450 5451 5452
	adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5453
	adapter->stats.ptc64 -= xon_off_tot;
5454 5455 5456 5457 5458 5459 5460 5461
	adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);

	/* Fill out the OS statistics structure */
5462
	netdev->stats.multicast = adapter->stats.mprc;
5463 5464

	/* Rx Errors */
5465
	netdev->stats.rx_errors = adapter->stats.crcerrs +
5466
	                               adapter->stats.rlec;
5467 5468 5469 5470
	netdev->stats.rx_dropped = 0;
	netdev->stats.rx_length_errors = adapter->stats.rlec;
	netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
	netdev->stats.rx_missed_errors = total_mpc;
5471 5472 5473 5474 5475 5476 5477 5478 5479
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5480
	struct ixgbe_hw *hw = &adapter->hw;
5481 5482
	u64 eics = 0;
	int i;
5483

5484 5485 5486 5487
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5488

5489 5490
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5491

5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5508
	}
5509

5510 5511 5512 5513 5514 5515 5516 5517
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5518 5519 5520
	schedule_work(&adapter->watchdog_task);
}

5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             multispeed_fiber_task);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5532
	bool negotiation;
5533 5534

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5535 5536
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5537
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5538
	hw->mac.autotry_restart = false;
5539 5540
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             sfp_config_module_task);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5558 5559 5560

	/* Time for electrical oscillations to settle down */
	msleep(100);
5561
	err = hw->phy.ops.identify_sfp(hw);
5562

5563
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5564 5565 5566 5567
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5568
		unregister_netdev(adapter->netdev);
5569 5570 5571 5572
		return;
	}
	hw->mac.ops.setup_sfp(hw);

5573
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5574 5575 5576 5577 5578
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             fdir_reinit_task);
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_FDIR_INIT_DONE,
5594
			        &(adapter->tx_ring[i]->reinit_state));
5595
	} else {
5596
		e_err(probe, "failed to finish FDIR re-initialization, "
5597
		      "ignored adding FDIR ATR filters\n");
5598 5599 5600 5601 5602
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

5603 5604
static DEFINE_MUTEX(ixgbe_watchdog_lock);

5605
/**
5606 5607
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
5608 5609 5610 5611 5612 5613 5614 5615
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
	                                             struct ixgbe_adapter,
	                                             watchdog_task);
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
5616 5617
	u32 link_speed;
	bool link_up;
5618 5619 5620
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
5621

5622 5623 5624 5625
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
5626 5627 5628

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5629 5630 5631 5632
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5633
					hw->mac.ops.fc_enable(hw, i);
5634
			} else {
5635
				hw->mac.ops.fc_enable(hw, 0);
5636 5637
			}
#else
5638
			hw->mac.ops.fc_enable(hw, 0);
5639 5640 5641
#endif
		}

5642 5643 5644 5645
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
		                         IXGBE_TRY_LINK_TIMEOUT))) {
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5646
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5647 5648 5649 5650
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
5651 5652 5653

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
5654 5655 5656 5657 5658
			bool flow_rx, flow_tx;

			if (hw->mac.type == ixgbe_mac_82599EB) {
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5659 5660
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5661 5662 5663
			} else {
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5664 5665
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5666 5667
			}

5668
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5669
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5670 5671 5672
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
			       "1 Gbps" : "unknown speed")),
5673
			       ((flow_rx && flow_tx) ? "RX/TX" :
5674 5675
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
5676 5677 5678 5679 5680 5681 5682

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
			adapter->detect_tx_hung = true;
		}
	} else {
5683 5684
		adapter->link_up = false;
		adapter->link_speed = 0;
5685
		if (netif_carrier_ok(netdev)) {
5686
			e_info(drv, "NIC Link is Down\n");
5687 5688 5689 5690
			netif_carrier_off(netdev);
		}
	}

5691 5692
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
5693
			tx_ring = adapter->tx_ring[i];
5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

5710
	ixgbe_update_stats(adapter);
5711
	mutex_unlock(&ixgbe_watchdog_lock);
5712 5713 5714
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
5715 5716
                     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
                     u32 tx_flags, u8 *hdr_len)
5717 5718 5719 5720 5721
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
5722 5723
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
5724 5725 5726 5727 5728 5729 5730 5731 5732 5733

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

A
Al Viro 已提交
5734
		if (skb->protocol == htons(ETH_P_IP)) {
5735 5736 5737 5738
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5739 5740 5741
			                                         iph->daddr, 0,
			                                         IPPROTO_TCP,
			                                         0);
5742
		} else if (skb_is_gso_v6(skb)) {
5743 5744 5745
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5746 5747
			                     &ipv6_hdr(skb)->daddr,
			                     0, IPPROTO_TCP, 0);
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
5760
		                    IXGBE_ADVTXD_MACLEN_SHIFT);
5761 5762 5763 5764 5765 5766 5767 5768 5769
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
5770
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
5771
		                   IXGBE_ADVTXD_DTYP_CTXT);
5772

A
Al Viro 已提交
5773
		if (skb->protocol == htons(ETH_P_IP))
5774 5775 5776 5777 5778
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
5779
		mss_l4len_idx =
5780 5781
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
5782 5783
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
5800 5801
                          struct ixgbe_ring *tx_ring,
                          struct sk_buff *skb, u32 tx_flags)
5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
5818
		                    IXGBE_ADVTXD_MACLEN_SHIFT);
5819 5820
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
5821
			                    skb_network_header(skb));
5822 5823 5824 5825 5826

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
5827
		                    IXGBE_ADVTXD_DTYP_CTXT);
5828 5829

		if (skb->ip_summed == CHECKSUM_PARTIAL) {
5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841
			__be16 protocol;

			if (skb->protocol == cpu_to_be16(ETH_P_8021Q)) {
				const struct vlan_ethhdr *vhdr =
					(const struct vlan_ethhdr *)skb->data;

				protocol = vhdr->h_vlan_encapsulated_proto;
			} else {
				protocol = skb->protocol;
			}

			switch (protocol) {
5842
			case cpu_to_be16(ETH_P_IP):
5843
				type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
5844 5845
				if (ip_hdr(skb)->protocol == IPPROTO_TCP)
					type_tucmd_mlhl |=
5846
					        IXGBE_ADVTXD_TUCMD_L4T_TCP;
5847 5848 5849
				else if (ip_hdr(skb)->protocol == IPPROTO_SCTP)
					type_tucmd_mlhl |=
					        IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5850
				break;
5851
			case cpu_to_be16(ETH_P_IPV6):
5852 5853 5854
				/* XXX what about other V6 headers?? */
				if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
					type_tucmd_mlhl |=
5855
					        IXGBE_ADVTXD_TUCMD_L4T_TCP;
5856 5857 5858
				else if (ipv6_hdr(skb)->nexthdr == IPPROTO_SCTP)
					type_tucmd_mlhl |=
					        IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5859 5860 5861
				break;
			default:
				if (unlikely(net_ratelimit())) {
5862 5863 5864
					e_warn(probe, "partial checksum "
					       "but proto=%x!\n",
					       skb->protocol);
5865 5866 5867
				}
				break;
			}
5868 5869 5870
		}

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5871
		/* use index zero for tx checksum offload */
5872 5873 5874 5875
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
5876

5877 5878 5879 5880 5881 5882 5883
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
5884

5885 5886 5887 5888
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
5889
                        struct ixgbe_ring *tx_ring,
5890 5891
                        struct sk_buff *skb, u32 tx_flags,
                        unsigned int first)
5892
{
5893
	struct pci_dev *pdev = adapter->pdev;
5894
	struct ixgbe_tx_buffer *tx_buffer_info;
5895 5896
	unsigned int len;
	unsigned int total = skb->len;
5897 5898 5899 5900 5901 5902
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;

	i = tx_ring->next_to_use;

5903 5904 5905 5906 5907
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
5908 5909 5910 5911 5912
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
5913
		tx_buffer_info->mapped_as_page = false;
5914
		tx_buffer_info->dma = dma_map_single(&pdev->dev,
5915
						     skb->data + offset,
5916 5917
						     size, DMA_TO_DEVICE);
		if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
5918
			goto dma_error;
5919 5920 5921 5922
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
5923
		total -= size;
5924 5925
		offset += size;
		count++;
5926 5927 5928 5929 5930 5931

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
5932 5933 5934 5935 5936 5937
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
5938
		len = min((unsigned int)frag->size, total);
5939
		offset = frag->page_offset;
5940 5941

		while (len) {
5942 5943 5944 5945
			i++;
			if (i == tx_ring->count)
				i = 0;

5946 5947 5948 5949
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
5950
			tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
5951 5952
							   frag->page,
							   offset, size,
5953
							   DMA_TO_DEVICE);
5954
			tx_buffer_info->mapped_as_page = true;
5955
			if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
5956
				goto dma_error;
5957 5958 5959 5960
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
5961
			total -= size;
5962 5963 5964
			offset += size;
			count++;
		}
5965 5966
		if (total == 0)
			break;
5967
	}
5968

5969 5970 5971
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

5972 5973 5974
	return count;

dma_error:
5975
	e_dev_err("TX DMA map failed\n");
5976 5977 5978 5979 5980

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
5981 5982
	if (count)
		count--;
5983 5984

	/* clear timestamp and dma mappings for remaining portion of packet */
5985 5986
	while (count--) {
		if (i==0)
5987
			i += tx_ring->count;
5988
		i--;
5989 5990 5991 5992
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
	}

5993
	return 0;
5994 5995 5996
}

static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
5997 5998
                           struct ixgbe_ring *tx_ring,
                           int tx_flags, int count, u32 paylen, u8 hdr_len)
5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6017
		                 IXGBE_ADVTXD_POPTS_SHIFT;
6018

6019 6020
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6021 6022
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6023
			                 IXGBE_ADVTXD_POPTS_SHIFT;
6024 6025 6026

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6027
		                 IXGBE_ADVTXD_POPTS_SHIFT;
6028

6029 6030 6031 6032 6033 6034 6035
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6036 6037 6038 6039 6040 6041 6042 6043
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6044
		        cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
	writel(i, adapter->hw.hw_addr + tx_ring->tail);
}

6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075
static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
	              int queue, u32 tx_flags)
{
	struct ixgbe_atr_input atr_input;
	struct tcphdr *th;
	struct iphdr *iph = ip_hdr(skb);
	struct ethhdr *eth = (struct ethhdr *)skb->data;
	u16 vlan_id, src_port, dst_port, flex_bytes;
	u32 src_ipv4_addr, dst_ipv4_addr;
	u8 l4type = 0;

6076 6077 6078
	/* Right now, we support IPv4 only */
	if (skb->protocol != htons(ETH_P_IP))
		return;
6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111
	/* check if we're UDP or TCP */
	if (iph->protocol == IPPROTO_TCP) {
		th = tcp_hdr(skb);
		src_port = th->source;
		dst_port = th->dest;
		l4type |= IXGBE_ATR_L4TYPE_TCP;
		/* l4type IPv4 type is 0, no need to assign */
	} else {
		/* Unsupported L4 header, just bail here */
		return;
	}

	memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));

	vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
	           IXGBE_TX_FLAGS_VLAN_SHIFT;
	src_ipv4_addr = iph->saddr;
	dst_ipv4_addr = iph->daddr;
	flex_bytes = eth->h_proto;

	ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
	ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
	ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
	ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
	ixgbe_atr_set_l4type_82599(&atr_input, l4type);
	/* src and dst are inverted, think how the receiver sees them */
	ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
	ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
	ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
}

6112
static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
6113
                                 struct ixgbe_ring *tx_ring, int size)
6114
{
6115
	netif_stop_subqueue(netdev, tx_ring->queue_index);
6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6127
	netif_start_subqueue(netdev, tx_ring->queue_index);
J
Jesse Brandeburg 已提交
6128
	++tx_ring->restart_queue;
6129 6130 6131 6132
	return 0;
}

static int ixgbe_maybe_stop_tx(struct net_device *netdev,
6133
                              struct ixgbe_ring *tx_ring, int size)
6134 6135 6136 6137 6138 6139
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
	return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
}

6140 6141 6142
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6143
	int txq = smp_processor_id();
6144

6145 6146 6147 6148 6149 6150 6151
#ifdef IXGBE_FCOE
	if ((skb->protocol == htons(ETH_P_FCOE)) ||
	    (skb->protocol == htons(ETH_P_FIP))) {
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6152
#ifdef CONFIG_IXGBE_DCB
6153 6154 6155
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6156
#endif
6157 6158 6159 6160
		}
	}
#endif

K
Krishna Kumar 已提交
6161 6162 6163
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6164
		return txq;
K
Krishna Kumar 已提交
6165
	}
6166

6167 6168 6169 6170 6171 6172 6173 6174
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6175 6176 6177 6178

	return skb_tx_hash(dev, skb);
}

6179 6180
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
6181 6182 6183
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;
E
Eric Dumazet 已提交
6184
	struct netdev_queue *txq;
6185 6186
	unsigned int first;
	unsigned int tx_flags = 0;
6187
	u8 hdr_len = 0;
6188
	int tso;
6189 6190
	int count = 0;
	unsigned int f;
J
Jesse Brandeburg 已提交
6191 6192 6193

	if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
		tx_flags |= vlan_tx_tag_get(skb);
6194 6195
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6196
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6197 6198 6199
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6200 6201
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6202 6203 6204
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6205
	}
6206

6207
	tx_ring = adapter->tx_ring[skb->queue_mapping];
6208

6209
#ifdef IXGBE_FCOE
6210 6211 6212 6213 6214
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
	    (skb->protocol == htons(ETH_P_FCOE) ||
	     skb->protocol == htons(ETH_P_FIP))) {
6215 6216 6217 6218 6219 6220 6221 6222
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6223 6224 6225
		/* flag for FCoE offloads */
		if (skb->protocol == htons(ETH_P_FCOE))
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6226
	}
R
Robert Love 已提交
6227 6228
#endif

6229
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6230 6231
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6232 6233
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6234 6235
		count++;

J
Jesse Brandeburg 已提交
6236 6237
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6238 6239
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6240
	if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
6241 6242 6243 6244 6245
		adapter->tx_busy++;
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
		if (skb->protocol == htons(ETH_P_IP))
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6265

6266 6267 6268 6269 6270 6271
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6272

6273
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first);
6274
	if (count) {
6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285
		/* add the ATR filter if ATR is on */
		if (tx_ring->atr_sample_rate) {
			++tx_ring->atr_count;
			if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
		             test_bit(__IXGBE_FDIR_INIT_DONE,
                                      &tx_ring->reinit_state)) {
				ixgbe_atr(adapter, skb, tx_ring->queue_index,
				          tx_flags);
				tx_ring->atr_count = 0;
			}
		}
E
Eric Dumazet 已提交
6286 6287 6288
		txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
		txq->tx_bytes += skb->len;
		txq->tx_packets++;
6289 6290 6291
		ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
		               hdr_len);
		ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
6292

6293 6294 6295 6296 6297
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311

	return NETDEV_TX_OK;
}

/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6312
	struct ixgbe_hw *hw = &adapter->hw;
6313 6314 6315 6316 6317 6318
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6319
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6320

6321 6322
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6323 6324 6325 6326

	return 0;
}

6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6361 6362
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6363
 * netdev->dev_addrs
6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6384
 * netdev->dev_addrs
6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6403 6404 6405 6406 6407 6408 6409 6410 6411
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6412
	int i;
6413

6414 6415 6416 6417
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6418
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6419 6420 6421 6422 6423 6424 6425 6426 6427
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6428 6429 6430 6431
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

6432 6433 6434
static const struct net_device_ops ixgbe_netdev_ops = {
	.ndo_open 		= ixgbe_open,
	.ndo_stop		= ixgbe_close,
6435
	.ndo_start_xmit		= ixgbe_xmit_frame,
6436
	.ndo_select_queue	= ixgbe_select_queue,
6437
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
6438 6439 6440 6441 6442 6443 6444 6445
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_register	= ixgbe_vlan_rx_register,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6446
	.ndo_do_ioctl		= ixgbe_ioctl,
6447 6448 6449 6450
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
6451 6452 6453
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6454 6455 6456
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6457 6458
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6459
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6460
#endif /* IXGBE_FCOE */
6461 6462
};

6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

	if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
6482
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
6506 6507
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
6508 6509 6510 6511 6512 6513 6514 6515
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
6528
                                 const struct pci_device_id *ent)
6529 6530 6531 6532 6533 6534 6535
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
6536
	unsigned int indices = num_possible_cpus();
6537 6538 6539
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
6540
	u32 part_num, eec;
6541

6542 6543 6544 6545 6546 6547 6548 6549 6550
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

6551
	err = pci_enable_device_mem(pdev);
6552 6553 6554
	if (err)
		return err;

6555 6556
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
6557 6558
		pci_using_dac = 1;
	} else {
6559
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
6560
		if (err) {
6561 6562
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
6563
			if (err) {
6564 6565
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
6566 6567 6568 6569 6570 6571
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

6572 6573
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
	                                   IORESOURCE_MEM), ixgbe_driver_name);
6574
	if (err) {
6575 6576
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
6577 6578 6579
		goto err_pci_reg;
	}

6580
	pci_enable_pcie_error_reporting(pdev);
6581

6582
	pci_set_master(pdev);
6583
	pci_save_state(pdev);
6584

6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

6612 6613
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
	                      pci_resource_len(pdev, 0));
6614 6615 6616 6617 6618 6619 6620 6621 6622 6623
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

6624
	netdev->netdev_ops = &ixgbe_netdev_ops;
6625 6626 6627 6628 6629 6630 6631 6632
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
	strcpy(netdev->name, pci_name(pdev));

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
6633
	hw->mac.type  = ii->mac;
6634

6635 6636 6637 6638 6639 6640 6641 6642 6643
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
6644
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6645 6646 6647 6648 6649 6650 6651
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
6652 6653 6654 6655 6656 6657 6658 6659 6660

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
	adapter->sfp_timer.function = &ixgbe_sfp_timer;
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
6661

6662 6663 6664 6665 6666 6667 6668
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
	          ixgbe_sfp_config_module_task);

6669
	ii->get_invariants(hw);
6670 6671 6672 6673 6674 6675

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

6676 6677 6678 6679
	/* Make it possible the adapter to be woken up via WOL */
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6680 6681 6682 6683 6684 6685 6686
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
6687
			e_crit(probe, "Fan has stopped, replace the adapter\n");
6688 6689
	}

6690
	/* reset_hw fills in the perm_addr as well */
6691
	hw->phy.reset_if_overtemp = true;
6692
	err = hw->mac.ops.reset_hw(hw);
6693
	hw->phy.reset_if_overtemp = false;
6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
6706 6707 6708 6709
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
6710 6711
		goto err_sw_init;
	} else if (err) {
6712
		e_dev_err("HW Init failed: %d\n", err);
6713 6714 6715
		goto err_sw_init;
	}

6716 6717
	ixgbe_probe_vf(adapter, ii);

6718
	netdev->features = NETIF_F_SG |
6719 6720 6721 6722
	                   NETIF_F_IP_CSUM |
	                   NETIF_F_HW_VLAN_TX |
	                   NETIF_F_HW_VLAN_RX |
	                   NETIF_F_HW_VLAN_FILTER;
6723

6724
	netdev->features |= NETIF_F_IPV6_CSUM;
6725 6726
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
6727
	netdev->features |= NETIF_F_GRO;
6728

6729 6730 6731
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

6732 6733
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
6734
	netdev->vlan_features |= NETIF_F_IP_CSUM;
6735
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
6736 6737
	netdev->vlan_features |= NETIF_F_SG;

6738 6739 6740
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
6741 6742 6743
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
6744
#ifdef CONFIG_IXGBE_DCB
6745 6746 6747
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

6748
#ifdef IXGBE_FCOE
6749
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6750 6751
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
6752 6753
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
6754 6755
		}
	}
6756 6757 6758 6759 6760
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
6761
#endif /* IXGBE_FCOE */
6762 6763 6764
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

6765
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
6766 6767
		netdev->features |= NETIF_F_LRO;

6768
	/* make sure the EEPROM is good */
6769
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
6770
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
6771 6772 6773 6774 6775 6776 6777
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

6778
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
6779
		e_dev_err("invalid MAC address\n");
6780 6781 6782 6783
		err = -EIO;
		goto err_eeprom;
	}

6784 6785 6786 6787
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

6788 6789 6790 6791 6792
	init_timer(&adapter->watchdog_timer);
	adapter->watchdog_timer.function = &ixgbe_watchdog;
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
6793
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
6794

6795 6796 6797
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
6798

6799 6800
	switch (pdev->device) {
	case IXGBE_DEV_ID_82599_KX4:
6801 6802
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
		                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
6803 6804 6805 6806 6807 6808 6809
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

6810 6811 6812
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

6813
	/* print bus type/speed/width info */
6814
	e_dev_info("(PCI Express:%s:%s) %pM\n",
6815 6816 6817 6818 6819
	        ((hw->bus.speed == ixgbe_bus_speed_5000) ? "5.0Gb/s":
	         (hw->bus.speed == ixgbe_bus_speed_2500) ? "2.5Gb/s":"Unknown"),
	        ((hw->bus.width == ixgbe_bus_width_pcie_x8) ? "Width x8" :
	         (hw->bus.width == ixgbe_bus_width_pcie_x4) ? "Width x4" :
	         (hw->bus.width == ixgbe_bus_width_pcie_x1) ? "Width x1" :
6820
	         "Unknown"),
J
Johannes Berg 已提交
6821
	        netdev->dev_addr);
6822
	ixgbe_read_pba_num_generic(hw, &part_num);
6823
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
6824 6825 6826 6827
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
			   "PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
			   (part_num >> 8), (part_num & 0xff));
6828
	else
6829 6830 6831
		e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type,
			   (part_num >> 8), (part_num & 0xff));
6832

6833
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
6834 6835 6836 6837
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
6838 6839
	}

6840 6841 6842
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

6843
	/* reset the hardware with the new settings */
6844
	err = hw->mac.ops.start_hw(hw);
6845

6846 6847
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
6848 6849 6850 6851 6852 6853
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
6854
	}
6855 6856 6857 6858 6859
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

6860 6861 6862
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

6863 6864 6865 6866
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

6867 6868
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		INIT_WORK(&adapter->check_overtemp_task, ixgbe_check_overtemp_task);
6869
#ifdef CONFIG_IXGBE_DCA
6870
	if (dca_add_requester(&pdev->dev) == 0) {
6871 6872 6873 6874
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
6875
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
6876
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
6877 6878 6879 6880
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

6881 6882
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
6883

6884
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
6885 6886 6887 6888
	cards_found++;
	return 0;

err_register:
6889
	ixgbe_release_hw_control(adapter);
6890
	ixgbe_clear_interrupt_scheme(adapter);
6891 6892
err_sw_init:
err_eeprom:
6893 6894
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
6895 6896 6897
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
6898 6899
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
6900 6901 6902 6903
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
6904 6905
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
	                             IORESOURCE_MEM));
6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	set_bit(__IXGBE_DOWN, &adapter->state);
D
Donald Skidmore 已提交
6927 6928 6929 6930
	/* clear the module not found bit to make sure the worker won't
	 * reschedule
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6931 6932
	del_timer_sync(&adapter->watchdog_timer);

D
Donald Skidmore 已提交
6933 6934 6935
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
6936 6937
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
6938 6939 6940
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
6941 6942
	flush_scheduled_work();

6943
#ifdef CONFIG_IXGBE_DCA
6944 6945 6946 6947 6948 6949 6950
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
6951 6952 6953 6954 6955
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
6956 6957 6958 6959

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
6960 6961
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
6962

6963 6964 6965
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

6966
	ixgbe_clear_interrupt_scheme(adapter);
6967

6968
	ixgbe_release_hw_control(adapter);
6969 6970

	iounmap(adapter->hw.hw_addr);
6971 6972
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
	                             IORESOURCE_MEM));
6973

6974
	e_dev_info("complete\n");
6975

6976 6977
	free_netdev(netdev);

6978
	pci_disable_pcie_error_reporting(pdev);
6979

6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
6992
                                                pci_channel_state_t state)
6993 6994
{
	struct net_device *netdev = pci_get_drvdata(pdev);
6995
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6996 6997 6998

	netif_device_detach(netdev);

6999 7000 7001
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7002 7003 7004 7005
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7006
	/* Request a slot reset. */
7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7019
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7020 7021
	pci_ers_result_t result;
	int err;
7022

7023
	if (pci_enable_device_mem(pdev)) {
7024
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7025 7026 7027 7028
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7029
		pci_save_state(pdev);
7030

7031
		pci_wake_from_d3(pdev, false);
7032

7033
		ixgbe_reset(adapter);
7034
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7035 7036 7037 7038 7039
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7040 7041
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7042 7043
		/* non-fatal, continue */
	}
7044

7045
	return result;
7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
7058
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7059 7060 7061

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7062
			e_info(probe, "ixgbe_up failed after reset\n");
7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7098 7099 7100
	pr_info("%s - version %s\n", ixgbe_driver_string,
		   ixgbe_driver_version);
	pr_info("%s\n", ixgbe_copyright);
7101

7102
#ifdef CONFIG_IXGBE_DCA
7103 7104
	dca_register_notify(&dca_notifier);
#endif
7105

7106 7107 7108
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7109

7110 7111 7112 7113 7114 7115 7116 7117 7118 7119
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7120
#ifdef CONFIG_IXGBE_DCA
7121 7122
	dca_unregister_notify(&dca_notifier);
#endif
7123 7124
	pci_unregister_driver(&ixgbe_driver);
}
7125

7126
#ifdef CONFIG_IXGBE_DCA
7127
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7128
                            void *p)
7129 7130 7131 7132
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7133
	                                 __ixgbe_notify_dca);
7134 7135 7136

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7137

7138
#endif /* CONFIG_IXGBE_DCA */
7139

7140
/**
7141
 * ixgbe_get_hw_dev return device
7142 7143
 * used by hardware layer to print debugging information
 **/
7144
struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
7145 7146
{
	struct ixgbe_adapter *adapter = hw->back;
7147
	return adapter->netdev;
7148
}
7149

7150 7151 7152
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */