rt2400pci.c 53.1 KB
Newer Older
1
/*
2
	Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
3 4 5 6 7 8 9 10 11 12 13 14 15
	<http://rt2x00.serialmonkey.com>

	This program is free software; you can redistribute it and/or modify
	it under the terms of the GNU General Public License as published by
	the Free Software Foundation; either version 2 of the License, or
	(at your option) any later version.

	This program is distributed in the hope that it will be useful,
	but WITHOUT ANY WARRANTY; without even the implied warranty of
	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
	GNU General Public License for more details.

	You should have received a copy of the GNU General Public License
16
	along with this program; if not, see <http://www.gnu.org/licenses/>.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

/*
	Module: rt2400pci
	Abstract: rt2400pci device specific routines.
	Supported chipsets: RT2460.
 */

#include <linux/delay.h>
#include <linux/etherdevice.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/eeprom_93cx6.h>
31
#include <linux/slab.h>
32 33

#include "rt2x00.h"
34
#include "rt2x00mmio.h"
35 36 37 38 39 40
#include "rt2x00pci.h"
#include "rt2400pci.h"

/*
 * Register access.
 * All access to the CSR registers will go through the methods
41
 * rt2x00mmio_register_read and rt2x00mmio_register_write.
42 43 44 45 46
 * BBP and RF register require indirect register access,
 * and use the CSR registers BBPCSR and RFCSR to achieve this.
 * These indirect registers work with busy bits,
 * and we will try maximal REGISTER_BUSY_COUNT times to access
 * the register while taking a REGISTER_BUSY_DELAY us delay
M
Mark Einon 已提交
47
 * between each attempt. When the busy bit is still set at that time,
48 49 50
 * the access attempt is considered to have failed,
 * and we will print an error.
 */
51
#define WAIT_FOR_BBP(__dev, __reg) \
52
	rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
53
#define WAIT_FOR_RF(__dev, __reg) \
54
	rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
55

A
Adam Baker 已提交
56
static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
57 58 59 60
				const unsigned int word, const u8 value)
{
	u32 reg;

61 62
	mutex_lock(&rt2x00dev->csr_mutex);

63
	/*
64 65
	 * Wait until the BBP becomes available, afterwards we
	 * can safely write the new data into the register.
66
	 */
67 68 69 70 71 72 73
	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
		rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
		rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
		rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);

74
		rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
75
	}
76 77

	mutex_unlock(&rt2x00dev->csr_mutex);
78 79
}

A
Adam Baker 已提交
80
static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
81 82 83 84
			       const unsigned int word, u8 *value)
{
	u32 reg;

85 86
	mutex_lock(&rt2x00dev->csr_mutex);

87
	/*
88 89 90 91 92 93
	 * Wait until the BBP becomes available, afterwards we
	 * can safely write the read request into the register.
	 * After the data has been written, we wait until hardware
	 * returns the correct value, if at any time the register
	 * doesn't become available in time, reg will be 0xffffffff
	 * which means we return 0xff to the caller.
94
	 */
95 96 97 98 99
	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
		rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
		rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
100

101
		rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
102

103 104
		WAIT_FOR_BBP(rt2x00dev, &reg);
	}
105 106

	*value = rt2x00_get_field32(reg, BBPCSR_VALUE);
107 108

	mutex_unlock(&rt2x00dev->csr_mutex);
109 110
}

A
Adam Baker 已提交
111
static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
112 113 114 115
			       const unsigned int word, const u32 value)
{
	u32 reg;

116 117
	mutex_lock(&rt2x00dev->csr_mutex);

118 119 120 121 122 123 124 125 126 127 128
	/*
	 * Wait until the RF becomes available, afterwards we
	 * can safely write the new data into the register.
	 */
	if (WAIT_FOR_RF(rt2x00dev, &reg)) {
		reg = 0;
		rt2x00_set_field32(&reg, RFCSR_VALUE, value);
		rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
		rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
		rt2x00_set_field32(&reg, RFCSR_BUSY, 1);

129
		rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
130
		rt2x00_rf_write(rt2x00dev, word, value);
131 132
	}

133
	mutex_unlock(&rt2x00dev->csr_mutex);
134 135 136 137 138 139 140
}

static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
{
	struct rt2x00_dev *rt2x00dev = eeprom->data;
	u32 reg;

141
	rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

	eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
	eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
	eeprom->reg_data_clock =
	    !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
	eeprom->reg_chip_select =
	    !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
}

static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
{
	struct rt2x00_dev *rt2x00dev = eeprom->data;
	u32 reg = 0;

	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
			   !!eeprom->reg_data_clock);
	rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
			   !!eeprom->reg_chip_select);

163
	rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
164 165 166
}

#ifdef CONFIG_RT2X00_LIB_DEBUGFS
167 168 169 170 171 172 173 174 175 176
static u8 _rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
			      const unsigned int word)
{
	u8 value;

	rt2400pci_bbp_read(rt2x00dev, word, &value);

	return value;
}

177 178 179
static const struct rt2x00debug rt2400pci_rt2x00debug = {
	.owner	= THIS_MODULE,
	.csr	= {
180
		.read		= _rt2x00mmio_register_read,
181
		.write		= rt2x00mmio_register_write,
182 183
		.flags		= RT2X00DEBUGFS_OFFSET,
		.word_base	= CSR_REG_BASE,
184 185 186 187
		.word_size	= sizeof(u32),
		.word_count	= CSR_REG_SIZE / sizeof(u32),
	},
	.eeprom	= {
188
		.read		= _rt2x00_eeprom_read,
189
		.write		= rt2x00_eeprom_write,
190
		.word_base	= EEPROM_BASE,
191 192 193 194
		.word_size	= sizeof(u16),
		.word_count	= EEPROM_SIZE / sizeof(u16),
	},
	.bbp	= {
195
		.read		= _rt2400pci_bbp_read,
196
		.write		= rt2400pci_bbp_write,
197
		.word_base	= BBP_BASE,
198 199 200 201
		.word_size	= sizeof(u8),
		.word_count	= BBP_SIZE / sizeof(u8),
	},
	.rf	= {
202
		.read		= _rt2x00_rf_read,
203
		.write		= rt2400pci_rf_write,
204
		.word_base	= RF_BASE,
205 206 207 208 209 210 211 212 213 214
		.word_size	= sizeof(u32),
		.word_count	= RF_SIZE / sizeof(u32),
	},
};
#endif /* CONFIG_RT2X00_LIB_DEBUGFS */

static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;

215
	rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
216
	return rt2x00_get_field32(reg, GPIOCSR_VAL0);
217 218
}

219
#ifdef CONFIG_RT2X00_LIB_LEDS
220
static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
221 222 223 224 225 226 227
				     enum led_brightness brightness)
{
	struct rt2x00_led *led =
	    container_of(led_cdev, struct rt2x00_led, led_dev);
	unsigned int enabled = brightness != LED_OFF;
	u32 reg;

228
	rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
229

230
	if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
231
		rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
232 233
	else if (led->type == LED_TYPE_ACTIVITY)
		rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
234

235
	rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
236
}
237 238 239 240 241 242 243 244 245

static int rt2400pci_blink_set(struct led_classdev *led_cdev,
			       unsigned long *delay_on,
			       unsigned long *delay_off)
{
	struct rt2x00_led *led =
	    container_of(led_cdev, struct rt2x00_led, led_dev);
	u32 reg;

246
	rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
247 248
	rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
	rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
249
	rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
250 251 252

	return 0;
}
253 254 255 256 257 258 259 260 261 262 263

static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
			       struct rt2x00_led *led,
			       enum led_type type)
{
	led->rt2x00dev = rt2x00dev;
	led->type = type;
	led->led_dev.brightness_set = rt2400pci_brightness_set;
	led->led_dev.blink_set = rt2400pci_blink_set;
	led->flags = LED_INITIALIZED;
}
264
#endif /* CONFIG_RT2X00_LIB_LEDS */
265

266 267 268
/*
 * Configuration handlers.
 */
I
Ivo van Doorn 已提交
269 270 271 272 273 274 275 276 277 278
static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
				    const unsigned int filter_flags)
{
	u32 reg;

	/*
	 * Start configuration steps.
	 * Note that the version error will always be dropped
	 * since there is no filter for it at this time.
	 */
279
	rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
I
Ivo van Doorn 已提交
280 281 282 283 284 285
	rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
			   !(filter_flags & FIF_FCSFAIL));
	rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
			   !(filter_flags & FIF_PLCPFAIL));
	rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
			   !(filter_flags & FIF_CONTROL));
E
Eli Cooper 已提交
286 287
	rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
I
Ivo van Doorn 已提交
288
	rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
E
Eli Cooper 已提交
289
			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags) &&
290
			   !rt2x00dev->intf_ap_count);
I
Ivo van Doorn 已提交
291
	rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
292
	rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
I
Ivo van Doorn 已提交
293 294
}

295 296 297 298
static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
				  struct rt2x00_intf *intf,
				  struct rt2x00intf_conf *conf,
				  const unsigned int flags)
299
{
300 301
	unsigned int bcn_preload;
	u32 reg;
302

303 304 305 306
	if (flags & CONFIG_UPDATE_TYPE) {
		/*
		 * Enable beacon config
		 */
307
		bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
308
		rt2x00mmio_register_read(rt2x00dev, BCNCSR1, &reg);
309
		rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
310
		rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
311

312 313 314
		/*
		 * Enable synchronisation.
		 */
315
		rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
316
		rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
317
		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
318
	}
319

320
	if (flags & CONFIG_UPDATE_MAC)
321 322
		rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
					       conf->mac, sizeof(conf->mac));
323

324
	if (flags & CONFIG_UPDATE_BSSID)
325 326 327
		rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
					       conf->bssid,
					       sizeof(conf->bssid));
328 329
}

I
Ivo van Doorn 已提交
330
static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
331 332
				 struct rt2x00lib_erp *erp,
				 u32 changed)
333
{
334
	int preamble_mask;
335 336
	u32 reg;

337 338 339
	/*
	 * When short preamble is enabled, we should set bit 0x08
	 */
340 341 342
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
		preamble_mask = erp->short_preamble << 3;

343
		rt2x00mmio_register_read(rt2x00dev, TXCSR1, &reg);
344 345 346 347
		rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
		rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
		rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
		rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
348
		rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
349

350
		rt2x00mmio_register_read(rt2x00dev, ARCSR2, &reg);
351 352 353 354
		rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
		rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
				   GET_DURATION(ACK_SIZE, 10));
355
		rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
356

357
		rt2x00mmio_register_read(rt2x00dev, ARCSR3, &reg);
358 359 360 361
		rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
		rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
				   GET_DURATION(ACK_SIZE, 20));
362
		rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
363

364
		rt2x00mmio_register_read(rt2x00dev, ARCSR4, &reg);
365 366 367 368
		rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
		rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
				   GET_DURATION(ACK_SIZE, 55));
369
		rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
370

371
		rt2x00mmio_register_read(rt2x00dev, ARCSR5, &reg);
372 373 374 375
		rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
		rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
				   GET_DURATION(ACK_SIZE, 110));
376
		rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
377 378 379
	}

	if (changed & BSS_CHANGED_BASIC_RATES)
380
		rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
381 382

	if (changed & BSS_CHANGED_ERP_SLOT) {
383
		rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
384
		rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
385
		rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
386

387
		rt2x00mmio_register_read(rt2x00dev, CSR18, &reg);
388 389
		rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
		rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
390
		rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
391

392
		rt2x00mmio_register_read(rt2x00dev, CSR19, &reg);
393 394
		rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
		rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
395
		rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
396 397 398
	}

	if (changed & BSS_CHANGED_BEACON_INT) {
399
		rt2x00mmio_register_read(rt2x00dev, CSR12, &reg);
400 401 402 403
		rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
				   erp->beacon_int * 16);
		rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
				   erp->beacon_int * 16);
404
		rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
405
	}
406 407
}

408 409
static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
				 struct antenna_setup *ant)
410
{
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
	u8 r1;
	u8 r4;

	/*
	 * We should never come here because rt2x00lib is supposed
	 * to catch this and send us the correct antenna explicitely.
	 */
	BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
	       ant->tx == ANTENNA_SW_DIVERSITY);

	rt2400pci_bbp_read(rt2x00dev, 4, &r4);
	rt2400pci_bbp_read(rt2x00dev, 1, &r1);

	/*
	 * Configure the TX antenna.
	 */
	switch (ant->tx) {
	case ANTENNA_HW_DIVERSITY:
		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
		break;
	case ANTENNA_A:
		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
		break;
	case ANTENNA_B:
	default:
		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
		break;
	}

	/*
	 * Configure the RX antenna.
	 */
	switch (ant->rx) {
	case ANTENNA_HW_DIVERSITY:
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
		break;
	case ANTENNA_A:
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
		break;
	case ANTENNA_B:
	default:
		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
		break;
	}

	rt2400pci_bbp_write(rt2x00dev, 4, r4);
	rt2400pci_bbp_write(rt2x00dev, 1, r1);
458 459 460
}

static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
461
				     struct rf_channel *rf)
462 463 464 465
{
	/*
	 * Switch on tuning bits.
	 */
466 467
	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
468

469 470 471
	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
472 473 474 475

	/*
	 * RF2420 chipset don't need any additional actions.
	 */
476
	if (rt2x00_rf(rt2x00dev, RF2420))
477 478 479 480 481 482 483
		return;

	/*
	 * For the RT2421 chipsets we need to write an invalid
	 * reference clock rate to activate auto_tune.
	 * After that we set the value back to the correct channel.
	 */
484
	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
485
	rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
486
	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
487 488 489

	msleep(1);

490 491 492
	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
493 494 495 496 497 498

	msleep(1);

	/*
	 * Switch off tuning bits.
	 */
499 500
	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
501

502 503
	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
504 505 506 507

	/*
	 * Clear false CRC during channel switch.
	 */
508
	rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1);
509 510 511 512 513 514 515
}

static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
{
	rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
}

516 517
static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
					 struct rt2x00lib_conf *libconf)
518
{
519
	u32 reg;
520

521
	rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
522 523 524 525
	rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
			   libconf->conf->long_frame_max_tx_count);
	rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
			   libconf->conf->short_frame_max_tx_count);
526
	rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
527 528
}

I
Ivo van Doorn 已提交
529 530 531 532 533 534 535 536 537
static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
				struct rt2x00lib_conf *libconf)
{
	enum dev_state state =
	    (libconf->conf->flags & IEEE80211_CONF_PS) ?
		STATE_SLEEP : STATE_AWAKE;
	u32 reg;

	if (state == STATE_SLEEP) {
538
		rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
I
Ivo van Doorn 已提交
539
		rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
540
				   (rt2x00dev->beacon_int - 20) * 16);
I
Ivo van Doorn 已提交
541 542 543 544 545
		rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
				   libconf->conf->listen_interval - 1);

		/* We must first disable autowake before it can be enabled */
		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
546
		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
I
Ivo van Doorn 已提交
547 548

		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
549
		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
550
	} else {
551
		rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
552
		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
553
		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
I
Ivo van Doorn 已提交
554 555 556 557 558
	}

	rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
}

559
static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
560 561
			     struct rt2x00lib_conf *libconf,
			     const unsigned int flags)
562
{
563
	if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
564
		rt2400pci_config_channel(rt2x00dev, &libconf->rf);
565
	if (flags & IEEE80211_CONF_CHANGE_POWER)
566 567
		rt2400pci_config_txpower(rt2x00dev,
					 libconf->conf->power_level);
568 569
	if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
		rt2400pci_config_retry_limit(rt2x00dev, libconf);
I
Ivo van Doorn 已提交
570 571
	if (flags & IEEE80211_CONF_CHANGE_PS)
		rt2400pci_config_ps(rt2x00dev, libconf);
572 573 574
}

static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
I
Ivo van Doorn 已提交
575
				const int cw_min, const int cw_max)
576 577 578
{
	u32 reg;

579
	rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
I
Ivo van Doorn 已提交
580 581
	rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
	rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
582
	rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
583 584 585 586 587
}

/*
 * Link tuning
 */
588 589
static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
				 struct link_qual *qual)
590 591 592 593 594 595 596
{
	u32 reg;
	u8 bbp;

	/*
	 * Update FCS error count from register.
	 */
597
	rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
598
	qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
599 600 601 602 603

	/*
	 * Update False CCA count from register.
	 */
	rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
604
	qual->false_cca = bbp;
605 606
}

607 608
static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
				     struct link_qual *qual, u8 vgc_level)
609
{
610 611 612 613 614
	if (qual->vgc_level_reg != vgc_level) {
		rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
		qual->vgc_level = vgc_level;
		qual->vgc_level_reg = vgc_level;
	}
615 616
}

617 618
static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
				  struct link_qual *qual)
619
{
620
	rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
621 622
}

623 624
static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
				 struct link_qual *qual, const u32 count)
625 626 627 628 629
{
	/*
	 * The link tuner should not run longer then 60 seconds,
	 * and should run once every 2 seconds.
	 */
630
	if (count > 60 || !(count & 1))
631 632 633 634 635
		return;

	/*
	 * Base r13 link tuning on the false cca count.
	 */
636 637 638 639
	if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
		rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
	else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
		rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
640 641
}

642 643 644 645 646 647 648 649 650 651
/*
 * Queue handlers.
 */
static void rt2400pci_start_queue(struct data_queue *queue)
{
	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
	u32 reg;

	switch (queue->qid) {
	case QID_RX:
652
		rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
653
		rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
654
		rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
655 656
		break;
	case QID_BEACON:
657
		rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
658 659 660
		rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
		rt2x00_set_field32(&reg, CSR14_TBCN, 1);
		rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
661
		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
662 663 664 665 666 667 668 669 670 671 672 673
		break;
	default:
		break;
	}
}

static void rt2400pci_kick_queue(struct data_queue *queue)
{
	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
	u32 reg;

	switch (queue->qid) {
I
Ivo van Doorn 已提交
674
	case QID_AC_VO:
675
		rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
676
		rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
677
		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
678
		break;
I
Ivo van Doorn 已提交
679
	case QID_AC_VI:
680
		rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
681
		rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
682
		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
683 684
		break;
	case QID_ATIM:
685
		rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
686
		rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
687
		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
688 689 690 691 692 693 694 695 696 697 698 699
		break;
	default:
		break;
	}
}

static void rt2400pci_stop_queue(struct data_queue *queue)
{
	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
	u32 reg;

	switch (queue->qid) {
I
Ivo van Doorn 已提交
700 701
	case QID_AC_VO:
	case QID_AC_VI:
702
	case QID_ATIM:
703
		rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
704
		rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
705
		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
706 707
		break;
	case QID_RX:
708
		rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
709
		rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
710
		rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
711 712
		break;
	case QID_BEACON:
713
		rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
714 715 716
		rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
		rt2x00_set_field32(&reg, CSR14_TBCN, 0);
		rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
717
		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
718 719 720 721

		/*
		 * Wait for possibly running tbtt tasklets.
		 */
722
		tasklet_kill(&rt2x00dev->tbtt_tasklet);
723 724 725 726 727 728
		break;
	default:
		break;
	}
}

729 730 731
/*
 * Initialization functions.
 */
732
static bool rt2400pci_get_entry_state(struct queue_entry *entry)
733
{
734
	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
735 736
	u32 word;

737 738
	if (entry->queue->qid == QID_RX) {
		rt2x00_desc_read(entry_priv->desc, 0, &word);
739

740 741 742
		return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
	} else {
		rt2x00_desc_read(entry_priv->desc, 0, &word);
743

744 745 746
		return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
		        rt2x00_get_field32(word, TXD_W0_VALID));
	}
747 748
}

749
static void rt2400pci_clear_entry(struct queue_entry *entry)
750
{
751
	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
752
	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
753 754
	u32 word;

755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
	if (entry->queue->qid == QID_RX) {
		rt2x00_desc_read(entry_priv->desc, 2, &word);
		rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
		rt2x00_desc_write(entry_priv->desc, 2, word);

		rt2x00_desc_read(entry_priv->desc, 1, &word);
		rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
		rt2x00_desc_write(entry_priv->desc, 1, word);

		rt2x00_desc_read(entry_priv->desc, 0, &word);
		rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
		rt2x00_desc_write(entry_priv->desc, 0, word);
	} else {
		rt2x00_desc_read(entry_priv->desc, 0, &word);
		rt2x00_set_field32(&word, TXD_W0_VALID, 0);
		rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
		rt2x00_desc_write(entry_priv->desc, 0, word);
	}
773 774
}

I
Ivo van Doorn 已提交
775
static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
776
{
777
	struct queue_entry_priv_mmio *entry_priv;
778 779 780 781 782
	u32 reg;

	/*
	 * Initialize registers.
	 */
783
	rt2x00mmio_register_read(rt2x00dev, TXCSR2, &reg);
I
Ivo van Doorn 已提交
784 785
	rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
	rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
786
	rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
I
Ivo van Doorn 已提交
787
	rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
788
	rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
789

790
	entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
791
	rt2x00mmio_register_read(rt2x00dev, TXCSR3, &reg);
792
	rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
793
			   entry_priv->desc_dma);
794
	rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
795

796
	entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
797
	rt2x00mmio_register_read(rt2x00dev, TXCSR5, &reg);
798
	rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
799
			   entry_priv->desc_dma);
800
	rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
801

802
	entry_priv = rt2x00dev->atim->entries[0].priv_data;
803
	rt2x00mmio_register_read(rt2x00dev, TXCSR4, &reg);
804
	rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
805
			   entry_priv->desc_dma);
806
	rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
807

808
	entry_priv = rt2x00dev->bcn->entries[0].priv_data;
809
	rt2x00mmio_register_read(rt2x00dev, TXCSR6, &reg);
810
	rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
811
			   entry_priv->desc_dma);
812
	rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
813

814
	rt2x00mmio_register_read(rt2x00dev, RXCSR1, &reg);
815
	rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
I
Ivo van Doorn 已提交
816
	rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
817
	rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
818

819
	entry_priv = rt2x00dev->rx->entries[0].priv_data;
820
	rt2x00mmio_register_read(rt2x00dev, RXCSR2, &reg);
821 822
	rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
			   entry_priv->desc_dma);
823
	rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
824 825 826 827 828 829 830 831

	return 0;
}

static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;

832 833 834 835
	rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
	rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
	rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00023f20);
	rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
836

837
	rt2x00mmio_register_read(rt2x00dev, TIMECSR, &reg);
838 839 840
	rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
	rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
	rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
841
	rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
842

843
	rt2x00mmio_register_read(rt2x00dev, CSR9, &reg);
844 845
	rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
			   (rt2x00dev->rx->data_size / 128));
846
	rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
847

848
	rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
849 850 851 852 853 854 855 856
	rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
	rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
	rt2x00_set_field32(&reg, CSR14_TBCN, 0);
	rt2x00_set_field32(&reg, CSR14_TCFP, 0);
	rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
	rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
	rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
857
	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
858

859
	rt2x00mmio_register_write(rt2x00dev, CNT3, 0x3f080000);
860

861
	rt2x00mmio_register_read(rt2x00dev, ARCSR0, &reg);
862 863 864 865
	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
866
	rt2x00mmio_register_write(rt2x00dev, ARCSR0, reg);
867

868
	rt2x00mmio_register_read(rt2x00dev, RXCSR3, &reg);
869 870 871 872 873 874
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
	rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
875
	rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
876

877
	rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
878 879 880 881

	if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
		return -EBUSY;

882 883
	rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00217223);
	rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
884

885
	rt2x00mmio_register_read(rt2x00dev, MACCSR2, &reg);
886
	rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
887
	rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
888

889
	rt2x00mmio_register_read(rt2x00dev, RALINKCSR, &reg);
890 891 892 893
	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
894
	rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
895

896
	rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
897 898 899
	rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
	rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
	rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
900
	rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
901

902
	rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
903 904
	rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
	rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
905
	rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
906 907 908 909 910 911

	/*
	 * We must clear the FCS and FIFO error count.
	 * These registers are cleared on read,
	 * so we may pass a useless variable to store the value.
	 */
912 913
	rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
	rt2x00mmio_register_read(rt2x00dev, CNT4, &reg);
914 915 916 917

	return 0;
}

918
static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
919 920 921 922 923 924 925
{
	unsigned int i;
	u8 value;

	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
		rt2400pci_bbp_read(rt2x00dev, 0, &value);
		if ((value != 0xff) && (value != 0x00))
926
			return 0;
927 928 929
		udelay(REGISTER_BUSY_DELAY);
	}

930
	rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
931
	return -EACCES;
932 933 934 935 936 937 938 939 940 941 942
}

static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
{
	unsigned int i;
	u16 eeprom;
	u8 reg_id;
	u8 value;

	if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
		return -EACCES;
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977

	rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
	rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
	rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
	rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
	rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
	rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
	rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
	rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
	rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
	rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
	rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
	rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
	rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
	rt2400pci_bbp_write(rt2x00dev, 31, 0x00);

	for (i = 0; i < EEPROM_BBP_SIZE; i++) {
		rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);

		if (eeprom != 0xffff && eeprom != 0x0000) {
			reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
			value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
			rt2400pci_bbp_write(rt2x00dev, reg_id, value);
		}
	}

	return 0;
}

/*
 * Device state switch handlers.
 */
static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
				 enum dev_state state)
{
978
	int mask = (state == STATE_RADIO_IRQ_OFF);
979
	u32 reg;
980
	unsigned long flags;
981 982 983 984 985 986

	/*
	 * When interrupts are being enabled, the interrupt registers
	 * should clear the register to assure a clean state.
	 */
	if (state == STATE_RADIO_IRQ_ON) {
987 988
		rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
		rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
989 990 991 992 993 994
	}

	/*
	 * Only toggle the interrupts bits we are going to use.
	 * Non-checked interrupt bits are disabled by default.
	 */
995 996
	spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);

997
	rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
998 999 1000 1001 1002
	rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
	rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
	rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
	rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
	rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
1003
	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1004 1005 1006 1007 1008 1009 1010 1011

	spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);

	if (state == STATE_RADIO_IRQ_OFF) {
		/*
		 * Ensure that all tasklets are finished before
		 * disabling the interrupts.
		 */
1012 1013 1014
		tasklet_kill(&rt2x00dev->txstatus_tasklet);
		tasklet_kill(&rt2x00dev->rxdone_tasklet);
		tasklet_kill(&rt2x00dev->tbtt_tasklet);
1015
	}
1016 1017 1018 1019 1020 1021 1022
}

static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
{
	/*
	 * Initialize all registers.
	 */
1023 1024 1025
	if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
		     rt2400pci_init_registers(rt2x00dev) ||
		     rt2400pci_init_bbp(rt2x00dev)))
1026 1027 1028 1029 1030 1031 1032 1033
		return -EIO;

	return 0;
}

static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
{
	/*
1034
	 * Disable power
1035
	 */
1036
	rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
1037 1038 1039 1040 1041
}

static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
			       enum dev_state state)
{
1042
	u32 reg, reg2;
1043 1044 1045 1046 1047 1048 1049
	unsigned int i;
	char put_to_sleep;
	char bbp_state;
	char rf_state;

	put_to_sleep = (state != STATE_AWAKE);

1050
	rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg);
1051 1052 1053 1054
	rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
	rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
	rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
	rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
1055
	rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
1056 1057 1058 1059 1060 1061 1062

	/*
	 * Device is not guaranteed to be in the requested state yet.
	 * We must wait until the register indicates that the
	 * device has entered the correct state.
	 */
	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1063
		rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg2);
1064 1065
		bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
		rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
1066 1067
		if (bbp_state == state && rf_state == state)
			return 0;
1068
		rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
		msleep(10);
	}

	return -EBUSY;
}

static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
				      enum dev_state state)
{
	int retval = 0;

	switch (state) {
	case STATE_RADIO_ON:
		retval = rt2400pci_enable_radio(rt2x00dev);
		break;
	case STATE_RADIO_OFF:
		rt2400pci_disable_radio(rt2x00dev);
		break;
1087 1088 1089
	case STATE_RADIO_IRQ_ON:
	case STATE_RADIO_IRQ_OFF:
		rt2400pci_toggle_irq(rt2x00dev, state);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
		break;
	case STATE_DEEP_SLEEP:
	case STATE_SLEEP:
	case STATE_STANDBY:
	case STATE_AWAKE:
		retval = rt2400pci_set_state(rt2x00dev, state);
		break;
	default:
		retval = -ENOTSUPP;
		break;
	}

1102
	if (unlikely(retval))
1103 1104
		rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
			   state, retval);
1105

1106 1107 1108 1109 1110 1111
	return retval;
}

/*
 * TX descriptor initialization
 */
1112
static void rt2400pci_write_tx_desc(struct queue_entry *entry,
1113
				    struct txentry_desc *txdesc)
1114
{
1115
	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1116
	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1117
	__le32 *txd = entry_priv->desc;
1118 1119 1120 1121 1122
	u32 word;

	/*
	 * Start writing the descriptor words.
	 */
1123
	rt2x00_desc_read(txd, 1, &word);
1124
	rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
1125
	rt2x00_desc_write(txd, 1, word);
1126

1127
	rt2x00_desc_read(txd, 2, &word);
1128 1129
	rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
	rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
1130 1131 1132
	rt2x00_desc_write(txd, 2, word);

	rt2x00_desc_read(txd, 3, &word);
1133
	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
1134 1135
	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
1136
	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
1137 1138
	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
1139 1140 1141
	rt2x00_desc_write(txd, 3, word);

	rt2x00_desc_read(txd, 4, &word);
1142 1143
	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW,
			   txdesc->u.plcp.length_low);
1144 1145
	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
1146 1147
	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH,
			   txdesc->u.plcp.length_high);
1148 1149
	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
1150 1151
	rt2x00_desc_write(txd, 4, word);

1152 1153 1154 1155 1156
	/*
	 * Writing TXD word 0 must the last to prevent a race condition with
	 * the device, whereby the device may take hold of the TXD before we
	 * finished updating it.
	 */
1157 1158 1159 1160
	rt2x00_desc_read(txd, 0, &word);
	rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
	rt2x00_set_field32(&word, TXD_W0_VALID, 1);
	rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
I
Ivo van Doorn 已提交
1161
			   test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1162
	rt2x00_set_field32(&word, TXD_W0_ACK,
I
Ivo van Doorn 已提交
1163
			   test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1164
	rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
I
Ivo van Doorn 已提交
1165
			   test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1166
	rt2x00_set_field32(&word, TXD_W0_RTS,
I
Ivo van Doorn 已提交
1167
			   test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
1168
	rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
1169
	rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
I
Ivo van Doorn 已提交
1170
			   test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
1171
	rt2x00_desc_write(txd, 0, word);
1172 1173 1174 1175 1176 1177

	/*
	 * Register descriptor details in skb frame descriptor.
	 */
	skbdesc->desc = txd;
	skbdesc->desc_len = TXD_DESC_SIZE;
1178 1179 1180 1181 1182
}

/*
 * TX data initialization
 */
1183 1184
static void rt2400pci_write_beacon(struct queue_entry *entry,
				   struct txentry_desc *txdesc)
1185 1186 1187 1188 1189 1190 1191 1192
{
	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
	u32 reg;

	/*
	 * Disable beaconing while we are reloading the beacon data,
	 * otherwise we might be sending out invalid data.
	 */
1193
	rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
1194
	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1195
	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
1196

1197
	if (rt2x00queue_map_txskb(entry)) {
1198
		rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
1199 1200 1201 1202 1203 1204
		goto out;
	}
	/*
	 * Enable beaconing again.
	 */
	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1205 1206 1207
	/*
	 * Write the TX descriptor for the beacon.
	 */
1208
	rt2400pci_write_tx_desc(entry, txdesc);
1209 1210 1211 1212

	/*
	 * Dump beacon to userspace through debugfs.
	 */
1213
	rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
1214
out:
1215 1216 1217 1218
	/*
	 * Enable beaconing again.
	 */
	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1219
	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
1220 1221
}

1222 1223 1224
/*
 * RX control handlers
 */
I
Ivo van Doorn 已提交
1225 1226
static void rt2400pci_fill_rxdone(struct queue_entry *entry,
				  struct rxdone_entry_desc *rxdesc)
1227
{
1228
	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1229
	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1230 1231
	u32 word0;
	u32 word2;
I
Ivo van Doorn 已提交
1232
	u32 word3;
1233 1234 1235 1236
	u32 word4;
	u64 tsf;
	u32 rx_low;
	u32 rx_high;
1237

1238 1239 1240
	rt2x00_desc_read(entry_priv->desc, 0, &word0);
	rt2x00_desc_read(entry_priv->desc, 2, &word2);
	rt2x00_desc_read(entry_priv->desc, 3, &word3);
1241
	rt2x00_desc_read(entry_priv->desc, 4, &word4);
1242

1243
	if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
I
Ivo van Doorn 已提交
1244
		rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
1245
	if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
I
Ivo van Doorn 已提交
1246
		rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256
	/*
	 * We only get the lower 32bits from the timestamp,
	 * to get the full 64bits we must complement it with
	 * the timestamp from get_tsf().
	 * Note that when a wraparound of the lower 32bits
	 * has occurred between the frame arrival and the get_tsf()
	 * call, we must decrease the higher 32bits with 1 to get
	 * to correct value.
	 */
1257
	tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw, NULL);
1258 1259 1260 1261 1262 1263
	rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
	rx_high = upper_32_bits(tsf);

	if ((u32)tsf <= rx_low)
		rx_high--;

1264 1265
	/*
	 * Obtain the status about this packet.
1266 1267
	 * The signal is the PLCP value, and needs to be stripped
	 * of the preamble bit (0x08).
1268
	 */
1269
	rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
1270
	rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
S
Stanislaw Gruszka 已提交
1271
	rxdesc->rssi = rt2x00_get_field32(word3, RXD_W3_RSSI) -
I
Ivo van Doorn 已提交
1272 1273
	    entry->queue->rt2x00dev->rssi_offset;
	rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1274

1275
	rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
1276 1277
	if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
		rxdesc->dev_flags |= RXDONE_MY_BSS;
1278 1279 1280 1281 1282
}

/*
 * Interrupt functions.
 */
I
Ivo van Doorn 已提交
1283
static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
1284
			     const enum data_queue_qid queue_idx)
1285
{
1286
	struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
1287
	struct queue_entry_priv_mmio *entry_priv;
I
Ivo van Doorn 已提交
1288 1289
	struct queue_entry *entry;
	struct txdone_entry_desc txdesc;
1290 1291
	u32 word;

I
Ivo van Doorn 已提交
1292 1293
	while (!rt2x00queue_empty(queue)) {
		entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1294 1295
		entry_priv = entry->priv_data;
		rt2x00_desc_read(entry_priv->desc, 0, &word);
1296 1297 1298 1299 1300 1301 1302 1303

		if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
		    !rt2x00_get_field32(word, TXD_W0_VALID))
			break;

		/*
		 * Obtain the status about this packet.
		 */
I
Ivo van Doorn 已提交
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
		txdesc.flags = 0;
		switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
		case 0: /* Success */
		case 1: /* Success with retry */
			__set_bit(TXDONE_SUCCESS, &txdesc.flags);
			break;
		case 2: /* Failure, excessive retries */
			__set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
			/* Don't break, this is a failed frame! */
		default: /* Failure */
			__set_bit(TXDONE_FAILURE, &txdesc.flags);
		}
I
Ivo van Doorn 已提交
1316
		txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
1317

1318
		rt2x00lib_txdone(entry, &txdesc);
1319 1320 1321
	}
}

1322 1323
static inline void rt2400pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
					      struct rt2x00_field32 irq_field)
1324
{
1325
	u32 reg;
1326 1327

	/*
1328 1329
	 * Enable a single interrupt. The interrupt mask register
	 * access needs locking.
1330
	 */
1331
	spin_lock_irq(&rt2x00dev->irqmask_lock);
1332

1333
	rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
1334
	rt2x00_set_field32(&reg, irq_field, 0);
1335
	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1336

1337
	spin_unlock_irq(&rt2x00dev->irqmask_lock);
1338
}
1339

1340 1341 1342 1343
static void rt2400pci_txstatus_tasklet(unsigned long data)
{
	struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
	u32 reg;
1344 1345

	/*
1346
	 * Handle all tx queues.
1347
	 */
1348 1349 1350
	rt2400pci_txdone(rt2x00dev, QID_ATIM);
	rt2400pci_txdone(rt2x00dev, QID_AC_VO);
	rt2400pci_txdone(rt2x00dev, QID_AC_VI);
1351 1352

	/*
1353
	 * Enable all TXDONE interrupts again.
1354
	 */
1355 1356
	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
		spin_lock_irq(&rt2x00dev->irqmask_lock);
1357

1358
		rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
1359 1360 1361
		rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
		rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
		rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
1362
		rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1363

1364 1365
		spin_unlock_irq(&rt2x00dev->irqmask_lock);
	}
1366 1367 1368 1369 1370 1371
}

static void rt2400pci_tbtt_tasklet(unsigned long data)
{
	struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
	rt2x00lib_beacondone(rt2x00dev);
1372 1373
	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
		rt2400pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
1374 1375 1376 1377 1378
}

static void rt2400pci_rxdone_tasklet(unsigned long data)
{
	struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1379
	if (rt2x00mmio_rxdone(rt2x00dev))
1380
		tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1381
	else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1382
		rt2400pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
1383 1384
}

1385 1386 1387
static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
{
	struct rt2x00_dev *rt2x00dev = dev_instance;
1388
	u32 reg, mask;
1389 1390 1391 1392 1393

	/*
	 * Get the interrupt sources & saved to local variable.
	 * Write register value back to clear pending interrupts.
	 */
1394 1395
	rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
	rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
1396 1397 1398 1399 1400 1401 1402

	if (!reg)
		return IRQ_NONE;

	if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
		return IRQ_HANDLED;

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	mask = reg;

	/*
	 * Schedule tasklets for interrupt handling.
	 */
	if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
		tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);

	if (rt2x00_get_field32(reg, CSR7_RXDONE))
		tasklet_schedule(&rt2x00dev->rxdone_tasklet);

	if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
	    rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
	    rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
		tasklet_schedule(&rt2x00dev->txstatus_tasklet);
		/*
		 * Mask out all txdone interrupts.
		 */
		rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
		rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
		rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
	}
1425

1426 1427 1428 1429
	/*
	 * Disable all interrupts for which a tasklet was scheduled right now,
	 * the tasklet will reenable the appropriate interrupts.
	 */
1430
	spin_lock(&rt2x00dev->irqmask_lock);
1431

1432
	rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
1433
	reg |= mask;
1434
	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1435

1436
	spin_unlock(&rt2x00dev->irqmask_lock);
1437 1438 1439 1440



	return IRQ_HANDLED;
1441 1442
}

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
/*
 * Device probe functions.
 */
static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
{
	struct eeprom_93cx6 eeprom;
	u32 reg;
	u16 word;
	u8 *mac;

1453
	rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471

	eeprom.data = rt2x00dev;
	eeprom.register_read = rt2400pci_eepromregister_read;
	eeprom.register_write = rt2400pci_eepromregister_write;
	eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
	    PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
	eeprom.reg_data_in = 0;
	eeprom.reg_data_out = 0;
	eeprom.reg_data_clock = 0;
	eeprom.reg_chip_select = 0;

	eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
			       EEPROM_SIZE / sizeof(u16));

	/*
	 * Start validation of the data that has been read.
	 */
	mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1472
	rt2x00lib_set_mac_address(rt2x00dev, mac);
1473 1474 1475

	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
	if (word == 0xffff) {
1476
		rt2x00_err(rt2x00dev, "Invalid EEPROM data detected\n");
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		return -EINVAL;
	}

	return 0;
}

static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
{
	u32 reg;
	u16 value;
	u16 eeprom;

	/*
	 * Read EEPROM word for configuration.
	 */
	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);

	/*
	 * Identify RF chipset.
	 */
	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1498
	rt2x00mmio_register_read(rt2x00dev, CSR0, &reg);
1499 1500
	rt2x00_set_chip(rt2x00dev, RT2460, value,
			rt2x00_get_field32(reg, CSR0_REVISION));
1501

1502
	if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
1503
		rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
1504 1505 1506 1507 1508 1509
		return -ENODEV;
	}

	/*
	 * Identify default antenna configuration.
	 */
1510
	rt2x00dev->default_ant.tx =
1511
	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
1512
	rt2x00dev->default_ant.rx =
1513 1514
	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
	/*
	 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
	 * I am not 100% sure about this, but the legacy drivers do not
	 * indicate antenna swapping in software is required when
	 * diversity is enabled.
	 */
	if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
		rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
	if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
		rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;

1526 1527 1528
	/*
	 * Store led mode, for correct led behaviour.
	 */
1529
#ifdef CONFIG_RT2X00_LIB_LEDS
1530 1531
	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);

1532
	rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1533 1534 1535
	if (value == LED_MODE_TXRX_ACTIVITY ||
	    value == LED_MODE_DEFAULT ||
	    value == LED_MODE_ASUS)
1536 1537
		rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
				   LED_TYPE_ACTIVITY);
1538
#endif /* CONFIG_RT2X00_LIB_LEDS */
1539 1540 1541 1542 1543

	/*
	 * Detect if this device has an hardware controlled radio.
	 */
	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
I
Ivo van Doorn 已提交
1544
		__set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
1545 1546 1547 1548

	/*
	 * Check if the BBP tuning should be enabled.
	 */
1549
	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
I
Ivo van Doorn 已提交
1550
		__set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
1551 1552 1553 1554 1555 1556 1557 1558

	return 0;
}

/*
 * RF value list for RF2420 & RF2421
 * Supports: 2.4 GHz
 */
1559
static const struct rf_channel rf_vals_b[] = {
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	{ 1,  0x00022058, 0x000c1fda, 0x00000101, 0 },
	{ 2,  0x00022058, 0x000c1fee, 0x00000101, 0 },
	{ 3,  0x00022058, 0x000c2002, 0x00000101, 0 },
	{ 4,  0x00022058, 0x000c2016, 0x00000101, 0 },
	{ 5,  0x00022058, 0x000c202a, 0x00000101, 0 },
	{ 6,  0x00022058, 0x000c203e, 0x00000101, 0 },
	{ 7,  0x00022058, 0x000c2052, 0x00000101, 0 },
	{ 8,  0x00022058, 0x000c2066, 0x00000101, 0 },
	{ 9,  0x00022058, 0x000c207a, 0x00000101, 0 },
	{ 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
	{ 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
	{ 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
	{ 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
	{ 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
};

1576
static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
1577 1578
{
	struct hw_mode_spec *spec = &rt2x00dev->spec;
1579 1580
	struct channel_info *info;
	char *tx_power;
1581 1582 1583 1584 1585
	unsigned int i;

	/*
	 * Initialize all hw fields.
	 */
1586 1587 1588 1589
	ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
	ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
	ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
	ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
1590

1591
	SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
1592 1593 1594 1595 1596 1597 1598
	SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
				rt2x00_eeprom_addr(rt2x00dev,
						   EEPROM_MAC_ADDR_0));

	/*
	 * Initialize hw_mode information.
	 */
1599 1600
	spec->supported_bands = SUPPORT_BAND_2GHZ;
	spec->supported_rates = SUPPORT_RATE_CCK;
1601

1602 1603 1604 1605 1606 1607
	spec->num_channels = ARRAY_SIZE(rf_vals_b);
	spec->channels = rf_vals_b;

	/*
	 * Create channel information array
	 */
1608
	info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
1609 1610 1611 1612 1613 1614
	if (!info)
		return -ENOMEM;

	spec->channels_info = info;

	tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
1615 1616 1617 1618
	for (i = 0; i < 14; i++) {
		info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER);
		info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
	}
1619 1620

	return 0;
1621 1622 1623 1624 1625
}

static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
{
	int retval;
1626
	u32 reg;
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	/*
	 * Allocate eeprom data.
	 */
	retval = rt2400pci_validate_eeprom(rt2x00dev);
	if (retval)
		return retval;

	retval = rt2400pci_init_eeprom(rt2x00dev);
	if (retval)
		return retval;

1639 1640 1641 1642
	/*
	 * Enable rfkill polling by setting GPIO direction of the
	 * rfkill switch GPIO pin correctly.
	 */
1643
	rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
1644
	rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
1645
	rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
1646

1647 1648 1649
	/*
	 * Initialize hw specifications.
	 */
1650 1651 1652
	retval = rt2400pci_probe_hw_mode(rt2x00dev);
	if (retval)
		return retval;
1653 1654

	/*
1655
	 * This device requires the atim queue and DMA-mapped skbs.
1656
	 */
I
Ivo van Doorn 已提交
1657 1658 1659
	__set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
	__set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
	__set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671

	/*
	 * Set the rssi offset.
	 */
	rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;

	return 0;
}

/*
 * IEEE80211 stack callback functions.
 */
1672 1673
static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif, u16 queue,
1674 1675 1676 1677 1678 1679 1680 1681 1682
			     const struct ieee80211_tx_queue_params *params)
{
	struct rt2x00_dev *rt2x00dev = hw->priv;

	/*
	 * We don't support variating cw_min and cw_max variables
	 * per queue. So by default we only configure the TX queue,
	 * and ignore all other configurations.
	 */
J
Johannes Berg 已提交
1683
	if (queue != 0)
1684 1685
		return -EINVAL;

1686
	if (rt2x00mac_conf_tx(hw, vif, queue, params))
1687 1688 1689 1690 1691
		return -EINVAL;

	/*
	 * Write configuration to register.
	 */
I
Ivo van Doorn 已提交
1692 1693
	rt2400pci_config_cw(rt2x00dev,
			    rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
1694 1695 1696 1697

	return 0;
}

1698 1699
static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif)
1700 1701 1702 1703 1704
{
	struct rt2x00_dev *rt2x00dev = hw->priv;
	u64 tsf;
	u32 reg;

1705
	rt2x00mmio_register_read(rt2x00dev, CSR17, &reg);
1706
	tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1707
	rt2x00mmio_register_read(rt2x00dev, CSR16, &reg);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);

	return tsf;
}

static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
{
	struct rt2x00_dev *rt2x00dev = hw->priv;
	u32 reg;

1718
	rt2x00mmio_register_read(rt2x00dev, CSR15, &reg);
1719 1720 1721 1722 1723
	return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
}

static const struct ieee80211_ops rt2400pci_mac80211_ops = {
	.tx			= rt2x00mac_tx,
1724 1725
	.start			= rt2x00mac_start,
	.stop			= rt2x00mac_stop,
1726 1727 1728
	.add_interface		= rt2x00mac_add_interface,
	.remove_interface	= rt2x00mac_remove_interface,
	.config			= rt2x00mac_config,
I
Ivo van Doorn 已提交
1729
	.configure_filter	= rt2x00mac_configure_filter,
1730 1731
	.sw_scan_start		= rt2x00mac_sw_scan_start,
	.sw_scan_complete	= rt2x00mac_sw_scan_complete,
1732
	.get_stats		= rt2x00mac_get_stats,
1733
	.bss_info_changed	= rt2x00mac_bss_info_changed,
1734 1735 1736
	.conf_tx		= rt2400pci_conf_tx,
	.get_tsf		= rt2400pci_get_tsf,
	.tx_last_beacon		= rt2400pci_tx_last_beacon,
1737
	.rfkill_poll		= rt2x00mac_rfkill_poll,
I
Ivo van Doorn 已提交
1738
	.flush			= rt2x00mac_flush,
1739 1740
	.set_antenna		= rt2x00mac_set_antenna,
	.get_antenna		= rt2x00mac_get_antenna,
1741
	.get_ringparam		= rt2x00mac_get_ringparam,
1742
	.tx_frames_pending	= rt2x00mac_tx_frames_pending,
1743 1744 1745 1746
};

static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
	.irq_handler		= rt2400pci_interrupt,
1747 1748 1749
	.txstatus_tasklet	= rt2400pci_txstatus_tasklet,
	.tbtt_tasklet		= rt2400pci_tbtt_tasklet,
	.rxdone_tasklet		= rt2400pci_rxdone_tasklet,
1750
	.probe_hw		= rt2400pci_probe_hw,
1751 1752
	.initialize		= rt2x00mmio_initialize,
	.uninitialize		= rt2x00mmio_uninitialize,
1753 1754
	.get_entry_state	= rt2400pci_get_entry_state,
	.clear_entry		= rt2400pci_clear_entry,
1755 1756 1757 1758 1759
	.set_device_state	= rt2400pci_set_device_state,
	.rfkill_poll		= rt2400pci_rfkill_poll,
	.link_stats		= rt2400pci_link_stats,
	.reset_tuner		= rt2400pci_reset_tuner,
	.link_tuner		= rt2400pci_link_tuner,
1760 1761 1762
	.start_queue		= rt2400pci_start_queue,
	.kick_queue		= rt2400pci_kick_queue,
	.stop_queue		= rt2400pci_stop_queue,
1763
	.flush_queue		= rt2x00mmio_flush_queue,
1764
	.write_tx_desc		= rt2400pci_write_tx_desc,
1765
	.write_beacon		= rt2400pci_write_beacon,
1766
	.fill_rxdone		= rt2400pci_fill_rxdone,
I
Ivo van Doorn 已提交
1767
	.config_filter		= rt2400pci_config_filter,
1768
	.config_intf		= rt2400pci_config_intf,
1769
	.config_erp		= rt2400pci_config_erp,
1770
	.config_ant		= rt2400pci_config_ant,
1771 1772 1773
	.config			= rt2400pci_config,
};

1774 1775 1776 1777 1778 1779 1780 1781 1782
static void rt2400pci_queue_init(struct data_queue *queue)
{
	switch (queue->qid) {
	case QID_RX:
		queue->limit = 24;
		queue->data_size = DATA_FRAME_SIZE;
		queue->desc_size = RXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
		break;
I
Ivo van Doorn 已提交
1783

1784 1785 1786 1787 1788 1789 1790 1791 1792
	case QID_AC_VO:
	case QID_AC_VI:
	case QID_AC_BE:
	case QID_AC_BK:
		queue->limit = 24;
		queue->data_size = DATA_FRAME_SIZE;
		queue->desc_size = TXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
		break;
I
Ivo van Doorn 已提交
1793

1794 1795 1796 1797 1798 1799
	case QID_BEACON:
		queue->limit = 1;
		queue->data_size = MGMT_FRAME_SIZE;
		queue->desc_size = TXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
		break;
I
Ivo van Doorn 已提交
1800

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
	case QID_ATIM:
		queue->limit = 8;
		queue->data_size = DATA_FRAME_SIZE;
		queue->desc_size = TXD_DESC_SIZE;
		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
		break;

	default:
		BUG();
		break;
	}
}
I
Ivo van Doorn 已提交
1813

1814
static const struct rt2x00_ops rt2400pci_ops = {
G
Gertjan van Wingerde 已提交
1815 1816 1817 1818 1819
	.name			= KBUILD_MODNAME,
	.max_ap_intf		= 1,
	.eeprom_size		= EEPROM_SIZE,
	.rf_size		= RF_SIZE,
	.tx_queues		= NUM_TX_QUEUES,
1820
	.queue_init		= rt2400pci_queue_init,
G
Gertjan van Wingerde 已提交
1821 1822
	.lib			= &rt2400pci_rt2x00_ops,
	.hw			= &rt2400pci_mac80211_ops,
1823
#ifdef CONFIG_RT2X00_LIB_DEBUGFS
G
Gertjan van Wingerde 已提交
1824
	.debugfs		= &rt2400pci_rt2x00debug,
1825 1826 1827 1828 1829 1830
#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
};

/*
 * RT2400pci module information.
 */
1831
static const struct pci_device_id rt2400pci_device_table[] = {
1832
	{ PCI_DEVICE(0x1814, 0x0101) },
1833 1834 1835
	{ 0, }
};

1836

1837 1838 1839 1840 1841 1842 1843
MODULE_AUTHOR(DRV_PROJECT);
MODULE_VERSION(DRV_VERSION);
MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
MODULE_LICENSE("GPL");

1844 1845 1846 1847 1848 1849
static int rt2400pci_probe(struct pci_dev *pci_dev,
			   const struct pci_device_id *id)
{
	return rt2x00pci_probe(pci_dev, &rt2400pci_ops);
}

1850
static struct pci_driver rt2400pci_driver = {
1851
	.name		= KBUILD_MODNAME,
1852
	.id_table	= rt2400pci_device_table,
1853
	.probe		= rt2400pci_probe,
B
Bill Pemberton 已提交
1854
	.remove		= rt2x00pci_remove,
1855 1856 1857 1858
	.suspend	= rt2x00pci_suspend,
	.resume		= rt2x00pci_resume,
};

A
Axel Lin 已提交
1859
module_pci_driver(rt2400pci_driver);