radeon_ring.c 22.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
J
Jerome Glisse 已提交
27
 *          Christian König
28 29
 */
#include <linux/seq_file.h>
30
#include <linux/slab.h>
31 32
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
33 34 35 36
#include "radeon_reg.h"
#include "radeon.h"
#include "atom.h"

J
Jerome Glisse 已提交
37
/*
38 39 40 41 42 43 44
 * IB
 * IBs (Indirect Buffers) and areas of GPU accessible memory where
 * commands are stored.  You can put a pointer to the IB in the
 * command ring and the hw will fetch the commands from the IB
 * and execute them.  Generally userspace acceleration drivers
 * produce command buffers which are send to the kernel and
 * put in IBs for execution by the requested ring.
J
Jerome Glisse 已提交
45
 */
46
static int radeon_debugfs_sa_init(struct radeon_device *rdev);
47

48 49 50 51 52 53 54 55 56 57 58 59
/**
 * radeon_ib_get - request an IB (Indirect Buffer)
 *
 * @rdev: radeon_device pointer
 * @ring: ring index the IB is associated with
 * @ib: IB object returned
 * @size: requested IB size
 *
 * Request an IB (all asics).  IBs are allocated using the
 * suballocator.
 * Returns 0 on success, error on failure.
 */
60
int radeon_ib_get(struct radeon_device *rdev, int ring,
61 62
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size)
63
{
64
	int r;
65

66
	r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256);
J
Jerome Glisse 已提交
67 68 69
	if (r) {
		dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
		return r;
70
	}
J
Jerome Glisse 已提交
71

72 73 74 75 76
	r = radeon_semaphore_create(rdev, &ib->semaphore);
	if (r) {
		return r;
	}

77 78
	ib->ring = ring;
	ib->fence = NULL;
79
	ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
80 81
	ib->vm = vm;
	if (vm) {
82 83
		/* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address
		 * space and soffset is the offset inside the pool bo
84
		 */
85
		ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET;
86 87 88
	} else {
		ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
	}
89
	ib->is_const_ib = false;
J
Jerome Glisse 已提交
90 91

	return 0;
92 93
}

94 95 96 97 98 99 100 101
/**
 * radeon_ib_free - free an IB (Indirect Buffer)
 *
 * @rdev: radeon_device pointer
 * @ib: IB object to free
 *
 * Free an IB (all asics).
 */
102
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
103
{
104
	radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
105 106
	radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
	radeon_fence_unref(&ib->fence);
107 108
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
/**
 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
 *
 * @rdev: radeon_device pointer
 * @ib: IB object to schedule
 * @const_ib: Const IB to schedule (SI only)
 *
 * Schedule an IB on the associated ring (all asics).
 * Returns 0 on success, error on failure.
 *
 * On SI, there are two parallel engines fed from the primary ring,
 * the CE (Constant Engine) and the DE (Drawing Engine).  Since
 * resource descriptors have moved to memory, the CE allows you to
 * prime the caches while the DE is updating register state so that
 * the resource descriptors will be already in cache when the draw is
 * processed.  To accomplish this, the userspace driver submits two
 * IBs, one for the CE and one for the DE.  If there is a CE IB (called
 * a CONST_IB), it will be put on the ring prior to the DE IB.  Prior
 * to SI there was just a DE IB.
 */
129 130
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib)
131
{
132
	struct radeon_ring *ring = &rdev->ring[ib->ring];
133
	int r = 0;
134

135
	if (!ib->length_dw || !ring->ready) {
136
		/* TODO: Nothings in the ib we should report. */
J
Jerome Glisse 已提交
137
		dev_err(rdev->dev, "couldn't schedule ib\n");
138 139
		return -EINVAL;
	}
140

141
	/* 64 dwords should be enough for fence too */
142
	r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_SYNCS * 8);
143
	if (r) {
J
Jerome Glisse 已提交
144
		dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
145 146
		return r;
	}
147

148 149 150 151 152 153 154
	/* grab a vm id if necessary */
	if (ib->vm) {
		struct radeon_fence *vm_id_fence;
		vm_id_fence = radeon_vm_grab_id(rdev, ib->vm, ib->ring);
        	radeon_semaphore_sync_to(ib->semaphore, vm_id_fence);
	}

155 156 157 158 159 160
	/* sync with other rings */
	r = radeon_semaphore_sync_rings(rdev, ib->semaphore, ib->ring);
	if (r) {
		dev_err(rdev->dev, "failed to sync rings (%d)\n", r);
		radeon_ring_unlock_undo(rdev, ring);
		return r;
161
	}
162

163 164 165
	if (ib->vm)
		radeon_vm_flush(rdev, ib->vm, ib->ring);

166 167 168 169
	if (const_ib) {
		radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
		radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
	}
170 171 172 173 174 175 176
	radeon_ring_ib_execute(rdev, ib->ring, ib);
	r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
	if (r) {
		dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
		radeon_ring_unlock_undo(rdev, ring);
		return r;
	}
177 178 179
	if (const_ib) {
		const_ib->fence = radeon_fence_ref(ib->fence);
	}
180 181 182 183

	if (ib->vm)
		radeon_vm_fence(rdev, ib->vm, ib->fence);

184
	radeon_ring_unlock_commit(rdev, ring);
185 186 187
	return 0;
}

188 189 190 191 192 193 194 195 196
/**
 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
 *
 * @rdev: radeon_device pointer
 *
 * Initialize the suballocator to manage a pool of memory
 * for use as IBs (all asics).
 * Returns 0 on success, error on failure.
 */
197 198
int radeon_ib_pool_init(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
199
	int r;
200

J
Jerome Glisse 已提交
201
	if (rdev->ib_pool_ready) {
202 203
		return 0;
	}
J
Jerome Glisse 已提交
204
	r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
205
				      RADEON_IB_POOL_SIZE*64*1024,
206
				      RADEON_GPU_PAGE_SIZE,
207
				      RADEON_GEM_DOMAIN_GTT, 0);
208 209 210
	if (r) {
		return r;
	}
211 212 213 214 215 216

	r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
	if (r) {
		return r;
	}

J
Jerome Glisse 已提交
217 218 219
	rdev->ib_pool_ready = true;
	if (radeon_debugfs_sa_init(rdev)) {
		dev_err(rdev->dev, "failed to register debugfs file for SA\n");
220
	}
221
	return 0;
222 223
}

224 225 226 227 228 229 230 231
/**
 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
 *
 * @rdev: radeon_device pointer
 *
 * Tear down the suballocator managing the pool of memory
 * for use as IBs (all asics).
 */
232 233
void radeon_ib_pool_fini(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
234
	if (rdev->ib_pool_ready) {
235
		radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
J
Jerome Glisse 已提交
236 237
		radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
		rdev->ib_pool_ready = false;
238 239 240
	}
}

241 242 243 244 245 246 247 248 249 250
/**
 * radeon_ib_ring_tests - test IBs on the rings
 *
 * @rdev: radeon_device pointer
 *
 * Test an IB (Indirect Buffer) on each ring.
 * If the test fails, disable the ring.
 * Returns 0 on success, error if the primary GFX ring
 * IB test fails.
 */
251 252 253 254 255 256 257 258 259 260 261 262 263 264
int radeon_ib_ring_tests(struct radeon_device *rdev)
{
	unsigned i;
	int r;

	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
		struct radeon_ring *ring = &rdev->ring[i];

		if (!ring->ready)
			continue;

		r = radeon_ib_test(rdev, i, ring);
		if (r) {
			ring->ready = false;
265
			rdev->needs_reset = false;
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

			if (i == RADEON_RING_TYPE_GFX_INDEX) {
				/* oh, oh, that's really bad */
				DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
		                rdev->accel_working = false;
				return r;

			} else {
				/* still not good, but we can live with it */
				DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
			}
		}
	}
	return 0;
}

282
/*
283 284 285 286 287 288 289 290 291 292 293
 * Rings
 * Most engines on the GPU are fed via ring buffers.  Ring
 * buffers are areas of GPU accessible memory that the host
 * writes commands into and the GPU reads commands out of.
 * There is a rptr (read pointer) that determines where the
 * GPU is currently reading, and a wptr (write pointer)
 * which determines where the host has written.  When the
 * pointers are equal, the ring is idle.  When the host
 * writes commands to the ring buffer, it increments the
 * wptr.  The GPU then starts fetching commands and executes
 * them until the pointers are equal again.
294
 */
295
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
J
Jerome Glisse 已提交
296

297 298 299 300 301 302 303 304
/**
 * radeon_ring_write - write a value to the ring
 *
 * @ring: radeon_ring structure holding ring information
 * @v: dword (dw) value to write
 *
 * Write a value to the requested ring buffer (all asics).
 */
J
Jerome Glisse 已提交
305 306 307 308
void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
{
#if DRM_DEBUG_CODE
	if (ring->count_dw <= 0) {
309
		DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
J
Jerome Glisse 已提交
310 311 312 313 314 315 316 317
	}
#endif
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
}

318 319 320 321 322 323 324 325 326 327
/**
 * radeon_ring_supports_scratch_reg - check if the ring supports
 * writing to scratch registers
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Check if a specific ring supports writing to scratch registers (all asics).
 * Returns true if the ring supports writing to scratch regs, false if not.
 */
328 329 330 331 332 333 334 335 336 337 338 339 340
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring)
{
	switch (ring->idx) {
	case RADEON_RING_TYPE_GFX_INDEX:
	case CAYMAN_RING_TYPE_CP1_INDEX:
	case CAYMAN_RING_TYPE_CP2_INDEX:
		return true;
	default:
		return false;
	}
}

341 342 343 344 345 346 347 348
/**
 * radeon_ring_free_size - update the free size
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Update the free dw slots in the ring buffer (all asics).
 */
349
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
350
{
351 352
	uint32_t rptr = radeon_ring_get_rptr(rdev, ring);

353
	/* This works because ring_size is a power of 2 */
354
	ring->ring_free_dw = rptr + (ring->ring_size / 4);
355 356 357
	ring->ring_free_dw -= ring->wptr;
	ring->ring_free_dw &= ring->ptr_mask;
	if (!ring->ring_free_dw) {
358
		/* this is an empty ring */
359
		ring->ring_free_dw = ring->ring_size / 4;
360 361
		/*  update lockup info to avoid false positive */
		radeon_ring_lockup_update(rdev, ring);
362 363 364
	}
}

365 366 367 368 369 370 371 372 373 374
/**
 * radeon_ring_alloc - allocate space on the ring buffer
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ndw: number of dwords to allocate in the ring buffer
 *
 * Allocate @ndw dwords in the ring buffer (all asics).
 * Returns 0 on success, error on failure.
 */
375
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
376 377 378
{
	int r;

379 380 381
	/* make sure we aren't trying to allocate more space than there is on the ring */
	if (ndw > (ring->ring_size / 4))
		return -ENOMEM;
382 383
	/* Align requested size with padding so unlock_commit can
	 * pad safely */
384
	radeon_ring_free_size(rdev, ring);
385 386 387 388
	ndw = (ndw + ring->align_mask) & ~ring->align_mask;
	while (ndw > (ring->ring_free_dw - 1)) {
		radeon_ring_free_size(rdev, ring);
		if (ndw < ring->ring_free_dw) {
389 390
			break;
		}
391
		r = radeon_fence_wait_next(rdev, ring->idx);
392
		if (r)
393 394
			return r;
	}
395 396
	ring->count_dw = ndw;
	ring->wptr_old = ring->wptr;
397 398 399
	return 0;
}

400 401 402 403 404 405 406 407 408 409 410
/**
 * radeon_ring_lock - lock the ring and allocate space on it
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ndw: number of dwords to allocate in the ring buffer
 *
 * Lock the ring and allocate @ndw dwords in the ring buffer
 * (all asics).
 * Returns 0 on success, error on failure.
 */
411
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
412 413 414
{
	int r;

415
	mutex_lock(&rdev->ring_lock);
416
	r = radeon_ring_alloc(rdev, ring, ndw);
417
	if (r) {
418
		mutex_unlock(&rdev->ring_lock);
419 420 421 422 423
		return r;
	}
	return 0;
}

424 425 426 427 428 429 430 431 432 433
/**
 * radeon_ring_commit - tell the GPU to execute the new
 * commands on the ring buffer
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Update the wptr (write pointer) to tell the GPU to
 * execute new commands on the ring buffer (all asics).
 */
434
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
435 436
{
	/* We pad to match fetch size */
437
	while (ring->wptr & ring->align_mask) {
438
		radeon_ring_write(ring, ring->nop);
439
	}
D
Daniel Vetter 已提交
440
	mb();
441
	radeon_ring_set_wptr(rdev, ring);
442 443
}

444 445 446 447 448 449 450 451 452
/**
 * radeon_ring_unlock_commit - tell the GPU to execute the new
 * commands on the ring buffer and unlock it
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Call radeon_ring_commit() then unlock the ring (all asics).
 */
453
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
454
{
455
	radeon_ring_commit(rdev, ring);
456
	mutex_unlock(&rdev->ring_lock);
457 458
}

459 460 461 462 463
/**
 * radeon_ring_undo - reset the wptr
 *
 * @ring: radeon_ring structure holding ring information
 *
464
 * Reset the driver's copy of the wptr (all asics).
465
 */
466
void radeon_ring_undo(struct radeon_ring *ring)
467
{
468
	ring->wptr = ring->wptr_old;
469 470
}

471 472 473 474 475 476 477
/**
 * radeon_ring_unlock_undo - reset the wptr and unlock the ring
 *
 * @ring: radeon_ring structure holding ring information
 *
 * Call radeon_ring_undo() then unlock the ring (all asics).
 */
478 479 480 481
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
{
	radeon_ring_undo(ring);
	mutex_unlock(&rdev->ring_lock);
482 483
}

484
/**
485
 * radeon_ring_lockup_update - update lockup variables
486 487 488 489 490
 *
 * @ring: radeon_ring structure holding ring information
 *
 * Update the last rptr value and timestamp (all asics).
 */
491 492
void radeon_ring_lockup_update(struct radeon_device *rdev,
			       struct radeon_ring *ring)
493
{
494 495
	atomic_set(&ring->last_rptr, radeon_ring_get_rptr(rdev, ring));
	atomic64_set(&ring->last_activity, jiffies_64);
496 497 498 499 500 501 502
}

/**
 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
 * @rdev:       radeon device structure
 * @ring:       radeon_ring structure holding ring information
 *
503
 */
504 505
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
{
506
	uint32_t rptr = radeon_ring_get_rptr(rdev, ring);
507 508
	uint64_t last = atomic64_read(&ring->last_activity);
	uint64_t elapsed;
509

510 511
	if (rptr != atomic_read(&ring->last_rptr)) {
		/* ring is still working, no lockup */
512
		radeon_ring_lockup_update(rdev, ring);
513 514
		return false;
	}
515 516

	elapsed = jiffies_to_msecs(jiffies_64 - last);
517
	if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
518 519
		dev_err(rdev->dev, "ring %d stalled for more than %llumsec\n",
			ring->idx, elapsed);
520 521 522 523 524 525
		return true;
	}
	/* give a chance to the GPU ... */
	return false;
}

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
/**
 * radeon_ring_backup - Back up the content of a ring
 *
 * @rdev: radeon_device pointer
 * @ring: the ring we want to back up
 *
 * Saves all unprocessed commits from a ring, returns the number of dwords saved.
 */
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data)
{
	unsigned size, ptr, i;

	/* just in case lock the ring */
	mutex_lock(&rdev->ring_lock);
	*data = NULL;

543
	if (ring->ring_obj == NULL) {
544 545 546 547 548
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* it doesn't make sense to save anything if all fences are signaled */
549
	if (!radeon_fence_count_emitted(rdev, ring->idx)) {
550 551 552 553 554
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* calculate the number of dw on the ring */
555 556 557 558 559 560 561 562 563 564
	if (ring->rptr_save_reg)
		ptr = RREG32(ring->rptr_save_reg);
	else if (rdev->wb.enabled)
		ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
	else {
		/* no way to read back the next rptr */
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

565 566 567 568 569 570 571 572 573
	size = ring->wptr + (ring->ring_size / 4);
	size -= ptr;
	size &= ring->ptr_mask;
	if (size == 0) {
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* and then save the content of the ring */
574 575 576 577 578
	*data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
	if (!*data) {
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	for (i = 0; i < size; ++i) {
		(*data)[i] = ring->ring[ptr++];
		ptr &= ring->ptr_mask;
	}

	mutex_unlock(&rdev->ring_lock);
	return size;
}

/**
 * radeon_ring_restore - append saved commands to the ring again
 *
 * @rdev: radeon_device pointer
 * @ring: ring to append commands to
 * @size: number of dwords we want to write
 * @data: saved commands
 *
 * Allocates space on the ring and restore the previously saved commands.
 */
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data)
{
	int i, r;

	if (!size || !data)
		return 0;

	/* restore the saved ring content */
	r = radeon_ring_lock(rdev, ring, size);
	if (r)
		return r;

	for (i = 0; i < size; ++i) {
		radeon_ring_write(ring, data[i]);
	}

	radeon_ring_unlock_commit(rdev, ring);
	kfree(data);
	return 0;
}

620 621 622 623 624 625 626 627 628 629 630 631
/**
 * radeon_ring_init - init driver ring struct.
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ring_size: size of the ring
 * @rptr_offs: offset of the rptr writeback location in the WB buffer
 * @nop: nop packet for this ring
 *
 * Initialize the driver information for the selected ring (all asics).
 * Returns 0 on success, error on failure.
 */
632
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
633
		     unsigned rptr_offs, u32 nop)
634 635 636
{
	int r;

637 638
	ring->ring_size = ring_size;
	ring->rptr_offs = rptr_offs;
639
	ring->nop = nop;
640
	/* Allocate ring buffer */
641 642
	if (ring->ring_obj == NULL) {
		r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
643 644 645
				     RADEON_GEM_DOMAIN_GTT,
				     (rdev->flags & RADEON_IS_PCIE) ?
				     RADEON_GEM_GTT_WC : 0,
646
				     NULL, &ring->ring_obj);
647
		if (r) {
648
			dev_err(rdev->dev, "(%d) ring create failed\n", r);
649 650
			return r;
		}
651
		r = radeon_bo_reserve(ring->ring_obj, false);
652 653
		if (unlikely(r != 0))
			return r;
654 655
		r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
					&ring->gpu_addr);
656
		if (r) {
657
			radeon_bo_unreserve(ring->ring_obj);
658
			dev_err(rdev->dev, "(%d) ring pin failed\n", r);
659 660
			return r;
		}
661 662 663
		r = radeon_bo_kmap(ring->ring_obj,
				       (void **)&ring->ring);
		radeon_bo_unreserve(ring->ring_obj);
664
		if (r) {
665
			dev_err(rdev->dev, "(%d) ring map failed\n", r);
666 667 668
			return r;
		}
	}
669 670
	ring->ptr_mask = (ring->ring_size / 4) - 1;
	ring->ring_free_dw = ring->ring_size / 4;
671 672 673 674 675
	if (rdev->wb.enabled) {
		u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
		ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
		ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
	}
676 677 678
	if (radeon_debugfs_ring_init(rdev, ring)) {
		DRM_ERROR("Failed to register debugfs file for rings !\n");
	}
679
	radeon_ring_lockup_update(rdev, ring);
680 681 682
	return 0;
}

683 684 685 686 687 688 689 690
/**
 * radeon_ring_fini - tear down the driver ring struct.
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Tear down the driver information for the selected ring (all asics).
 */
691
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
692
{
693
	int r;
694
	struct radeon_bo *ring_obj;
695

696
	mutex_lock(&rdev->ring_lock);
697
	ring_obj = ring->ring_obj;
698
	ring->ready = false;
699 700
	ring->ring = NULL;
	ring->ring_obj = NULL;
701
	mutex_unlock(&rdev->ring_lock);
702 703 704

	if (ring_obj) {
		r = radeon_bo_reserve(ring_obj, false);
705
		if (likely(r == 0)) {
706 707 708
			radeon_bo_kunmap(ring_obj);
			radeon_bo_unpin(ring_obj);
			radeon_bo_unreserve(ring_obj);
709
		}
710
		radeon_bo_unref(&ring_obj);
711 712 713 714 715 716 717
	}
}

/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)
718 719 720 721 722 723 724 725

static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;
	int ridx = *(int*)node->info_ent->data;
	struct radeon_ring *ring = &rdev->ring[ridx];
726 727

	uint32_t rptr, wptr, rptr_next;
728 729 730 731
	unsigned count, i, j;

	radeon_ring_free_size(rdev, ring);
	count = (ring->ring_size / 4) - ring->ring_free_dw;
732 733

	wptr = radeon_ring_get_wptr(rdev, ring);
734 735
	seq_printf(m, "wptr: 0x%08x [%5d]\n",
		   wptr, wptr);
736 737

	rptr = radeon_ring_get_rptr(rdev, ring);
738 739
	seq_printf(m, "rptr: 0x%08x [%5d]\n",
		   rptr, rptr);
740

741
	if (ring->rptr_save_reg) {
742 743 744 745 746 747 748 749 750 751 752 753
		rptr_next = RREG32(ring->rptr_save_reg);
		seq_printf(m, "rptr next(0x%04x): 0x%08x [%5d]\n",
			   ring->rptr_save_reg, rptr_next, rptr_next);
	} else
		rptr_next = ~0;

	seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n",
		   ring->wptr, ring->wptr);
	seq_printf(m, "last semaphore signal addr : 0x%016llx\n",
		   ring->last_semaphore_signal_addr);
	seq_printf(m, "last semaphore wait addr   : 0x%016llx\n",
		   ring->last_semaphore_wait_addr);
754 755
	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
	seq_printf(m, "%u dwords in ring\n", count);
756 757 758 759

	if (!ring->ready)
		return 0;

760 761 762
	/* print 8 dw before current rptr as often it's the last executed
	 * packet that is the root issue
	 */
763 764 765 766 767 768 769 770 771
	i = (rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask;
	for (j = 0; j <= (count + 32); j++) {
		seq_printf(m, "r[%5d]=0x%08x", i, ring->ring[i]);
		if (rptr == i)
			seq_puts(m, " *");
		if (rptr_next == i)
			seq_puts(m, " #");
		seq_puts(m, "\n");
		i = (i + 1) & ring->ptr_mask;
772 773 774 775
	}
	return 0;
}

C
Christian König 已提交
776 777 778 779 780 781
static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX;
static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX;
static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX;
782 783
static int si_vce1_index = TN_RING_TYPE_VCE1_INDEX;
static int si_vce2_index = TN_RING_TYPE_VCE2_INDEX;
784 785

static struct drm_info_list radeon_debugfs_ring_info_list[] = {
C
Christian König 已提交
786 787 788 789 790 791
	{"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index},
	{"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index},
	{"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index},
	{"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index},
	{"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index},
	{"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index},
792 793
	{"radeon_ring_vce1", radeon_debugfs_ring_info, 0, &si_vce1_index},
	{"radeon_ring_vce2", radeon_debugfs_ring_info, 0, &si_vce2_index},
794 795
};

796 797 798 799 800 801
static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;

J
Jerome Glisse 已提交
802
	radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
803 804 805 806 807 808 809 810 811

	return 0;

}

static struct drm_info_list radeon_debugfs_sa_list[] = {
        {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
};

812 813
#endif

814
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
815 816
{
#if defined(CONFIG_DEBUG_FS)
817 818 819 820 821 822 823 824 825 826 827 828 829
	unsigned i;
	for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
		struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
		int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
		unsigned r;

		if (&rdev->ring[ridx] != ring)
			continue;

		r = radeon_debugfs_add_files(rdev, info, 1);
		if (r)
			return r;
	}
830
#endif
831
	return 0;
832 833
}

834
static int radeon_debugfs_sa_init(struct radeon_device *rdev)
835 836
{
#if defined(CONFIG_DEBUG_FS)
J
Jerome Glisse 已提交
837
	return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
838 839 840 841
#else
	return 0;
#endif
}