radeon_ring.c 14.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
J
Jerome Glisse 已提交
27
 *          Christian König
28 29
 */
#include <linux/seq_file.h>
30
#include <linux/slab.h>
31 32 33 34 35 36
#include "drmP.h"
#include "radeon_drm.h"
#include "radeon_reg.h"
#include "radeon.h"
#include "atom.h"

J
Jerome Glisse 已提交
37 38 39 40
/*
 * IB.
 */
int radeon_debugfs_sa_init(struct radeon_device *rdev);
41

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
{
	struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
	u32 pg_idx, pg_offset;
	u32 idx_value = 0;
	int new_page;

	pg_idx = (idx * 4) / PAGE_SIZE;
	pg_offset = (idx * 4) % PAGE_SIZE;

	if (ibc->kpage_idx[0] == pg_idx)
		return ibc->kpage[0][pg_offset/4];
	if (ibc->kpage_idx[1] == pg_idx)
		return ibc->kpage[1][pg_offset/4];

	new_page = radeon_cs_update_pages(p, pg_idx);
	if (new_page < 0) {
		p->parser_error = new_page;
		return 0;
	}

	idx_value = ibc->kpage[new_page][pg_offset/4];
	return idx_value;
}

67
int radeon_ib_get(struct radeon_device *rdev, int ring,
68
		  struct radeon_ib *ib, unsigned size)
69
{
J
Jerome Glisse 已提交
70
	int r;
71

72
	r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
J
Jerome Glisse 已提交
73 74 75
	if (r) {
		dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
		return r;
76
	}
77
	r = radeon_fence_create(rdev, &ib->fence, ring);
J
Jerome Glisse 已提交
78 79
	if (r) {
		dev_err(rdev->dev, "failed to create fence for new IB (%d)\n", r);
80
		radeon_sa_bo_free(rdev, &ib->sa_bo, NULL);
J
Jerome Glisse 已提交
81
		return r;
82
	}
J
Jerome Glisse 已提交
83

84 85 86 87 88
	ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
	ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
	ib->vm_id = 0;
	ib->is_const_ib = false;
	ib->semaphore = NULL;
J
Jerome Glisse 已提交
89 90

	return 0;
91 92
}

93
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
94
{
95 96 97
	radeon_semaphore_free(rdev, ib->semaphore, ib->fence);
	radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
	radeon_fence_unref(&ib->fence);
98 99 100 101
}

int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib)
{
102
	struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
103 104
	int r = 0;

105
	if (!ib->length_dw || !ring->ready) {
106
		/* TODO: Nothings in the ib we should report. */
J
Jerome Glisse 已提交
107
		dev_err(rdev->dev, "couldn't schedule ib\n");
108 109
		return -EINVAL;
	}
110

111
	/* 64 dwords should be enough for fence too */
112
	r = radeon_ring_lock(rdev, ring, 64);
113
	if (r) {
J
Jerome Glisse 已提交
114
		dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
115 116
		return r;
	}
117
	radeon_ring_ib_execute(rdev, ib->fence->ring, ib);
118
	radeon_fence_emit(rdev, ib->fence);
119
	radeon_ring_unlock_commit(rdev, ring);
120 121 122 123 124
	return 0;
}

int radeon_ib_pool_init(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
125
	int r;
126

J
Jerome Glisse 已提交
127
	if (rdev->ib_pool_ready) {
128 129
		return 0;
	}
J
Jerome Glisse 已提交
130
	r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
131 132 133 134 135
				      RADEON_IB_POOL_SIZE*64*1024,
				      RADEON_GEM_DOMAIN_GTT);
	if (r) {
		return r;
	}
J
Jerome Glisse 已提交
136 137 138
	rdev->ib_pool_ready = true;
	if (radeon_debugfs_sa_init(rdev)) {
		dev_err(rdev->dev, "failed to register debugfs file for SA\n");
139
	}
140
	return 0;
141 142 143 144
}

void radeon_ib_pool_fini(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
145 146 147
	if (rdev->ib_pool_ready) {
		radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
		rdev->ib_pool_ready = false;
148 149 150
	}
}

151 152
int radeon_ib_pool_start(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
153
	return radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
154 155 156 157
}

int radeon_ib_pool_suspend(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
158
	return radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
159
}
160

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
int radeon_ib_ring_tests(struct radeon_device *rdev)
{
	unsigned i;
	int r;

	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
		struct radeon_ring *ring = &rdev->ring[i];

		if (!ring->ready)
			continue;

		r = radeon_ib_test(rdev, i, ring);
		if (r) {
			ring->ready = false;

			if (i == RADEON_RING_TYPE_GFX_INDEX) {
				/* oh, oh, that's really bad */
				DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
		                rdev->accel_working = false;
				return r;

			} else {
				/* still not good, but we can live with it */
				DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
			}
		}
	}
	return 0;
}

191 192 193
/*
 * Ring.
 */
J
Jerome Glisse 已提交
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);

void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
{
#if DRM_DEBUG_CODE
	if (ring->count_dw <= 0) {
		DRM_ERROR("radeon: writting more dword to ring than expected !\n");
	}
#endif
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
}

209
int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *ring)
210 211 212 213 214 215
{
	/* r1xx-r5xx only has CP ring */
	if (rdev->family < CHIP_R600)
		return RADEON_RING_TYPE_GFX_INDEX;

	if (rdev->family >= CHIP_CAYMAN) {
216
		if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX])
217
			return CAYMAN_RING_TYPE_CP1_INDEX;
218
		else if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX])
219 220 221 222 223
			return CAYMAN_RING_TYPE_CP2_INDEX;
	}
	return RADEON_RING_TYPE_GFX_INDEX;
}

224
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
225
{
226 227
	u32 rptr;

228
	if (rdev->wb.enabled)
229
		rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
230
	else
231 232
		rptr = RREG32(ring->rptr_reg);
	ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
233
	/* This works because ring_size is a power of 2 */
234 235 236 237 238
	ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
	ring->ring_free_dw -= ring->wptr;
	ring->ring_free_dw &= ring->ptr_mask;
	if (!ring->ring_free_dw) {
		ring->ring_free_dw = ring->ring_size / 4;
239 240 241
	}
}

242

243
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
244 245 246 247 248
{
	int r;

	/* Align requested size with padding so unlock_commit can
	 * pad safely */
249 250 251 252
	ndw = (ndw + ring->align_mask) & ~ring->align_mask;
	while (ndw > (ring->ring_free_dw - 1)) {
		radeon_ring_free_size(rdev, ring);
		if (ndw < ring->ring_free_dw) {
253 254
			break;
		}
255
		r = radeon_fence_wait_next_locked(rdev, radeon_ring_index(rdev, ring));
256
		if (r)
257 258
			return r;
	}
259 260
	ring->count_dw = ndw;
	ring->wptr_old = ring->wptr;
261 262 263
	return 0;
}

264
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
265 266 267
{
	int r;

268
	mutex_lock(&rdev->ring_lock);
269
	r = radeon_ring_alloc(rdev, ring, ndw);
270
	if (r) {
271
		mutex_unlock(&rdev->ring_lock);
272 273 274 275 276
		return r;
	}
	return 0;
}

277
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
278 279 280 281 282
{
	unsigned count_dw_pad;
	unsigned i;

	/* We pad to match fetch size */
283 284
	count_dw_pad = (ring->align_mask + 1) -
		       (ring->wptr & ring->align_mask);
285
	for (i = 0; i < count_dw_pad; i++) {
286
		radeon_ring_write(ring, ring->nop);
287 288
	}
	DRM_MEMORYBARRIER();
289
	WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
290
	(void)RREG32(ring->wptr_reg);
291 292
}

293
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
294
{
295
	radeon_ring_commit(rdev, ring);
296
	mutex_unlock(&rdev->ring_lock);
297 298
}

299
void radeon_ring_undo(struct radeon_ring *ring)
300
{
301
	ring->wptr = ring->wptr_old;
302 303 304 305 306 307
}

void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
{
	radeon_ring_undo(ring);
	mutex_unlock(&rdev->ring_lock);
308 309
}

310 311 312 313 314 315 316 317 318 319 320 321 322 323
void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
{
	int r;

	radeon_ring_free_size(rdev, ring);
	if (ring->rptr == ring->wptr) {
		r = radeon_ring_alloc(rdev, ring, 1);
		if (!r) {
			radeon_ring_write(ring, ring->nop);
			radeon_ring_commit(rdev, ring);
		}
	}
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
void radeon_ring_lockup_update(struct radeon_ring *ring)
{
	ring->last_rptr = ring->rptr;
	ring->last_activity = jiffies;
}

/**
 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
 * @rdev:       radeon device structure
 * @ring:       radeon_ring structure holding ring information
 *
 * We don't need to initialize the lockup tracking information as we will either
 * have CP rptr to a different value of jiffies wrap around which will force
 * initialization of the lockup tracking informations.
 *
 * A possible false positivie is if we get call after while and last_cp_rptr ==
 * the current CP rptr, even if it's unlikely it might happen. To avoid this
 * if the elapsed time since last call is bigger than 2 second than we return
 * false and update the tracking information. Due to this the caller must call
 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
 * the fencing code should be cautious about that.
 *
 * Caller should write to the ring to force CP to do something so we don't get
 * false positive when CP is just gived nothing to do.
 *
 **/
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
{
	unsigned long cjiffies, elapsed;
	uint32_t rptr;

	cjiffies = jiffies;
	if (!time_after(cjiffies, ring->last_activity)) {
		/* likely a wrap around */
		radeon_ring_lockup_update(ring);
		return false;
	}
	rptr = RREG32(ring->rptr_reg);
	ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
	if (ring->rptr != ring->last_rptr) {
		/* CP is still working no lockup */
		radeon_ring_lockup_update(ring);
		return false;
	}
	elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
369
	if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
370 371 372 373 374 375 376
		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
		return true;
	}
	/* give a chance to the GPU ... */
	return false;
}

377
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
378 379
		     unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
		     u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
380 381 382
{
	int r;

383 384 385 386
	ring->ring_size = ring_size;
	ring->rptr_offs = rptr_offs;
	ring->rptr_reg = rptr_reg;
	ring->wptr_reg = wptr_reg;
387 388 389
	ring->ptr_reg_shift = ptr_reg_shift;
	ring->ptr_reg_mask = ptr_reg_mask;
	ring->nop = nop;
390
	/* Allocate ring buffer */
391 392
	if (ring->ring_obj == NULL) {
		r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
393
					RADEON_GEM_DOMAIN_GTT,
394
					&ring->ring_obj);
395
		if (r) {
396
			dev_err(rdev->dev, "(%d) ring create failed\n", r);
397 398
			return r;
		}
399
		r = radeon_bo_reserve(ring->ring_obj, false);
400 401
		if (unlikely(r != 0))
			return r;
402 403
		r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
					&ring->gpu_addr);
404
		if (r) {
405
			radeon_bo_unreserve(ring->ring_obj);
406
			dev_err(rdev->dev, "(%d) ring pin failed\n", r);
407 408
			return r;
		}
409 410 411
		r = radeon_bo_kmap(ring->ring_obj,
				       (void **)&ring->ring);
		radeon_bo_unreserve(ring->ring_obj);
412
		if (r) {
413
			dev_err(rdev->dev, "(%d) ring map failed\n", r);
414 415 416
			return r;
		}
	}
417 418
	ring->ptr_mask = (ring->ring_size / 4) - 1;
	ring->ring_free_dw = ring->ring_size / 4;
419 420 421
	if (radeon_debugfs_ring_init(rdev, ring)) {
		DRM_ERROR("Failed to register debugfs file for rings !\n");
	}
422 423 424
	return 0;
}

425
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
426
{
427
	int r;
428
	struct radeon_bo *ring_obj;
429

430
	mutex_lock(&rdev->ring_lock);
431
	ring_obj = ring->ring_obj;
432
	ring->ready = false;
433 434
	ring->ring = NULL;
	ring->ring_obj = NULL;
435
	mutex_unlock(&rdev->ring_lock);
436 437 438

	if (ring_obj) {
		r = radeon_bo_reserve(ring_obj, false);
439
		if (likely(r == 0)) {
440 441 442
			radeon_bo_kunmap(ring_obj);
			radeon_bo_unpin(ring_obj);
			radeon_bo_unreserve(ring_obj);
443
		}
444
		radeon_bo_unref(&ring_obj);
445 446 447 448 449 450 451
	}
}

/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487

static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;
	int ridx = *(int*)node->info_ent->data;
	struct radeon_ring *ring = &rdev->ring[ridx];
	unsigned count, i, j;

	radeon_ring_free_size(rdev, ring);
	count = (ring->ring_size / 4) - ring->ring_free_dw;
	seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg));
	seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg));
	seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr);
	seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr);
	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
	seq_printf(m, "%u dwords in ring\n", count);
	i = ring->rptr;
	for (j = 0; j <= count; j++) {
		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
		i = (i + 1) & ring->ptr_mask;
	}
	return 0;
}

static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;

static struct drm_info_list radeon_debugfs_ring_info_list[] = {
	{"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
	{"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
	{"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
};

488 489 490 491 492 493
static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;

J
Jerome Glisse 已提交
494
	radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
495 496 497 498 499 500 501 502 503

	return 0;

}

static struct drm_info_list radeon_debugfs_sa_list[] = {
        {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
};

504 505
#endif

506
int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
507 508
{
#if defined(CONFIG_DEBUG_FS)
509 510 511 512 513 514 515 516 517 518 519 520 521
	unsigned i;
	for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
		struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
		int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
		unsigned r;

		if (&rdev->ring[ridx] != ring)
			continue;

		r = radeon_debugfs_add_files(rdev, info, 1);
		if (r)
			return r;
	}
522
#endif
523
	return 0;
524 525
}

J
Jerome Glisse 已提交
526
int radeon_debugfs_sa_init(struct radeon_device *rdev)
527 528
{
#if defined(CONFIG_DEBUG_FS)
J
Jerome Glisse 已提交
529
	return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
530 531 532 533
#else
	return 0;
#endif
}