radeon_ring.c 22.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
J
Jerome Glisse 已提交
27
 *          Christian König
28 29
 */
#include <linux/seq_file.h>
30
#include <linux/slab.h>
31 32
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
33 34 35 36
#include "radeon_reg.h"
#include "radeon.h"
#include "atom.h"

J
Jerome Glisse 已提交
37
/*
38 39 40 41 42 43 44
 * IB
 * IBs (Indirect Buffers) and areas of GPU accessible memory where
 * commands are stored.  You can put a pointer to the IB in the
 * command ring and the hw will fetch the commands from the IB
 * and execute them.  Generally userspace acceleration drivers
 * produce command buffers which are send to the kernel and
 * put in IBs for execution by the requested ring.
J
Jerome Glisse 已提交
45
 */
46
static int radeon_debugfs_sa_init(struct radeon_device *rdev);
47

48 49 50 51 52 53 54 55 56 57 58 59
/**
 * radeon_ib_get - request an IB (Indirect Buffer)
 *
 * @rdev: radeon_device pointer
 * @ring: ring index the IB is associated with
 * @ib: IB object returned
 * @size: requested IB size
 *
 * Request an IB (all asics).  IBs are allocated using the
 * suballocator.
 * Returns 0 on success, error on failure.
 */
60
int radeon_ib_get(struct radeon_device *rdev, int ring,
61 62
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size)
63
{
64
	int r;
65

66
	r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
J
Jerome Glisse 已提交
67 68 69
	if (r) {
		dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
		return r;
70
	}
J
Jerome Glisse 已提交
71

72 73 74 75 76
	r = radeon_semaphore_create(rdev, &ib->semaphore);
	if (r) {
		return r;
	}

77 78
	ib->ring = ring;
	ib->fence = NULL;
79
	ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
80 81
	ib->vm = vm;
	if (vm) {
82 83
		/* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address
		 * space and soffset is the offset inside the pool bo
84
		 */
85
		ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET;
86 87 88
	} else {
		ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
	}
89
	ib->is_const_ib = false;
J
Jerome Glisse 已提交
90 91

	return 0;
92 93
}

94 95 96 97 98 99 100 101
/**
 * radeon_ib_free - free an IB (Indirect Buffer)
 *
 * @rdev: radeon_device pointer
 * @ib: IB object to free
 *
 * Free an IB (all asics).
 */
102
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
103
{
104
	radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
105 106
	radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
	radeon_fence_unref(&ib->fence);
107 108
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
/**
 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
 *
 * @rdev: radeon_device pointer
 * @ib: IB object to schedule
 * @const_ib: Const IB to schedule (SI only)
 *
 * Schedule an IB on the associated ring (all asics).
 * Returns 0 on success, error on failure.
 *
 * On SI, there are two parallel engines fed from the primary ring,
 * the CE (Constant Engine) and the DE (Drawing Engine).  Since
 * resource descriptors have moved to memory, the CE allows you to
 * prime the caches while the DE is updating register state so that
 * the resource descriptors will be already in cache when the draw is
 * processed.  To accomplish this, the userspace driver submits two
 * IBs, one for the CE and one for the DE.  If there is a CE IB (called
 * a CONST_IB), it will be put on the ring prior to the DE IB.  Prior
 * to SI there was just a DE IB.
 */
129 130
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib)
131
{
132
	struct radeon_ring *ring = &rdev->ring[ib->ring];
133
	int r = 0;
134

135
	if (!ib->length_dw || !ring->ready) {
136
		/* TODO: Nothings in the ib we should report. */
J
Jerome Glisse 已提交
137
		dev_err(rdev->dev, "couldn't schedule ib\n");
138 139
		return -EINVAL;
	}
140

141
	/* 64 dwords should be enough for fence too */
142
	r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_SYNCS * 8);
143
	if (r) {
J
Jerome Glisse 已提交
144
		dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
145 146
		return r;
	}
147 148 149 150 151 152 153

	/* sync with other rings */
	r = radeon_semaphore_sync_rings(rdev, ib->semaphore, ib->ring);
	if (r) {
		dev_err(rdev->dev, "failed to sync rings (%d)\n", r);
		radeon_ring_unlock_undo(rdev, ring);
		return r;
154
	}
155

156 157 158
	if (ib->vm)
		radeon_vm_flush(rdev, ib->vm, ib->ring);

159 160 161 162
	if (const_ib) {
		radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
		radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
	}
163 164 165 166 167 168 169
	radeon_ring_ib_execute(rdev, ib->ring, ib);
	r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
	if (r) {
		dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
		radeon_ring_unlock_undo(rdev, ring);
		return r;
	}
170 171 172
	if (const_ib) {
		const_ib->fence = radeon_fence_ref(ib->fence);
	}
173 174 175 176

	if (ib->vm)
		radeon_vm_fence(rdev, ib->vm, ib->fence);

177
	radeon_ring_unlock_commit(rdev, ring);
178 179 180
	return 0;
}

181 182 183 184 185 186 187 188 189
/**
 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
 *
 * @rdev: radeon_device pointer
 *
 * Initialize the suballocator to manage a pool of memory
 * for use as IBs (all asics).
 * Returns 0 on success, error on failure.
 */
190 191
int radeon_ib_pool_init(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
192
	int r;
193

J
Jerome Glisse 已提交
194
	if (rdev->ib_pool_ready) {
195 196
		return 0;
	}
J
Jerome Glisse 已提交
197
	r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
198
				      RADEON_IB_POOL_SIZE*64*1024,
199
				      RADEON_GPU_PAGE_SIZE,
200 201 202 203
				      RADEON_GEM_DOMAIN_GTT);
	if (r) {
		return r;
	}
204 205 206 207 208 209

	r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
	if (r) {
		return r;
	}

J
Jerome Glisse 已提交
210 211 212
	rdev->ib_pool_ready = true;
	if (radeon_debugfs_sa_init(rdev)) {
		dev_err(rdev->dev, "failed to register debugfs file for SA\n");
213
	}
214
	return 0;
215 216
}

217 218 219 220 221 222 223 224
/**
 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
 *
 * @rdev: radeon_device pointer
 *
 * Tear down the suballocator managing the pool of memory
 * for use as IBs (all asics).
 */
225 226
void radeon_ib_pool_fini(struct radeon_device *rdev)
{
J
Jerome Glisse 已提交
227
	if (rdev->ib_pool_ready) {
228
		radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
J
Jerome Glisse 已提交
229 230
		radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
		rdev->ib_pool_ready = false;
231 232 233
	}
}

234 235 236 237 238 239 240 241 242 243
/**
 * radeon_ib_ring_tests - test IBs on the rings
 *
 * @rdev: radeon_device pointer
 *
 * Test an IB (Indirect Buffer) on each ring.
 * If the test fails, disable the ring.
 * Returns 0 on success, error if the primary GFX ring
 * IB test fails.
 */
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
int radeon_ib_ring_tests(struct radeon_device *rdev)
{
	unsigned i;
	int r;

	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
		struct radeon_ring *ring = &rdev->ring[i];

		if (!ring->ready)
			continue;

		r = radeon_ib_test(rdev, i, ring);
		if (r) {
			ring->ready = false;

			if (i == RADEON_RING_TYPE_GFX_INDEX) {
				/* oh, oh, that's really bad */
				DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
		                rdev->accel_working = false;
				return r;

			} else {
				/* still not good, but we can live with it */
				DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
			}
		}
	}
	return 0;
}

274
/*
275 276 277 278 279 280 281 282 283 284 285
 * Rings
 * Most engines on the GPU are fed via ring buffers.  Ring
 * buffers are areas of GPU accessible memory that the host
 * writes commands into and the GPU reads commands out of.
 * There is a rptr (read pointer) that determines where the
 * GPU is currently reading, and a wptr (write pointer)
 * which determines where the host has written.  When the
 * pointers are equal, the ring is idle.  When the host
 * writes commands to the ring buffer, it increments the
 * wptr.  The GPU then starts fetching commands and executes
 * them until the pointers are equal again.
286
 */
287
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
J
Jerome Glisse 已提交
288

289 290 291 292 293 294 295 296
/**
 * radeon_ring_write - write a value to the ring
 *
 * @ring: radeon_ring structure holding ring information
 * @v: dword (dw) value to write
 *
 * Write a value to the requested ring buffer (all asics).
 */
J
Jerome Glisse 已提交
297 298 299 300
void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
{
#if DRM_DEBUG_CODE
	if (ring->count_dw <= 0) {
301
		DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
J
Jerome Glisse 已提交
302 303 304 305 306 307 308 309
	}
#endif
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
}

310 311 312 313 314 315 316 317 318 319
/**
 * radeon_ring_supports_scratch_reg - check if the ring supports
 * writing to scratch registers
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Check if a specific ring supports writing to scratch registers (all asics).
 * Returns true if the ring supports writing to scratch regs, false if not.
 */
320 321 322 323 324 325 326 327 328 329 330 331 332
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring)
{
	switch (ring->idx) {
	case RADEON_RING_TYPE_GFX_INDEX:
	case CAYMAN_RING_TYPE_CP1_INDEX:
	case CAYMAN_RING_TYPE_CP2_INDEX:
		return true;
	default:
		return false;
	}
}

333 334 335 336 337 338 339 340
/**
 * radeon_ring_free_size - update the free size
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Update the free dw slots in the ring buffer (all asics).
 */
341
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
342
{
343 344
	uint32_t rptr = radeon_ring_get_rptr(rdev, ring);

345
	/* This works because ring_size is a power of 2 */
346
	ring->ring_free_dw = rptr + (ring->ring_size / 4);
347 348 349
	ring->ring_free_dw -= ring->wptr;
	ring->ring_free_dw &= ring->ptr_mask;
	if (!ring->ring_free_dw) {
350
		/* this is an empty ring */
351
		ring->ring_free_dw = ring->ring_size / 4;
352 353
		/*  update lockup info to avoid false positive */
		radeon_ring_lockup_update(rdev, ring);
354 355 356
	}
}

357 358 359 360 361 362 363 364 365 366
/**
 * radeon_ring_alloc - allocate space on the ring buffer
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ndw: number of dwords to allocate in the ring buffer
 *
 * Allocate @ndw dwords in the ring buffer (all asics).
 * Returns 0 on success, error on failure.
 */
367
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
368 369 370
{
	int r;

371 372 373
	/* make sure we aren't trying to allocate more space than there is on the ring */
	if (ndw > (ring->ring_size / 4))
		return -ENOMEM;
374 375
	/* Align requested size with padding so unlock_commit can
	 * pad safely */
376
	radeon_ring_free_size(rdev, ring);
377 378 379 380
	ndw = (ndw + ring->align_mask) & ~ring->align_mask;
	while (ndw > (ring->ring_free_dw - 1)) {
		radeon_ring_free_size(rdev, ring);
		if (ndw < ring->ring_free_dw) {
381 382
			break;
		}
383
		r = radeon_fence_wait_next(rdev, ring->idx);
384
		if (r)
385 386
			return r;
	}
387 388
	ring->count_dw = ndw;
	ring->wptr_old = ring->wptr;
389 390 391
	return 0;
}

392 393 394 395 396 397 398 399 400 401 402
/**
 * radeon_ring_lock - lock the ring and allocate space on it
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ndw: number of dwords to allocate in the ring buffer
 *
 * Lock the ring and allocate @ndw dwords in the ring buffer
 * (all asics).
 * Returns 0 on success, error on failure.
 */
403
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
404 405 406
{
	int r;

407
	mutex_lock(&rdev->ring_lock);
408
	r = radeon_ring_alloc(rdev, ring, ndw);
409
	if (r) {
410
		mutex_unlock(&rdev->ring_lock);
411 412 413 414 415
		return r;
	}
	return 0;
}

416 417 418 419 420 421 422 423 424 425
/**
 * radeon_ring_commit - tell the GPU to execute the new
 * commands on the ring buffer
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Update the wptr (write pointer) to tell the GPU to
 * execute new commands on the ring buffer (all asics).
 */
426
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
427 428
{
	/* We pad to match fetch size */
429
	while (ring->wptr & ring->align_mask) {
430
		radeon_ring_write(ring, ring->nop);
431
	}
D
Daniel Vetter 已提交
432
	mb();
433
	radeon_ring_set_wptr(rdev, ring);
434 435
}

436 437 438 439 440 441 442 443 444
/**
 * radeon_ring_unlock_commit - tell the GPU to execute the new
 * commands on the ring buffer and unlock it
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Call radeon_ring_commit() then unlock the ring (all asics).
 */
445
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
446
{
447
	radeon_ring_commit(rdev, ring);
448
	mutex_unlock(&rdev->ring_lock);
449 450
}

451 452 453 454 455
/**
 * radeon_ring_undo - reset the wptr
 *
 * @ring: radeon_ring structure holding ring information
 *
456
 * Reset the driver's copy of the wptr (all asics).
457
 */
458
void radeon_ring_undo(struct radeon_ring *ring)
459
{
460
	ring->wptr = ring->wptr_old;
461 462
}

463 464 465 466 467 468 469
/**
 * radeon_ring_unlock_undo - reset the wptr and unlock the ring
 *
 * @ring: radeon_ring structure holding ring information
 *
 * Call radeon_ring_undo() then unlock the ring (all asics).
 */
470 471 472 473
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
{
	radeon_ring_undo(ring);
	mutex_unlock(&rdev->ring_lock);
474 475
}

476
/**
477
 * radeon_ring_lockup_update - update lockup variables
478 479 480 481 482
 *
 * @ring: radeon_ring structure holding ring information
 *
 * Update the last rptr value and timestamp (all asics).
 */
483 484
void radeon_ring_lockup_update(struct radeon_device *rdev,
			       struct radeon_ring *ring)
485
{
486 487
	atomic_set(&ring->last_rptr, radeon_ring_get_rptr(rdev, ring));
	atomic64_set(&ring->last_activity, jiffies_64);
488 489 490 491 492 493 494
}

/**
 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
 * @rdev:       radeon device structure
 * @ring:       radeon_ring structure holding ring information
 *
495
 */
496 497
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
{
498
	uint32_t rptr = radeon_ring_get_rptr(rdev, ring);
499 500
	uint64_t last = atomic64_read(&ring->last_activity);
	uint64_t elapsed;
501

502 503
	if (rptr != atomic_read(&ring->last_rptr)) {
		/* ring is still working, no lockup */
504
		radeon_ring_lockup_update(rdev, ring);
505 506
		return false;
	}
507 508

	elapsed = jiffies_to_msecs(jiffies_64 - last);
509
	if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
510 511
		dev_err(rdev->dev, "ring %d stalled for more than %llumsec\n",
			ring->idx, elapsed);
512 513 514 515 516 517
		return true;
	}
	/* give a chance to the GPU ... */
	return false;
}

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
/**
 * radeon_ring_backup - Back up the content of a ring
 *
 * @rdev: radeon_device pointer
 * @ring: the ring we want to back up
 *
 * Saves all unprocessed commits from a ring, returns the number of dwords saved.
 */
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data)
{
	unsigned size, ptr, i;

	/* just in case lock the ring */
	mutex_lock(&rdev->ring_lock);
	*data = NULL;

535
	if (ring->ring_obj == NULL) {
536 537 538 539 540
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* it doesn't make sense to save anything if all fences are signaled */
541
	if (!radeon_fence_count_emitted(rdev, ring->idx)) {
542 543 544 545 546
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* calculate the number of dw on the ring */
547 548 549 550 551 552 553 554 555 556
	if (ring->rptr_save_reg)
		ptr = RREG32(ring->rptr_save_reg);
	else if (rdev->wb.enabled)
		ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
	else {
		/* no way to read back the next rptr */
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

557 558 559 560 561 562 563 564 565
	size = ring->wptr + (ring->ring_size / 4);
	size -= ptr;
	size &= ring->ptr_mask;
	if (size == 0) {
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}

	/* and then save the content of the ring */
566 567 568 569 570
	*data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
	if (!*data) {
		mutex_unlock(&rdev->ring_lock);
		return 0;
	}
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	for (i = 0; i < size; ++i) {
		(*data)[i] = ring->ring[ptr++];
		ptr &= ring->ptr_mask;
	}

	mutex_unlock(&rdev->ring_lock);
	return size;
}

/**
 * radeon_ring_restore - append saved commands to the ring again
 *
 * @rdev: radeon_device pointer
 * @ring: ring to append commands to
 * @size: number of dwords we want to write
 * @data: saved commands
 *
 * Allocates space on the ring and restore the previously saved commands.
 */
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data)
{
	int i, r;

	if (!size || !data)
		return 0;

	/* restore the saved ring content */
	r = radeon_ring_lock(rdev, ring, size);
	if (r)
		return r;

	for (i = 0; i < size; ++i) {
		radeon_ring_write(ring, data[i]);
	}

	radeon_ring_unlock_commit(rdev, ring);
	kfree(data);
	return 0;
}

612 613 614 615 616 617 618 619 620 621 622 623
/**
 * radeon_ring_init - init driver ring struct.
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 * @ring_size: size of the ring
 * @rptr_offs: offset of the rptr writeback location in the WB buffer
 * @nop: nop packet for this ring
 *
 * Initialize the driver information for the selected ring (all asics).
 * Returns 0 on success, error on failure.
 */
624
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
625
		     unsigned rptr_offs, u32 nop)
626 627 628
{
	int r;

629 630
	ring->ring_size = ring_size;
	ring->rptr_offs = rptr_offs;
631
	ring->nop = nop;
632
	/* Allocate ring buffer */
633 634
	if (ring->ring_obj == NULL) {
		r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
635 636
				     RADEON_GEM_DOMAIN_GTT,
				     NULL, &ring->ring_obj);
637
		if (r) {
638
			dev_err(rdev->dev, "(%d) ring create failed\n", r);
639 640
			return r;
		}
641
		r = radeon_bo_reserve(ring->ring_obj, false);
642 643
		if (unlikely(r != 0))
			return r;
644 645
		r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
					&ring->gpu_addr);
646
		if (r) {
647
			radeon_bo_unreserve(ring->ring_obj);
648
			dev_err(rdev->dev, "(%d) ring pin failed\n", r);
649 650
			return r;
		}
651 652 653
		r = radeon_bo_kmap(ring->ring_obj,
				       (void **)&ring->ring);
		radeon_bo_unreserve(ring->ring_obj);
654
		if (r) {
655
			dev_err(rdev->dev, "(%d) ring map failed\n", r);
656 657 658
			return r;
		}
	}
659 660
	ring->ptr_mask = (ring->ring_size / 4) - 1;
	ring->ring_free_dw = ring->ring_size / 4;
661 662 663 664 665
	if (rdev->wb.enabled) {
		u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
		ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
		ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
	}
666 667 668
	if (radeon_debugfs_ring_init(rdev, ring)) {
		DRM_ERROR("Failed to register debugfs file for rings !\n");
	}
669
	radeon_ring_lockup_update(rdev, ring);
670 671 672
	return 0;
}

673 674 675 676 677 678 679 680
/**
 * radeon_ring_fini - tear down the driver ring struct.
 *
 * @rdev: radeon_device pointer
 * @ring: radeon_ring structure holding ring information
 *
 * Tear down the driver information for the selected ring (all asics).
 */
681
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
682
{
683
	int r;
684
	struct radeon_bo *ring_obj;
685

686
	mutex_lock(&rdev->ring_lock);
687
	ring_obj = ring->ring_obj;
688
	ring->ready = false;
689 690
	ring->ring = NULL;
	ring->ring_obj = NULL;
691
	mutex_unlock(&rdev->ring_lock);
692 693 694

	if (ring_obj) {
		r = radeon_bo_reserve(ring_obj, false);
695
		if (likely(r == 0)) {
696 697 698
			radeon_bo_kunmap(ring_obj);
			radeon_bo_unpin(ring_obj);
			radeon_bo_unreserve(ring_obj);
699
		}
700
		radeon_bo_unref(&ring_obj);
701 702 703 704 705 706 707
	}
}

/*
 * Debugfs info
 */
#if defined(CONFIG_DEBUG_FS)
708 709 710 711 712 713 714 715

static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;
	int ridx = *(int*)node->info_ent->data;
	struct radeon_ring *ring = &rdev->ring[ridx];
716 717

	uint32_t rptr, wptr, rptr_next;
718 719 720 721
	unsigned count, i, j;

	radeon_ring_free_size(rdev, ring);
	count = (ring->ring_size / 4) - ring->ring_free_dw;
722 723

	wptr = radeon_ring_get_wptr(rdev, ring);
724 725
	seq_printf(m, "wptr: 0x%08x [%5d]\n",
		   wptr, wptr);
726 727

	rptr = radeon_ring_get_rptr(rdev, ring);
728 729
	seq_printf(m, "rptr: 0x%08x [%5d]\n",
		   rptr, rptr);
730

731
	if (ring->rptr_save_reg) {
732 733 734 735 736 737 738 739 740 741 742 743
		rptr_next = RREG32(ring->rptr_save_reg);
		seq_printf(m, "rptr next(0x%04x): 0x%08x [%5d]\n",
			   ring->rptr_save_reg, rptr_next, rptr_next);
	} else
		rptr_next = ~0;

	seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n",
		   ring->wptr, ring->wptr);
	seq_printf(m, "last semaphore signal addr : 0x%016llx\n",
		   ring->last_semaphore_signal_addr);
	seq_printf(m, "last semaphore wait addr   : 0x%016llx\n",
		   ring->last_semaphore_wait_addr);
744 745
	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
	seq_printf(m, "%u dwords in ring\n", count);
746 747 748 749

	if (!ring->ready)
		return 0;

750 751 752
	/* print 8 dw before current rptr as often it's the last executed
	 * packet that is the root issue
	 */
753 754 755 756 757 758 759 760 761
	i = (rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask;
	for (j = 0; j <= (count + 32); j++) {
		seq_printf(m, "r[%5d]=0x%08x", i, ring->ring[i]);
		if (rptr == i)
			seq_puts(m, " *");
		if (rptr_next == i)
			seq_puts(m, " #");
		seq_puts(m, "\n");
		i = (i + 1) & ring->ptr_mask;
762 763 764 765
	}
	return 0;
}

C
Christian König 已提交
766 767 768 769 770 771
static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX;
static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX;
static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX;
772 773
static int si_vce1_index = TN_RING_TYPE_VCE1_INDEX;
static int si_vce2_index = TN_RING_TYPE_VCE2_INDEX;
774 775

static struct drm_info_list radeon_debugfs_ring_info_list[] = {
C
Christian König 已提交
776 777 778 779 780 781
	{"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index},
	{"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index},
	{"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index},
	{"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index},
	{"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index},
	{"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index},
782 783
	{"radeon_ring_vce1", radeon_debugfs_ring_info, 0, &si_vce1_index},
	{"radeon_ring_vce2", radeon_debugfs_ring_info, 0, &si_vce2_index},
784 785
};

786 787 788 789 790 791
static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct radeon_device *rdev = dev->dev_private;

J
Jerome Glisse 已提交
792
	radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
793 794 795 796 797 798 799 800 801

	return 0;

}

static struct drm_info_list radeon_debugfs_sa_list[] = {
        {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
};

802 803
#endif

804
static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
805 806
{
#if defined(CONFIG_DEBUG_FS)
807 808 809 810 811 812 813 814 815 816 817 818 819
	unsigned i;
	for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
		struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
		int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
		unsigned r;

		if (&rdev->ring[ridx] != ring)
			continue;

		r = radeon_debugfs_add_files(rdev, info, 1);
		if (r)
			return r;
	}
820
#endif
821
	return 0;
822 823
}

824
static int radeon_debugfs_sa_init(struct radeon_device *rdev)
825 826
{
#if defined(CONFIG_DEBUG_FS)
J
Jerome Glisse 已提交
827
	return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
828 829 830 831
#else
	return 0;
#endif
}