i915_dma.c 35.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/async.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
35
#include <drm/drm_legacy.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
38
#include "i915_drv.h"
39
#include "i915_vgpu.h"
C
Chris Wilson 已提交
40
#include "i915_trace.h"
41
#include <linux/pci.h>
D
Daniel Vetter 已提交
42 43
#include <linux/console.h>
#include <linux/vt.h>
44
#include <linux/vgaarb.h>
45 46
#include <linux/acpi.h>
#include <linux/pnp.h>
47
#include <linux/vga_switcheroo.h>
48
#include <linux/slab.h>
49
#include <acpi/video.h>
50 51
#include <linux/pm.h>
#include <linux/pm_runtime.h>
52
#include <linux/oom.h>
L
Linus Torvalds 已提交
53 54


55 56
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
57
{
58
	struct drm_i915_private *dev_priv = dev->dev_private;
59
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
60 61
	int value;

62
	switch (param->param) {
L
Linus Torvalds 已提交
63 64
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
D
Dave Airlie 已提交
65
	case I915_PARAM_LAST_DISPATCH:
66
		/* Reject all old ums/dri params. */
67
		return -ENODEV;
K
Kristian Høgsberg 已提交
68
	case I915_PARAM_CHIPSET_ID:
69
		value = dev->pdev->device;
K
Kristian Høgsberg 已提交
70
		break;
71
	case I915_PARAM_HAS_GEM:
72
		value = 1;
73
		break;
74 75 76
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
77 78 79
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
80 81 82
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
83 84
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
85
		value = 1;
J
Jesse Barnes 已提交
86
		break;
87
	case I915_PARAM_HAS_BSD:
88
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
89
		break;
90
	case I915_PARAM_HAS_BLT:
91
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
92
		break;
93 94 95
	case I915_PARAM_HAS_VEBOX:
		value = intel_ring_initialized(&dev_priv->ring[VECS]);
		break;
96 97 98
	case I915_PARAM_HAS_BSD2:
		value = intel_ring_initialized(&dev_priv->ring[VCS2]);
		break;
99 100 101
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
102 103 104
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
105 106 107
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
108 109 110
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
111 112 113
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
114 115 116
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
117 118 119
	case I915_PARAM_HAS_WT:
		value = HAS_WT(dev);
		break;
120
	case I915_PARAM_HAS_ALIASING_PPGTT:
121
		value = USES_PPGTT(dev);
122
		break;
123 124 125
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
126 127 128
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
129 130 131
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
132 133 134
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
135 136 137
	case I915_PARAM_HAS_PINNED_BATCHES:
		value = 1;
		break;
138 139 140
	case I915_PARAM_HAS_EXEC_NO_RELOC:
		value = 1;
		break;
141 142 143
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
		value = 1;
		break;
144 145 146
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version();
		break;
147 148
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
		value = 1;
149 150 151
		break;
	case I915_PARAM_MMAP_VERSION:
		value = 1;
152
		break;
L
Linus Torvalds 已提交
153
	default:
154
		DRM_DEBUG("Unknown parameter %d\n", param->param);
E
Eric Anholt 已提交
155
		return -EINVAL;
L
Linus Torvalds 已提交
156 157
	}

D
Daniel Vetter 已提交
158 159
	if (copy_to_user(param->value, &value, sizeof(int))) {
		DRM_ERROR("copy_to_user failed\n");
E
Eric Anholt 已提交
160
		return -EFAULT;
L
Linus Torvalds 已提交
161 162 163 164 165
	}

	return 0;
}

166 167
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
168
{
169
	struct drm_i915_private *dev_priv = dev->dev_private;
170
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
171

172
	switch (param->param) {
L
Linus Torvalds 已提交
173 174 175
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
176
		/* Reject all old ums/dri params. */
177 178
		return -ENODEV;

179 180 181 182 183 184 185
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
186
	default:
187
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
188
					param->param);
E
Eric Anholt 已提交
189
		return -EINVAL;
L
Linus Torvalds 已提交
190 191 192 193 194
	}

	return 0;
}

195 196 197 198
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

199
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
200 201 202 203 204 205 206
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

207 208 209 210 211 212 213 214 215 216 217
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
218
	struct drm_i915_private *dev_priv = dev->dev_private;
219
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
220 221
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
222
	int ret;
223

224
	if (INTEL_INFO(dev)->gen >= 4)
225 226 227 228 229 230 231
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
232 233
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
234 235 236
#endif

	/* Get some space for it */
237 238 239 240
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
241 242
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
243
				     0, pcibios_align_resource,
244 245 246 247
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
248
		return ret;
249 250
	}

251
	if (INTEL_INFO(dev)->gen >= 4)
252 253 254 255 256
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
257
	return 0;
258 259 260 261 262 263
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
264
	struct drm_i915_private *dev_priv = dev->dev_private;
265
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
266 267 268
	u32 temp;
	bool enabled;

J
Jesse Barnes 已提交
269 270 271
	if (IS_VALLEYVIEW(dev))
		return;

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
304
	struct drm_i915_private *dev_priv = dev->dev_private;
305
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

324 325 326 327 328 329 330 331 332 333 334 335 336
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

337 338 339 340
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
341

342
	if (state == VGA_SWITCHEROO_ON) {
343
		pr_info("switched on\n");
344
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
345 346
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
347
		i915_resume_legacy(dev);
348
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
349
	} else {
350
		pr_err("switched off\n");
351
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
352
		i915_suspend_legacy(dev, pmm);
353
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
354 355 356 357 358 359 360
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

361 362 363 364 365 366
	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
367 368
}

369 370 371 372 373 374
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

375 376 377 378
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
379

380
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
381 382 383
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

384 385 386 387 388 389 390
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
391 392 393
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
	if (ret && ret != -ENODEV)
		goto out;
394

J
Jesse Barnes 已提交
395 396
	intel_register_dsm_handler();

397
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
398
	if (ret)
399
		goto cleanup_vga_client;
400

401 402 403 404 405 406 407
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

408 409
	intel_power_domains_init_hw(dev_priv);

410
	ret = intel_irq_install(dev_priv);
411 412 413 414 415
	if (ret)
		goto cleanup_gem_stolen;

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
416 417
	intel_modeset_init(dev);

418
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
419
	if (ret)
420
		goto cleanup_irq;
421

422
	intel_modeset_gem_init(dev);
423

J
Jesse Barnes 已提交
424 425
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
426
	dev->vblank_disable_allowed = true;
427
	if (INTEL_INFO(dev)->num_pipes == 0)
B
Ben Widawsky 已提交
428
		return 0;
J
Jesse Barnes 已提交
429

430 431
	ret = intel_fbdev_init(dev);
	if (ret)
432 433
		goto cleanup_gem;

434
	/* Only enable hotplug handling once the fbdev is fully set up. */
435
	intel_hpd_init(dev_priv);
436 437 438 439 440 441 442 443 444 445 446

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. Now we should scan for the initial config
	 * only once hotplug handling is enabled, but due to screwed-up locking
	 * around kms/fbdev init we can't protect the fdbev initial config
	 * scanning against hotplug events. Hence do this first and ignore the
	 * tiny window where we will loose hotplug notifactions.
	 */
447
	async_schedule(intel_fbdev_initial_config, dev_priv);
448

449
	drm_kms_helper_poll_init(dev);
450

J
Jesse Barnes 已提交
451 452
	return 0;

453 454 455
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
456
	i915_gem_context_fini(dev);
457
	mutex_unlock(&dev->struct_mutex);
458
cleanup_irq:
459
	drm_irq_uninstall(dev);
460 461
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
462 463 464 465
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
466 467 468 469
out:
	return ret;
}

470
#if IS_ENABLED(CONFIG_FB)
471
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
472 473 474 475
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;
476
	int ret;
477 478 479

	ap = alloc_apertures(1);
	if (!ap)
480
		return -ENOMEM;
481

482
	ap->ranges[0].base = dev_priv->gtt.mappable_base;
483
	ap->ranges[0].size = dev_priv->gtt.mappable_end;
484

485 486 487
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

488
	ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
489 490

	kfree(ap);
491 492

	return ret;
493
}
494
#else
495
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
496
{
497
	return 0;
498 499
}
#endif
500

D
Daniel Vetter 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513
#if !defined(CONFIG_VGA_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return 0;
}
#elif !defined(CONFIG_DUMMY_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return -ENODEV;
}
#else
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
514
	int ret = 0;
D
Daniel Vetter 已提交
515 516 517 518

	DRM_INFO("Replacing VGA console driver\n");

	console_lock();
519 520
	if (con_is_bound(&vga_con))
		ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
D
Daniel Vetter 已提交
521 522 523 524 525 526 527 528 529 530 531 532 533
	if (ret == 0) {
		ret = do_unregister_con_driver(&vga_con);

		/* Ignore "already unregistered". */
		if (ret == -ENODEV)
			ret = 0;
	}
	console_unlock();

	return ret;
}
#endif

D
Daniel Vetter 已提交
534 535
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
536
	const struct intel_device_info *info = &dev_priv->info;
D
Daniel Vetter 已提交
537

538 539
#define PRINT_S(name) "%s"
#define SEP_EMPTY
540 541
#define PRINT_FLAG(name) info->name ? #name "," : ""
#define SEP_COMMA ,
542
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
543
			 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
D
Daniel Vetter 已提交
544 545
			 info->gen,
			 dev_priv->dev->pdev->device,
546
			 dev_priv->dev->pdev->revision,
547
			 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
548 549
#undef PRINT_S
#undef SEP_EMPTY
550 551
#undef PRINT_FLAG
#undef SEP_COMMA
D
Daniel Vetter 已提交
552 553
}

554 555 556 557 558 559 560
/*
 * Determine various intel_device_info fields at runtime.
 *
 * Use it when either:
 *   - it's judged too laborious to fill n static structures with the limit
 *     when a simple if statement does the job,
 *   - run-time checks (eg read fuse/strap registers) are needed.
561 562 563 564 565
 *
 * This function needs to be called:
 *   - after the MMIO has been setup as we are reading registers,
 *   - after the PCH has been detected,
 *   - before the first usage of the fields it can tweak.
566 567 568
 */
static void intel_device_info_runtime_init(struct drm_device *dev)
{
569
	struct drm_i915_private *dev_priv = dev->dev_private;
570
	struct intel_device_info *info;
571
	enum pipe pipe;
572

573
	info = (struct intel_device_info *)&dev_priv->info;
574

575
	if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
576
		for_each_pipe(dev_priv, pipe)
577 578
			info->num_sprites[pipe] = 2;
	else
579
		for_each_pipe(dev_priv, pipe)
580
			info->num_sprites[pipe] = 1;
581

582 583 584 585 586 587
	if (i915.disable_display) {
		DRM_INFO("Display disabled (module parameter)\n");
		info->num_pipes = 0;
	} else if (info->num_pipes > 0 &&
		   (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
		   !IS_VALLEYVIEW(dev)) {
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
		u32 fuse_strap = I915_READ(FUSE_STRAP);
		u32 sfuse_strap = I915_READ(SFUSE_STRAP);

		/*
		 * SFUSE_STRAP is supposed to have a bit signalling the display
		 * is fused off. Unfortunately it seems that, at least in
		 * certain cases, fused off display means that PCH display
		 * reads don't land anywhere. In that case, we read 0s.
		 *
		 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
		 * should be set when taking over after the firmware.
		 */
		if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
		    sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
		    (dev_priv->pch_type == PCH_CPT &&
		     !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
			DRM_INFO("Display fused off, disabling\n");
			info->num_pipes = 0;
		}
	}
608

609
	/* Initialize slice/subslice/EU info */
610 611 612 613 614 615 616 617 618
	if (IS_CHERRYVIEW(dev)) {
		u32 fuse, mask_eu;

		fuse = I915_READ(CHV_FUSE_GT);
		mask_eu = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
				  CHV_FGT_EU_DIS_SS0_R1_MASK |
				  CHV_FGT_EU_DIS_SS1_R0_MASK |
				  CHV_FGT_EU_DIS_SS1_R1_MASK);
		info->eu_total = 16 - hweight32(mask_eu);
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	} else if (IS_SKYLAKE(dev)) {
		const int s_max = 3, ss_max = 4, eu_max = 8;
		int s, ss;
		u32 fuse2, eu_disable[s_max], s_enable, ss_disable;

		fuse2 = I915_READ(GEN8_FUSE2);
		s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
			   GEN8_F2_S_ENA_SHIFT;
		ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
			     GEN9_F2_SS_DIS_SHIFT;

		eu_disable[0] = I915_READ(GEN8_EU_DISABLE0);
		eu_disable[1] = I915_READ(GEN8_EU_DISABLE1);
		eu_disable[2] = I915_READ(GEN8_EU_DISABLE2);

		info->slice_total = hweight32(s_enable);
		/*
		 * The subslice disable field is global, i.e. it applies
		 * to each of the enabled slices.
		*/
		info->subslice_per_slice = ss_max - hweight32(ss_disable);
		info->subslice_total = info->slice_total *
				       info->subslice_per_slice;

		/*
		 * Iterate through enabled slices and subslices to
		 * count the total enabled EU.
		*/
		for (s = 0; s < s_max; s++) {
			if (!(s_enable & (0x1 << s)))
				/* skip disabled slice */
				continue;

			for (ss = 0; ss < ss_max; ss++) {
653 654
				u32 n_disabled;

655 656 657 658
				if (ss_disable & (0x1 << ss))
					/* skip disabled subslice */
					continue;

659 660 661 662 663 664 665 666 667 668 669 670
				n_disabled = hweight8(eu_disable[s] >>
						      (ss * eu_max));

				/*
				 * Record which subslice(s) has(have) 7 EUs. we
				 * can tune the hash used to spread work among
				 * subslices if they are unbalanced.
				 */
				if (eu_max - n_disabled == 7)
					info->subslice_7eu[s] |= 1 << ss;

				info->eu_total += eu_max - n_disabled;
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
			}
		}

		/*
		 * SKL is expected to always have a uniform distribution
		 * of EU across subslices with the exception that any one
		 * EU in any one subslice may be fused off for die
		 * recovery.
		*/
		info->eu_per_subslice = info->subslice_total ?
					DIV_ROUND_UP(info->eu_total,
						     info->subslice_total) : 0;
		/*
		 * SKL supports slice power gating on devices with more than
		 * one slice, and supports EU power gating on devices with
		 * more than one EU pair per subslice.
		*/
		info->has_slice_pg = (info->slice_total > 1) ? 1 : 0;
		info->has_subslice_pg = 0;
		info->has_eu_pg = (info->eu_per_subslice > 2) ? 1 : 0;
691
	}
692 693 694 695 696 697 698 699 700 701 702
	DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
	DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
	DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
	DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
	DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
	DRM_DEBUG_DRIVER("has slice power gating: %s\n",
			 info->has_slice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
			 info->has_subslice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has EU power gating: %s\n",
			 info->has_eu_pg ? "y" : "n");
703 704
}

J
Jesse Barnes 已提交
705 706 707 708 709 710 711 712 713 714 715
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
716
int i915_driver_load(struct drm_device *dev, unsigned long flags)
717
{
718
	struct drm_i915_private *dev_priv;
719
	struct intel_device_info *info, *device_info;
720
	int ret = 0, mmio_bar, mmio_size;
721
	uint32_t aperture_size;
722

723 724
	info = (struct intel_device_info *) flags;

725
	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
J
Jesse Barnes 已提交
726 727 728
	if (dev_priv == NULL)
		return -ENOMEM;

729
	dev->dev_private = dev_priv;
730
	dev_priv->dev = dev;
731

732
	/* Setup the write-once "constant" device info */
733
	device_info = (struct intel_device_info *)&dev_priv->info;
734 735
	memcpy(device_info, info, sizeof(dev_priv->info));
	device_info->device_id = dev->pdev->device;
J
Jesse Barnes 已提交
736

737 738
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
739
	mutex_init(&dev_priv->backlight_lock);
740
	spin_lock_init(&dev_priv->uncore.lock);
741
	spin_lock_init(&dev_priv->mm.object_stat_lock);
742
	spin_lock_init(&dev_priv->mmio_flip_lock);
743 744 745
	mutex_init(&dev_priv->dpio_lock);
	mutex_init(&dev_priv->modeset_restore_lock);

D
Daniel Vetter 已提交
746
	intel_pm_setup(dev);
747

748 749
	intel_display_crc_init(dev);

D
Daniel Vetter 已提交
750 751
	i915_dump_device_info(dev_priv);

752 753 754 755 756 757 758 759
	/* Not all pre-production machines fall into this category, only the
	 * very first ones. Almost everything should work, except for maybe
	 * suspend/resume. And we don't implement workarounds that affect only
	 * pre-production machines. */
	if (IS_HSW_EARLY_SDV(dev))
		DRM_INFO("This is an early pre-production Haswell machine. "
			 "It may not be fully functional.\n");

760 761 762 763 764
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

785 786 787 788 789
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

	intel_uncore_init(dev);

790 791
	ret = i915_gem_gtt_init(dev);
	if (ret)
792
		goto out_regs;
793

794 795 796 797 798 799 800
	/* WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over. */
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
		goto out_gtt;
	}
D
Daniel Vetter 已提交
801

802 803 804 805
	ret = i915_kick_out_vgacon(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
		goto out_gtt;
D
Daniel Vetter 已提交
806
	}
807

808 809
	pci_set_master(dev->pdev);

810 811 812 813
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

814 815 816 817 818 819 820 821 822 823 824
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

825
	aperture_size = dev_priv->gtt.mappable_end;
826

B
Ben Widawsky 已提交
827 828
	dev_priv->gtt.mappable =
		io_mapping_create_wc(dev_priv->gtt.mappable_base,
829
				     aperture_size);
B
Ben Widawsky 已提交
830
	if (dev_priv->gtt.mappable == NULL) {
831
		ret = -EIO;
832
		goto out_gtt;
833 834
	}

835 836
	dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
					      aperture_size);
837

838 839 840 841 842 843 844
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
845
	 * idle-timers and recording error state.
846 847 848
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
849
	 * workqueue at any time.  Use an ordered one.
850
	 */
851
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
852 853 854
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
855
		goto out_mtrrfree;
856 857
	}

858 859 860 861 862 863 864
	dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->dp_wq == NULL) {
		DRM_ERROR("Failed to create our dp workqueue.\n");
		ret = -ENOMEM;
		goto out_freewq;
	}

865 866 867 868 869 870 871 872
	dev_priv->gpu_error.hangcheck_wq =
		alloc_ordered_workqueue("i915-hangcheck", 0);
	if (dev_priv->gpu_error.hangcheck_wq == NULL) {
		DRM_ERROR("Failed to create our hangcheck workqueue.\n");
		ret = -ENOMEM;
		goto out_freedpwq;
	}

873
	intel_irq_init(dev_priv);
874
	intel_uncore_sanitize(dev);
875

876 877
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
878
	intel_setup_gmbus(dev);
879
	intel_opregion_setup(dev);
880

881 882
	intel_setup_bios(dev);

883 884
	i915_gem_load(dev);

885 886 887 888 889 890
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
891 892
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
893 894
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
895
	 */
896
	if (!IS_I945G(dev) && !IS_I945GM(dev))
897
		pci_enable_msi(dev->pdev);
898

899
	intel_device_info_runtime_init(dev);
900

B
Ben Widawsky 已提交
901 902 903 904 905
	if (INTEL_INFO(dev)->num_pipes) {
		ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
		if (ret)
			goto out_gem_unload;
	}
906

907
	intel_power_domains_init(dev_priv);
908

909 910 911 912
	ret = i915_load_modeset_init(dev);
	if (ret < 0) {
		DRM_ERROR("failed to init modeset\n");
		goto out_power_well;
J
Jesse Barnes 已提交
913 914
	}

915 916 917 918 919 920 921
	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

B
Ben Widawsky 已提交
922 923
	i915_setup_sysfs(dev);

B
Ben Widawsky 已提交
924 925 926
	if (INTEL_INFO(dev)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_init(dev);
927
		acpi_video_register();
B
Ben Widawsky 已提交
928
	}
929

930 931
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
932

933
	intel_runtime_pm_enable(dev_priv);
934

I
Imre Deak 已提交
935 936
	i915_audio_component_init(dev_priv);

J
Jesse Barnes 已提交
937 938
	return 0;

939
out_power_well:
940
	intel_power_domains_fini(dev_priv);
941
	drm_vblank_cleanup(dev);
942
out_gem_unload:
943 944
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
945

946 947 948 949 950
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
951
	pm_qos_remove_request(&dev_priv->pm_qos);
952 953
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
out_freedpwq:
954 955
	destroy_workqueue(dev_priv->dp_wq);
out_freewq:
956
	destroy_workqueue(dev_priv->wq);
957
out_mtrrfree:
958
	arch_phys_wc_del(dev_priv->gtt.mtrr);
B
Ben Widawsky 已提交
959
	io_mapping_free(dev_priv->gtt.mappable);
960
out_gtt:
961
	i915_global_gtt_cleanup(dev);
962
out_regs:
963
	intel_uncore_fini(dev);
964
	pci_iounmap(dev->pdev, dev_priv->regs);
965 966
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
967
free_priv:
968 969
	if (dev_priv->slab)
		kmem_cache_destroy(dev_priv->slab);
970
	kfree(dev_priv);
J
Jesse Barnes 已提交
971 972 973 974 975 976
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
977
	int ret;
J
Jesse Barnes 已提交
978

I
Imre Deak 已提交
979 980
	i915_audio_component_cleanup(dev_priv);

981 982 983 984 985 986
	ret = i915_gem_suspend(dev);
	if (ret) {
		DRM_ERROR("failed to idle hardware: %d\n", ret);
		return ret;
	}

987
	intel_power_domains_fini(dev_priv);
988

989
	intel_gpu_ips_teardown();
990

B
Ben Widawsky 已提交
991 992
	i915_teardown_sysfs(dev);

993 994
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
995

B
Ben Widawsky 已提交
996
	io_mapping_free(dev_priv->gtt.mappable);
997
	arch_phys_wc_del(dev_priv->gtt.mtrr);
998

999 1000
	acpi_video_unregister();

1001
	intel_fbdev_fini(dev);
1002 1003 1004

	drm_vblank_cleanup(dev);

1005
	intel_modeset_cleanup(dev);
1006

1007 1008 1009 1010 1011 1012 1013 1014
	/*
	 * free the memory space allocated for the child device
	 * config parsed from VBT
	 */
	if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
		kfree(dev_priv->vbt.child_dev);
		dev_priv->vbt.child_dev = NULL;
		dev_priv->vbt.child_dev_num = 0;
J
Jesse Barnes 已提交
1015 1016
	}

1017 1018 1019
	vga_switcheroo_unregister_client(dev->pdev);
	vga_client_register(dev->pdev, NULL, NULL, NULL);

1020
	/* Free error state after interrupts are fully disabled. */
1021
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1022
	i915_destroy_error_state(dev);
1023

1024 1025 1026
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1027
	intel_opregion_fini(dev);
1028

1029 1030
	/* Flush any outstanding unpin_work. */
	flush_workqueue(dev_priv->wq);
1031

1032 1033 1034 1035 1036 1037
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	i915_gem_batch_pool_fini(&dev_priv->mm.batch_pool);
	i915_gem_context_fini(dev);
	mutex_unlock(&dev->struct_mutex);
	i915_gem_cleanup_stolen(dev);
J
Jesse Barnes 已提交
1038

1039
	intel_teardown_gmbus(dev);
1040 1041
	intel_teardown_mchbar(dev);

1042
	destroy_workqueue(dev_priv->dp_wq);
1043
	destroy_workqueue(dev_priv->wq);
1044
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1045
	pm_qos_remove_request(&dev_priv->pm_qos);
1046

1047
	i915_global_gtt_cleanup(dev);
1048

1049 1050 1051 1052
	intel_uncore_fini(dev);
	if (dev_priv->regs != NULL)
		pci_iounmap(dev->pdev, dev_priv->regs);

1053 1054
	if (dev_priv->slab)
		kmem_cache_destroy(dev_priv->slab);
1055

1056
	pci_dev_put(dev_priv->bridge_dev);
1057
	kfree(dev_priv);
J
Jesse Barnes 已提交
1058

1059 1060 1061
	return 0;
}

1062
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1063
{
1064
	int ret;
1065

1066 1067 1068
	ret = i915_gem_open(dev, file);
	if (ret)
		return ret;
1069

1070 1071 1072
	return 0;
}

J
Jesse Barnes 已提交
1073 1074 1075 1076 1077 1078 1079 1080
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1081
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1082 1083 1084
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1085
void i915_driver_lastclose(struct drm_device *dev)
L
Linus Torvalds 已提交
1086
{
D
Daniel Vetter 已提交
1087 1088
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
L
Linus Torvalds 已提交
1089 1090
}

1091
void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
L
Linus Torvalds 已提交
1092
{
1093
	mutex_lock(&dev->struct_mutex);
1094 1095
	i915_gem_context_close(dev, file);
	i915_gem_release(dev, file);
1096
	mutex_unlock(&dev->struct_mutex);
1097

1098
	intel_modeset_preclose(dev, file);
L
Linus Torvalds 已提交
1099 1100
}

1101
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1102
{
1103
	struct drm_i915_file_private *file_priv = file->driver_priv;
1104

1105 1106
	if (file_priv && file_priv->bsd_ring)
		file_priv->bsd_ring = NULL;
1107
	kfree(file_priv);
1108 1109
}

D
Daniel Vetter 已提交
1110 1111 1112 1113 1114 1115 1116
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

R
Rob Clark 已提交
1117
const struct drm_ioctl_desc i915_ioctls[] = {
1118 1119 1120 1121 1122 1123
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1124
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1125
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1126 1127 1128
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1129
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
D
Daniel Vetter 已提交
1130
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1131
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1132 1133 1134
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1135
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1136
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1137
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1138 1139
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1140 1141 1142 1143
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1144 1145
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1156
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1157
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1158 1159
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1160 1161
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1162 1163 1164 1165
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1166
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1167
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1168 1169
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Dave Airlie 已提交
1170 1171
};

1172
int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
1173

1174 1175 1176 1177
/*
 * This is really ugly: Because old userspace abused the linux agp interface to
 * manage the gtt, we need to claim that all intel devices are agp.  For
 * otherwise the drm core refuses to initialize the agp support code.
1178
 */
1179
int i915_driver_device_is_agp(struct drm_device *dev)
1180 1181 1182
{
	return 1;
}