i915_drv.c 78.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38 39
#include <linux/pnp.h>
#include <linux/slab.h>
#include <linux/vgaarb.h>
40
#include <linux/vga_switcheroo.h>
41 42 43 44
#include <linux/vt.h>
#include <acpi/video.h>

#include <drm/drmP.h>
45
#include <drm/drm_crtc_helper.h>
46
#include <drm/drm_atomic_helper.h>
47 48 49 50 51 52
#include <drm/i915_drm.h>

#include "i915_drv.h"
#include "i915_trace.h"
#include "i915_vgpu.h"
#include "intel_drv.h"
53
#include "intel_uc.h"
J
Jesse Barnes 已提交
54

55 56
static struct drm_driver driver;

57 58 59 60
static unsigned int i915_load_fail_count;

bool __i915_inject_load_failure(const char *func, int line)
{
61
	if (i915_load_fail_count >= i915_modparams.inject_load_failure)
62 63
		return false;

64
	if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
65
		DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66
			 i915_modparams.inject_load_failure, func, line);
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
		return true;
	}

	return false;
}

#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
		    "providing the dmesg log by booting with drm.debug=0xf"

void
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...)
{
	static bool shown_bug_once;
82
	struct device *kdev = dev_priv->drm.dev;
83 84 85 86 87 88 89 90 91 92 93 94 95
	bool is_error = level[1] <= KERN_ERR[1];
	bool is_debug = level[1] == KERN_DEBUG[1];
	struct va_format vaf;
	va_list args;

	if (is_debug && !(drm_debug & DRM_UT_DRIVER))
		return;

	va_start(args, fmt);

	vaf.fmt = fmt;
	vaf.va = &args;

96
	dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
97 98 99
		   __builtin_return_address(0), &vaf);

	if (is_error && !shown_bug_once) {
100
		dev_notice(kdev, "%s", FDO_BUG_MSG);
101 102 103 104 105 106 107 108
		shown_bug_once = true;
	}

	va_end(args);
}

static bool i915_error_injected(struct drm_i915_private *dev_priv)
{
109 110
	return i915_modparams.inject_load_failure &&
	       i915_load_fail_count == i915_modparams.inject_load_failure;
111 112 113 114 115 116 117 118
}

#define i915_load_error(dev_priv, fmt, ...)				     \
	__i915_printk(dev_priv,						     \
		      i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)


119
static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
120 121 122 123 124 125 126 127 128 129
{
	enum intel_pch ret = PCH_NOP;

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

130
	if (IS_GEN5(dev_priv)) {
131 132
		ret = PCH_IBX;
		DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
133
	} else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
134
		ret = PCH_CPT;
V
Ville Syrjälä 已提交
135
		DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
136
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
137
		ret = PCH_LPT;
138 139 140 141
		if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
			dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
		else
			dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
142
		DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
143
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
144 145
		ret = PCH_SPT;
		DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
146
	} else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
147
		ret = PCH_CNP;
148
		DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
149 150 151 152 153
	}

	return ret;
}

154
static void intel_detect_pch(struct drm_i915_private *dev_priv)
155 156 157 158 159 160
{
	struct pci_dev *pch = NULL;

	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
161
	if (INTEL_INFO(dev_priv)->num_pipes == 0) {
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
		dev_priv->pch_type = PCH_NOP;
		return;
	}

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
	 */
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
180 181

			dev_priv->pch_id = id;
182

183 184 185
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
186
				WARN_ON(!IS_GEN5(dev_priv));
187 188 189
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
190 191
				WARN_ON(!IS_GEN6(dev_priv) &&
					!IS_IVYBRIDGE(dev_priv));
192 193 194 195
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
196 197
				WARN_ON(!IS_GEN6(dev_priv) &&
					!IS_IVYBRIDGE(dev_priv));
198 199 200
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
201 202
				WARN_ON(!IS_HASWELL(dev_priv) &&
					!IS_BROADWELL(dev_priv));
203 204
				WARN_ON(IS_HSW_ULT(dev_priv) ||
					IS_BDW_ULT(dev_priv));
205 206 207
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
208 209
				WARN_ON(!IS_HASWELL(dev_priv) &&
					!IS_BROADWELL(dev_priv));
210 211
				WARN_ON(!IS_HSW_ULT(dev_priv) &&
					!IS_BDW_ULT(dev_priv));
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
			} else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
				/* WildcatPoint is LPT compatible */
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
				WARN_ON(!IS_HASWELL(dev_priv) &&
					!IS_BROADWELL(dev_priv));
				WARN_ON(IS_HSW_ULT(dev_priv) ||
					IS_BDW_ULT(dev_priv));
			} else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
				/* WildcatPoint is LPT compatible */
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
				WARN_ON(!IS_HASWELL(dev_priv) &&
					!IS_BROADWELL(dev_priv));
				WARN_ON(!IS_HSW_ULT(dev_priv) &&
					!IS_BDW_ULT(dev_priv));
228 229 230
			} else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
231 232
				WARN_ON(!IS_SKYLAKE(dev_priv) &&
					!IS_KABYLAKE(dev_priv));
233
			} else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
234 235
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
236 237
				WARN_ON(!IS_SKYLAKE(dev_priv) &&
					!IS_KABYLAKE(dev_priv));
238 239
			} else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_KBP;
240
				DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
241
				WARN_ON(!IS_SKYLAKE(dev_priv) &&
242 243
					!IS_KABYLAKE(dev_priv) &&
					!IS_COFFEELAKE(dev_priv));
244 245
			} else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_CNP;
246
				DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
247 248
				WARN_ON(!IS_CANNONLAKE(dev_priv) &&
					!IS_COFFEELAKE(dev_priv));
249
			} else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
250
				dev_priv->pch_type = PCH_CNP;
251
				DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
252 253
				WARN_ON(!IS_CANNONLAKE(dev_priv) &&
					!IS_COFFEELAKE(dev_priv));
254 255 256
			} else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
				   id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
				   (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
257 258 259 260
				    pch->subsystem_vendor ==
					    PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
				    pch->subsystem_device ==
					    PCI_SUBDEVICE_ID_QEMU)) {
261 262
				dev_priv->pch_type =
					intel_virt_detect_pch(dev_priv);
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
			} else
				continue;

			break;
		}
	}
	if (!pch)
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
}

static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
278
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
279
	struct pci_dev *pdev = dev_priv->drm.pdev;
280 281 282 283 284 285 286
	drm_i915_getparam_t *param = data;
	int value;

	switch (param->param) {
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
	case I915_PARAM_LAST_DISPATCH:
287
	case I915_PARAM_HAS_EXEC_CONSTANTS:
288 289 290
		/* Reject all old ums/dri params. */
		return -ENODEV;
	case I915_PARAM_CHIPSET_ID:
D
David Weinehall 已提交
291
		value = pdev->device;
292 293
		break;
	case I915_PARAM_REVISION:
D
David Weinehall 已提交
294
		value = pdev->revision;
295 296 297 298 299 300 301 302
		break;
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs;
		break;
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
	case I915_PARAM_HAS_BSD:
303
		value = !!dev_priv->engine[VCS];
304 305
		break;
	case I915_PARAM_HAS_BLT:
306
		value = !!dev_priv->engine[BCS];
307 308
		break;
	case I915_PARAM_HAS_VEBOX:
309
		value = !!dev_priv->engine[VECS];
310 311
		break;
	case I915_PARAM_HAS_BSD2:
312
		value = !!dev_priv->engine[VCS2];
313 314
		break;
	case I915_PARAM_HAS_LLC:
D
David Weinehall 已提交
315
		value = HAS_LLC(dev_priv);
316 317
		break;
	case I915_PARAM_HAS_WT:
D
David Weinehall 已提交
318
		value = HAS_WT(dev_priv);
319 320
		break;
	case I915_PARAM_HAS_ALIASING_PPGTT:
D
David Weinehall 已提交
321
		value = USES_PPGTT(dev_priv);
322 323
		break;
	case I915_PARAM_HAS_SEMAPHORES:
324
		value = i915_modparams.semaphores;
325 326 327 328 329 330 331 332
		break;
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version(dev_priv);
		break;
	case I915_PARAM_SUBSLICE_TOTAL:
333
		value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
334 335 336 337
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_EU_TOTAL:
338
		value = INTEL_INFO(dev_priv)->sseu.eu_total;
339 340 341 342
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_HAS_GPU_RESET:
343 344
		value = i915_modparams.enable_hangcheck &&
			intel_has_gpu_reset(dev_priv);
345 346
		if (value && intel_has_reset_engine(dev_priv))
			value = 2;
347 348
		break;
	case I915_PARAM_HAS_RESOURCE_STREAMER:
D
David Weinehall 已提交
349
		value = HAS_RESOURCE_STREAMER(dev_priv);
350
		break;
351
	case I915_PARAM_HAS_POOLED_EU:
D
David Weinehall 已提交
352
		value = HAS_POOLED_EU(dev_priv);
353 354
		break;
	case I915_PARAM_MIN_EU_IN_POOL:
355
		value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
356
		break;
357
	case I915_PARAM_HUC_STATUS:
358
		intel_runtime_pm_get(dev_priv);
359
		value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
360
		intel_runtime_pm_put(dev_priv);
361
		break;
362 363 364 365 366 367 368
	case I915_PARAM_MMAP_GTT_VERSION:
		/* Though we've started our numbering from 1, and so class all
		 * earlier versions as 0, in effect their value is undefined as
		 * the ioctl will report EINVAL for the unknown param!
		 */
		value = i915_gem_mmap_gtt_version();
		break;
369 370 371 372
	case I915_PARAM_HAS_SCHEDULER:
		value = dev_priv->engine[RCS] &&
			dev_priv->engine[RCS]->schedule;
		break;
D
David Weinehall 已提交
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	case I915_PARAM_MMAP_VERSION:
		/* Remember to bump this if the version changes! */
	case I915_PARAM_HAS_GEM:
	case I915_PARAM_HAS_PAGEFLIPPING:
	case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
	case I915_PARAM_HAS_RELAXED_FENCING:
	case I915_PARAM_HAS_COHERENT_RINGS:
	case I915_PARAM_HAS_RELAXED_DELTA:
	case I915_PARAM_HAS_GEN7_SOL_RESET:
	case I915_PARAM_HAS_WAIT_TIMEOUT:
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
	case I915_PARAM_HAS_PINNED_BATCHES:
	case I915_PARAM_HAS_EXEC_NO_RELOC:
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
	case I915_PARAM_HAS_EXEC_SOFTPIN:
389
	case I915_PARAM_HAS_EXEC_ASYNC:
390
	case I915_PARAM_HAS_EXEC_FENCE:
391
	case I915_PARAM_HAS_EXEC_CAPTURE:
392
	case I915_PARAM_HAS_EXEC_BATCH_FIRST:
393
	case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
D
David Weinehall 已提交
394 395 396 397 398 399 400
		/* For the time being all of these are always true;
		 * if some supported hardware does not have one of these
		 * features this value needs to be provided from
		 * INTEL_INFO(), a feature macro, or similar.
		 */
		value = 1;
		break;
401 402 403 404 405
	case I915_PARAM_SLICE_MASK:
		value = INTEL_INFO(dev_priv)->sseu.slice_mask;
		if (!value)
			return -ENODEV;
		break;
406 407 408 409 410
	case I915_PARAM_SUBSLICE_MASK:
		value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
		if (!value)
			return -ENODEV;
		break;
411 412 413 414 415
	default:
		DRM_DEBUG("Unknown parameter %d\n", param->param);
		return -EINVAL;
	}

416
	if (put_user(value, param->value))
417 418 419 420 421
		return -EFAULT;

	return 0;
}

422
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
423 424 425 426 427 428 429 430 431 432 433
{
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
434
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
435
{
436
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
437 438 439 440
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

441
	if (INTEL_GEN(dev_priv) >= 4)
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
		return ret;
	}

468
	if (INTEL_GEN(dev_priv) >= 4)
469 470 471 472 473 474 475 476 477 478
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
479
intel_setup_mchbar(struct drm_i915_private *dev_priv)
480
{
481
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
482 483 484
	u32 temp;
	bool enabled;

485
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
486 487 488 489
		return;

	dev_priv->mchbar_need_disable = false;

490
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
491 492 493 494 495 496 497 498 499 500 501
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

502
	if (intel_alloc_mchbar_resource(dev_priv))
503 504 505 506 507
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
508
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
509 510 511 512 513 514 515 516 517
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
518
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
519
{
520
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
521 522

	if (dev_priv->mchbar_need_disable) {
523
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
549
	struct drm_i915_private *dev_priv = cookie;
550

551
	intel_modeset_vga_set_state(dev_priv, state);
552 553 554 555 556 557 558
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

559 560 561
static int i915_resume_switcheroo(struct drm_device *dev);
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);

562 563 564 565 566 567 568 569 570
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };

	if (state == VGA_SWITCHEROO_ON) {
		pr_info("switched on\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		/* i915 resume handler doesn't set to D0 */
D
David Weinehall 已提交
571
		pci_set_power_state(pdev, PCI_D0);
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
		i915_resume_switcheroo(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
		pr_info("switched off\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		i915_suspend_switcheroo(dev, pmm);
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

600
static void i915_gem_fini(struct drm_i915_private *dev_priv)
601
{
602 603
	/* Flush any outstanding unpin_work. */
	i915_gem_drain_workqueue(dev_priv);
604

605
	mutex_lock(&dev_priv->drm.struct_mutex);
606
	intel_uc_fini_hw(dev_priv);
607
	i915_gem_cleanup_engines(dev_priv);
608
	i915_gem_contexts_fini(dev_priv);
609
	i915_gem_cleanup_userptr(dev_priv);
610
	mutex_unlock(&dev_priv->drm.struct_mutex);
611

612
	i915_gem_drain_freed_objects(dev_priv);
613

614
	WARN_ON(!list_empty(&dev_priv->contexts.list));
615 616 617 618
}

static int i915_load_modeset_init(struct drm_device *dev)
{
619
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
620
	struct pci_dev *pdev = dev_priv->drm.pdev;
621 622 623 624 625
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

626
	intel_bios_init(dev_priv);
627 628 629 630 631 632 633 634

	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
635
	ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
636 637 638 639 640
	if (ret && ret != -ENODEV)
		goto out;

	intel_register_dsm_handler();

D
David Weinehall 已提交
641
	ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
642 643 644 645 646 647 648 649 650 651 652 653 654 655
	if (ret)
		goto cleanup_vga_client;

	/* must happen before intel_power_domains_init_hw() on VLV/CHV */
	intel_update_rawclk(dev_priv);

	intel_power_domains_init_hw(dev_priv, false);

	intel_csr_ucode_init(dev_priv);

	ret = intel_irq_install(dev_priv);
	if (ret)
		goto cleanup_csr;

656
	intel_setup_gmbus(dev_priv);
657 658 659

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
660 661 662
	ret = intel_modeset_init(dev);
	if (ret)
		goto cleanup_irq;
663

664
	intel_uc_init_fw(dev_priv);
665

666
	ret = i915_gem_init(dev_priv);
667
	if (ret)
668
		goto cleanup_uc;
669 670 671

	intel_modeset_gem_init(dev);

672
	if (INTEL_INFO(dev_priv)->num_pipes == 0)
673 674 675 676 677 678 679 680 681 682 683 684 685 686
		return 0;

	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
	intel_hpd_init(dev_priv);

	drm_kms_helper_poll_init(dev);

	return 0;

cleanup_gem:
687
	if (i915_gem_suspend(dev_priv))
688
		DRM_ERROR("failed to idle hardware; continuing to unload!\n");
689
	i915_gem_fini(dev_priv);
690 691
cleanup_uc:
	intel_uc_fini_fw(dev_priv);
692 693
cleanup_irq:
	drm_irq_uninstall(dev);
694
	intel_teardown_gmbus(dev_priv);
695 696 697
cleanup_csr:
	intel_csr_ucode_fini(dev_priv);
	intel_power_domains_fini(dev_priv);
D
David Weinehall 已提交
698
	vga_switcheroo_unregister_client(pdev);
699
cleanup_vga_client:
D
David Weinehall 已提交
700
	vga_client_register(pdev, NULL, NULL, NULL);
701 702 703 704 705 706 707
out:
	return ret;
}

static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
708
	struct pci_dev *pdev = dev_priv->drm.pdev;
709 710 711 712 713 714 715 716 717 718 719 720 721 722
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	bool primary;
	int ret;

	ap = alloc_apertures(1);
	if (!ap)
		return -ENOMEM;

	ap->ranges[0].base = ggtt->mappable_base;
	ap->ranges[0].size = ggtt->mappable_end;

	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

723
	ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811

	kfree(ap);

	return ret;
}

#if !defined(CONFIG_VGA_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return 0;
}
#elif !defined(CONFIG_DUMMY_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return -ENODEV;
}
#else
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	int ret = 0;

	DRM_INFO("Replacing VGA console driver\n");

	console_lock();
	if (con_is_bound(&vga_con))
		ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
	if (ret == 0) {
		ret = do_unregister_con_driver(&vga_con);

		/* Ignore "already unregistered". */
		if (ret == -ENODEV)
			ret = 0;
	}
	console_unlock();

	return ret;
}
#endif

static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
	DRM_ERROR("Failed to allocate workqueues.\n");

	return -ENOMEM;
}

812 813 814 815 816 817 818 819 820
static void i915_engines_cleanup(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		kfree(engine);
}

821 822 823 824 825 826
static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

827 828 829 830 831 832 833
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
834 835 836 837
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
838
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
839

840
	if (pre) {
841 842
		DRM_ERROR("This is a pre-production stepping. "
			  "It may not be fully functional.\n");
843 844
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
845 846
}

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
/**
 * i915_driver_init_early - setup state not requiring device access
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
static int i915_driver_init_early(struct drm_i915_private *dev_priv,
				  const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	int ret = 0;

	if (i915_inject_load_failure())
		return -ENODEV;

	/* Setup the write-once "constant" device info */
869
	device_info = mkwrite_device_info(dev_priv);
870 871 872
	memcpy(device_info, match_info, sizeof(*device_info));
	device_info->device_id = dev_priv->drm.pdev->device;

873 874 875 876
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     sizeof(device_info->platform_mask) * BITS_PER_BYTE);
	device_info->platform_mask = BIT(device_info->platform);

877 878 879 880 881 882 883
	BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
	device_info->gen_mask = BIT(device_info->gen - 1);

	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
	spin_lock_init(&dev_priv->uncore.lock);
L
Lyude 已提交
884

885 886 887 888 889 890 891
	spin_lock_init(&dev_priv->mm.object_stat_lock);
	mutex_init(&dev_priv->sb_lock);
	mutex_init(&dev_priv->modeset_restore_lock);
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);

892
	intel_uc_init_early(dev_priv);
893 894
	i915_memcpy_init_early(dev_priv);

895 896
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
897
		goto err_engines;
898 899

	/* This must be called before any calls to HAS_PCH_* */
900
	intel_detect_pch(dev_priv);
901

902
	intel_pm_setup(dev_priv);
903 904 905
	intel_init_dpio(dev_priv);
	intel_power_domains_init(dev_priv);
	intel_irq_init(dev_priv);
906
	intel_hangcheck_init(dev_priv);
907 908 909
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
910
	ret = i915_gem_load_init(dev_priv);
911
	if (ret < 0)
912
		goto err_irq;
913

914
	intel_display_crc_init(dev_priv);
915

916
	intel_device_info_dump(dev_priv);
917

918
	intel_detect_preproduction_hw(dev_priv);
919

920 921
	i915_perf_init(dev_priv);

922 923
	return 0;

924 925
err_irq:
	intel_irq_fini(dev_priv);
926
	i915_workqueues_cleanup(dev_priv);
927 928
err_engines:
	i915_engines_cleanup(dev_priv);
929 930 931 932 933 934 935 936 937
	return ret;
}

/**
 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
{
938
	i915_perf_fini(dev_priv);
939
	i915_gem_load_cleanup(dev_priv);
940
	intel_irq_fini(dev_priv);
941
	i915_workqueues_cleanup(dev_priv);
942
	i915_engines_cleanup(dev_priv);
943 944
}

945
static int i915_mmio_setup(struct drm_i915_private *dev_priv)
946
{
D
David Weinehall 已提交
947
	struct pci_dev *pdev = dev_priv->drm.pdev;
948 949 950
	int mmio_bar;
	int mmio_size;

951
	mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
952 953 954 955 956 957 958 959
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
960
	if (INTEL_GEN(dev_priv) < 5)
961 962 963
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
D
David Weinehall 已提交
964
	dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
965 966 967 968 969 970 971
	if (dev_priv->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	/* Try to make sure MCHBAR is enabled before poking at it */
972
	intel_setup_mchbar(dev_priv);
973 974 975 976

	return 0;
}

977
static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
978
{
D
David Weinehall 已提交
979
	struct pci_dev *pdev = dev_priv->drm.pdev;
980

981
	intel_teardown_mchbar(dev_priv);
D
David Weinehall 已提交
982
	pci_iounmap(pdev, dev_priv->regs);
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
}

/**
 * i915_driver_init_mmio - setup device MMIO
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
{
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

1001
	if (i915_get_bridge_dev(dev_priv))
1002 1003
		return -EIO;

1004
	ret = i915_mmio_setup(dev_priv);
1005
	if (ret < 0)
1006
		goto err_bridge;
1007 1008

	intel_uncore_init(dev_priv);
1009 1010 1011 1012 1013

	ret = intel_engines_init_mmio(dev_priv);
	if (ret)
		goto err_uncore;

1014
	i915_gem_init_mmio(dev_priv);
1015 1016 1017

	return 0;

1018 1019 1020
err_uncore:
	intel_uncore_fini(dev_priv);
err_bridge:
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
{
	intel_uncore_fini(dev_priv);
1033
	i915_mmio_cleanup(dev_priv);
1034 1035 1036
	pci_dev_put(dev_priv->bridge_dev);
}

1037 1038
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
1039
	i915_modparams.enable_execlists =
1040
		intel_sanitize_enable_execlists(dev_priv,
1041
						i915_modparams.enable_execlists);
1042 1043 1044 1045 1046 1047 1048

	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
1049 1050 1051 1052
	i915_modparams.enable_ppgtt =
		intel_sanitize_enable_ppgtt(dev_priv,
					    i915_modparams.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
1053

1054 1055 1056 1057
	i915_modparams.semaphores =
		intel_sanitize_semaphores(dev_priv, i915_modparams.semaphores);
	DRM_DEBUG_DRIVER("use GPU semaphores? %s\n",
			 yesno(i915_modparams.semaphores));
1058 1059

	intel_uc_sanitize_options(dev_priv);
1060 1061

	intel_gvt_sanitize_options(dev_priv);
1062 1063
}

1064 1065 1066 1067 1068 1069 1070 1071 1072
/**
 * i915_driver_init_hw - setup state requiring device access
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1073
	struct pci_dev *pdev = dev_priv->drm.pdev;
1074 1075 1076 1077 1078
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

1079 1080 1081
	intel_device_info_runtime_init(dev_priv);

	intel_sanitize_options(dev_priv);
1082

1083
	ret = i915_ggtt_probe_hw(dev_priv);
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	if (ret)
		return ret;

	/* WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over. */
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
		goto out_ggtt;
	}

	ret = i915_kick_out_vgacon(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
		goto out_ggtt;
	}

1101
	ret = i915_ggtt_init_hw(dev_priv);
1102 1103 1104
	if (ret)
		return ret;

1105
	ret = i915_ggtt_enable_hw(dev_priv);
1106 1107 1108 1109 1110
	if (ret) {
		DRM_ERROR("failed to enable GGTT\n");
		goto out_ggtt;
	}

D
David Weinehall 已提交
1111
	pci_set_master(pdev);
1112 1113

	/* overlay on gen2 is broken and can't address above 1G */
1114
	if (IS_GEN2(dev_priv)) {
D
David Weinehall 已提交
1115
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

			goto out_ggtt;
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1131
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1132
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157

		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

			goto out_ggtt;
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

	intel_uncore_sanitize(dev_priv);

	intel_opregion_setup(dev_priv);

	i915_gem_load_init_fences(dev_priv);

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1158 1159 1160 1161
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1162
	 */
1163
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1164
		if (pci_enable_msi(pdev) < 0)
1165 1166 1167
			DRM_DEBUG_DRIVER("can't enable MSI");
	}

1168 1169 1170 1171
	ret = intel_gvt_init(dev_priv);
	if (ret)
		goto out_ggtt;

1172 1173 1174
	return 0;

out_ggtt:
1175
	i915_ggtt_cleanup_hw(dev_priv);
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185

	return ret;
}

/**
 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1186
	struct pci_dev *pdev = dev_priv->drm.pdev;
1187

D
David Weinehall 已提交
1188 1189
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1190 1191

	pm_qos_remove_request(&dev_priv->pm_qos);
1192
	i915_ggtt_cleanup_hw(dev_priv);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1204
	struct drm_device *dev = &dev_priv->drm;
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217

	i915_gem_shrinker_init(dev_priv);

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
1218
		i915_guc_log_register(dev_priv);
D
David Weinehall 已提交
1219
		i915_setup_sysfs(dev_priv);
1220 1221 1222

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	} else
		DRM_ERROR("Failed to register driver for userspace access!\n");

	if (INTEL_INFO(dev_priv)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

	if (IS_GEN5(dev_priv))
		intel_gpu_ips_init(dev_priv);

1235
	intel_audio_init(dev_priv);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1253
	intel_fbdev_unregister(dev_priv);
1254
	intel_audio_deinit(dev_priv);
1255 1256 1257 1258 1259

	intel_gpu_ips_teardown();
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1260 1261
	i915_perf_unregister(dev_priv);

D
David Weinehall 已提交
1262
	i915_teardown_sysfs(dev_priv);
1263
	i915_guc_log_unregister(dev_priv);
1264
	drm_dev_unregister(&dev_priv->drm);
1265 1266 1267 1268 1269 1270

	i915_gem_shrinker_cleanup(dev_priv);
}

/**
 * i915_driver_load - setup chip and create an initial config
1271 1272
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1273 1274 1275 1276 1277 1278 1279
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1280
int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
1281
{
1282 1283
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1284 1285
	struct drm_i915_private *dev_priv;
	int ret;
1286

1287
	/* Enable nuclear pageflip on ILK+ */
1288
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1289
		driver.driver_features &= ~DRIVER_ATOMIC;
1290

1291 1292 1293 1294 1295
	ret = -ENOMEM;
	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
	if (dev_priv)
		ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
	if (ret) {
1296
		DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
1297
		goto out_free;
1298
	}
1299

1300 1301
	dev_priv->drm.pdev = pdev;
	dev_priv->drm.dev_private = dev_priv;
1302

1303 1304
	ret = pci_enable_device(pdev);
	if (ret)
1305
		goto out_fini;
D
Damien Lespiau 已提交
1306

1307
	pci_set_drvdata(pdev, &dev_priv->drm);
1308 1309 1310 1311 1312 1313 1314 1315 1316
	/*
	 * Disable the system suspend direct complete optimization, which can
	 * leave the device suspended skipping the driver's suspend handlers
	 * if the device was already runtime suspended. This is needed due to
	 * the difference in our runtime and system suspend sequence and
	 * becaue the HDA driver may require us to enable the audio power
	 * domain during system suspend.
	 */
	pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
1317

1318 1319 1320
	ret = i915_driver_init_early(dev_priv, ent);
	if (ret < 0)
		goto out_pci_disable;
1321

1322
	intel_runtime_pm_get(dev_priv);
L
Linus Torvalds 已提交
1323

1324 1325 1326
	ret = i915_driver_init_mmio(dev_priv);
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1327

1328 1329 1330
	ret = i915_driver_init_hw(dev_priv);
	if (ret < 0)
		goto out_cleanup_mmio;
1331 1332

	/*
1333 1334 1335
	 * TODO: move the vblank init and parts of modeset init steps into one
	 * of the i915_driver_init_/i915_driver_register functions according
	 * to the role/effect of the given init step.
1336
	 */
1337
	if (INTEL_INFO(dev_priv)->num_pipes) {
1338
		ret = drm_vblank_init(&dev_priv->drm,
1339 1340 1341
				      INTEL_INFO(dev_priv)->num_pipes);
		if (ret)
			goto out_cleanup_hw;
1342 1343
	}

1344
	ret = i915_load_modeset_init(&dev_priv->drm);
1345
	if (ret < 0)
1346
		goto out_cleanup_hw;
1347 1348 1349 1350 1351

	i915_driver_register(dev_priv);

	intel_runtime_pm_enable(dev_priv);

1352
	intel_init_ipc(dev_priv);
M
Mahesh Kumar 已提交
1353

1354 1355 1356 1357
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		DRM_INFO("DRM_I915_DEBUG enabled\n");
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1358

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	intel_runtime_pm_put(dev_priv);

	return 0;

out_cleanup_hw:
	i915_driver_cleanup_hw(dev_priv);
out_cleanup_mmio:
	i915_driver_cleanup_mmio(dev_priv);
out_runtime_pm_put:
	intel_runtime_pm_put(dev_priv);
	i915_driver_cleanup_early(dev_priv);
out_pci_disable:
	pci_disable_device(pdev);
1372
out_fini:
1373
	i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1374 1375 1376
	drm_dev_fini(&dev_priv->drm);
out_free:
	kfree(dev_priv);
1377 1378 1379
	return ret;
}

1380
void i915_driver_unload(struct drm_device *dev)
1381
{
1382
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1383
	struct pci_dev *pdev = dev_priv->drm.pdev;
1384

1385 1386
	i915_driver_unregister(dev_priv);

1387
	if (i915_gem_suspend(dev_priv))
1388
		DRM_ERROR("failed to idle hardware; continuing to unload!\n");
B
Ben Widawsky 已提交
1389

1390 1391
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);

1392
	drm_atomic_helper_shutdown(dev);
1393

1394 1395
	intel_gvt_cleanup(dev_priv);

1396 1397
	intel_modeset_cleanup(dev);

1398
	/*
1399 1400
	 * free the memory space allocated for the child device
	 * config parsed from VBT
1401
	 */
1402 1403 1404 1405 1406 1407 1408 1409 1410
	if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
		kfree(dev_priv->vbt.child_dev);
		dev_priv->vbt.child_dev = NULL;
		dev_priv->vbt.child_dev_num = 0;
	}
	kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
	dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
	kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
	dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1411

D
David Weinehall 已提交
1412 1413
	vga_switcheroo_unregister_client(pdev);
	vga_client_register(pdev, NULL, NULL, NULL);
1414

1415
	intel_csr_ucode_fini(dev_priv);
1416

1417 1418
	/* Free error state after interrupts are fully disabled. */
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1419
	i915_reset_error_state(dev_priv);
1420

1421
	i915_gem_fini(dev_priv);
1422
	intel_uc_fini_fw(dev_priv);
1423 1424 1425 1426 1427 1428 1429 1430
	intel_fbc_cleanup_cfb(dev_priv);

	intel_power_domains_fini(dev_priv);

	i915_driver_cleanup_hw(dev_priv);
	i915_driver_cleanup_mmio(dev_priv);

	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1431 1432 1433 1434 1435
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1436 1437

	i915_driver_cleanup_early(dev_priv);
1438 1439 1440
	drm_dev_fini(&dev_priv->drm);

	kfree(dev_priv);
1441 1442
}

1443
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1444
{
1445
	struct drm_i915_private *i915 = to_i915(dev);
1446
	int ret;
1447

1448
	ret = i915_gem_open(i915, file);
1449 1450
	if (ret)
		return ret;
1451

1452 1453
	return 0;
}
1454

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1472

1473
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1474
{
1475 1476
	struct drm_i915_file_private *file_priv = file->driver_priv;

1477
	mutex_lock(&dev->struct_mutex);
1478
	i915_gem_context_close(file);
1479 1480 1481 1482
	i915_gem_release(dev, file);
	mutex_unlock(&dev->struct_mutex);

	kfree(file_priv);
1483 1484
}

1485 1486
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1487
	struct drm_device *dev = &dev_priv->drm;
1488
	struct intel_encoder *encoder;
1489 1490

	drm_modeset_lock_all(dev);
1491 1492 1493
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1494 1495 1496
	drm_modeset_unlock_all(dev);
}

1497 1498
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
1499
static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
1500

1501 1502 1503 1504 1505 1506 1507 1508
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1509

1510
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1511
{
1512
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1513
	struct pci_dev *pdev = dev_priv->drm.pdev;
1514
	pci_power_t opregion_target_state;
1515
	int error;
1516

1517 1518 1519 1520 1521
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

1522 1523
	disable_rpm_wakeref_asserts(dev_priv);

1524 1525
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1526
	intel_display_set_init_power(dev_priv, true);
1527

1528 1529
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1530
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1531

1532
	error = i915_gem_suspend(dev_priv);
1533
	if (error) {
D
David Weinehall 已提交
1534
		dev_err(&pdev->dev,
1535
			"GEM idle failed, resume might fail\n");
1536
		goto out;
1537
	}
1538

1539
	intel_display_suspend(dev);
1540

1541
	intel_dp_mst_suspend(dev);
1542

1543 1544
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1545

1546
	intel_suspend_encoders(dev_priv);
1547

1548
	intel_suspend_hw(dev_priv);
1549

1550
	i915_gem_suspend_gtt_mappings(dev_priv);
1551

1552
	i915_save_state(dev_priv);
1553

1554
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1555
	intel_opregion_notify_adapter(dev_priv, opregion_target_state);
1556

1557
	intel_uncore_suspend(dev_priv);
1558
	intel_opregion_unregister(dev_priv);
1559

1560
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1561

1562 1563
	dev_priv->suspend_count++;

1564
	intel_csr_ucode_suspend(dev_priv);
1565

1566 1567 1568 1569
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return error;
1570 1571
}

1572
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1573
{
1574
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1575
	struct pci_dev *pdev = dev_priv->drm.pdev;
1576
	bool fw_csr;
1577 1578
	int ret;

1579 1580
	disable_rpm_wakeref_asserts(dev_priv);

1581 1582
	intel_display_set_init_power(dev_priv, false);

1583
	fw_csr = !IS_GEN9_LP(dev_priv) &&
1584
		suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
1585 1586 1587 1588 1589 1590 1591 1592 1593
	/*
	 * In case of firmware assisted context save/restore don't manually
	 * deinit the power domains. This also means the CSR/DMC firmware will
	 * stay active, it will power down any HW resources as required and
	 * also enable deeper system power states that would be blocked if the
	 * firmware was inactive.
	 */
	if (!fw_csr)
		intel_power_domains_suspend(dev_priv);
1594

1595
	ret = 0;
1596
	if (IS_GEN9_LP(dev_priv))
1597
		bxt_enable_dc9(dev_priv);
1598
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1599 1600 1601
		hsw_enable_pc8(dev_priv);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_suspend_complete(dev_priv);
1602 1603 1604

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
1605 1606
		if (!fw_csr)
			intel_power_domains_init_hw(dev_priv, true);
1607

1608
		goto out;
1609 1610
	}

D
David Weinehall 已提交
1611
	pci_disable_device(pdev);
1612
	/*
1613
	 * During hibernation on some platforms the BIOS may try to access
1614 1615
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1616 1617 1618 1619 1620 1621 1622
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1623
	 */
1624
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1625
		pci_set_power_state(pdev, PCI_D3hot);
1626

1627 1628
	dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);

1629 1630 1631 1632
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return ret;
1633 1634
}

1635
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
1636 1637 1638
{
	int error;

1639
	if (!dev) {
1640 1641 1642 1643 1644
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1645 1646 1647
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
1648 1649 1650

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
1651

1652
	error = i915_drm_suspend(dev);
1653 1654 1655
	if (error)
		return error;

1656
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
1657 1658
}

1659
static int i915_drm_resume(struct drm_device *dev)
1660
{
1661
	struct drm_i915_private *dev_priv = to_i915(dev);
1662
	int ret;
1663

1664
	disable_rpm_wakeref_asserts(dev_priv);
1665
	intel_sanitize_gt_powersave(dev_priv);
1666

1667
	ret = i915_ggtt_enable_hw(dev_priv);
1668 1669 1670
	if (ret)
		DRM_ERROR("failed to re-enable GGTT\n");

1671 1672
	intel_csr_ucode_resume(dev_priv);

1673
	i915_gem_resume(dev_priv);
1674

1675
	i915_restore_state(dev_priv);
1676
	intel_pps_unlock_regs_wa(dev_priv);
1677
	intel_opregion_setup(dev_priv);
1678

1679
	intel_init_pch_refclk(dev_priv);
1680

1681 1682 1683 1684 1685
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1686 1687
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1688 1689 1690 1691 1692
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1693 1694
	drm_mode_config_reset(dev);

1695
	mutex_lock(&dev->struct_mutex);
1696
	if (i915_gem_init_hw(dev_priv)) {
1697
		DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
1698
		i915_gem_set_wedged(dev_priv);
1699 1700
	}
	mutex_unlock(&dev->struct_mutex);
1701

1702
	intel_guc_resume(dev_priv);
1703

1704
	intel_modeset_init_hw(dev);
1705

1706 1707
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1708
		dev_priv->display.hpd_irq_setup(dev_priv);
1709
	spin_unlock_irq(&dev_priv->irq_lock);
1710

1711
	intel_dp_mst_resume(dev);
1712

1713 1714
	intel_display_resume(dev);

1715 1716
	drm_kms_helper_poll_enable(dev);

1717 1718 1719 1720 1721 1722 1723
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
	 * bother with the tiny race here where we might loose hotplug
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1724

1725
	intel_opregion_register(dev_priv);
1726

1727
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1728

1729 1730 1731
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
1732

1733
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1734

1735
	intel_autoenable_gt_powersave(dev_priv);
1736

1737 1738
	enable_rpm_wakeref_asserts(dev_priv);

1739
	return 0;
1740 1741
}

1742
static int i915_drm_resume_early(struct drm_device *dev)
1743
{
1744
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1745
	struct pci_dev *pdev = dev_priv->drm.pdev;
1746
	int ret;
1747

1748 1749 1750 1751 1752 1753 1754 1755 1756
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1768
	ret = pci_set_power_state(pdev, PCI_D0);
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	if (ret) {
		DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
		goto out;
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
D
David Weinehall 已提交
1787
	if (pci_enable_device(pdev)) {
1788 1789 1790
		ret = -EIO;
		goto out;
	}
1791

D
David Weinehall 已提交
1792
	pci_set_master(pdev);
1793

1794 1795
	disable_rpm_wakeref_asserts(dev_priv);

1796
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1797
		ret = vlv_resume_prepare(dev_priv, false);
1798
	if (ret)
1799 1800
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
1801

1802
	intel_uncore_resume_early(dev_priv);
1803

1804
	if (IS_GEN9_LP(dev_priv)) {
1805 1806
		if (!dev_priv->suspended_to_idle)
			gen9_sanitize_dc_state(dev_priv);
1807
		bxt_disable_dc9(dev_priv);
1808
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1809
		hsw_disable_pc8(dev_priv);
1810
	}
1811

1812
	intel_uncore_sanitize(dev_priv);
1813

1814
	if (IS_GEN9_LP(dev_priv) ||
1815
	    !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
1816 1817
		intel_power_domains_init_hw(dev_priv, true);

1818 1819
	i915_gem_sanitize(dev_priv);

1820 1821
	enable_rpm_wakeref_asserts(dev_priv);

1822 1823
out:
	dev_priv->suspended_to_idle = false;
1824 1825

	return ret;
1826 1827
}

1828
static int i915_resume_switcheroo(struct drm_device *dev)
1829
{
1830
	int ret;
1831

1832 1833 1834
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1835
	ret = i915_drm_resume_early(dev);
1836 1837 1838
	if (ret)
		return ret;

1839 1840 1841
	return i915_drm_resume(dev);
}

1842
/**
1843
 * i915_reset - reset chip after a hang
1844 1845
 * @i915: #drm_i915_private to reset
 * @flags: Instructions
1846
 *
1847 1848
 * Reset the chip.  Useful if a hang is detected. Marks the device as wedged
 * on failure.
1849
 *
1850 1851
 * Caller must hold the struct_mutex.
 *
1852 1853 1854 1855 1856 1857 1858 1859
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
1860
void i915_reset(struct drm_i915_private *i915, unsigned int flags)
1861
{
1862
	struct i915_gpu_error *error = &i915->gpu_error;
1863
	int ret;
1864

1865
	lockdep_assert_held(&i915->drm.struct_mutex);
1866
	GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
1867

1868
	if (!test_bit(I915_RESET_HANDOFF, &error->flags))
1869
		return;
1870

1871
	/* Clear any previous failed attempts at recovery. Time to try again. */
1872
	if (!i915_gem_unset_wedged(i915))
1873 1874
		goto wakeup;

1875 1876
	if (!(flags & I915_RESET_QUIET))
		dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
1877
	error->reset_count++;
1878

1879 1880
	disable_irq(i915->drm.irq);
	ret = i915_gem_reset_prepare(i915);
1881 1882
	if (ret) {
		DRM_ERROR("GPU recovery failed\n");
1883
		intel_gpu_reset(i915, ALL_ENGINES);
1884 1885
		goto error;
	}
1886

1887
	ret = intel_gpu_reset(i915, ALL_ENGINES);
1888
	if (ret) {
1889 1890 1891 1892
		if (ret != -ENODEV)
			DRM_ERROR("Failed to reset chip: %i\n", ret);
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
1893
		goto error;
1894 1895
	}

1896 1897
	i915_gem_reset(i915);
	intel_overlay_reset(i915);
1898

1899 1900 1901 1902
	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
1903 1904 1905 1906 1907 1908 1909 1910 1911
	 * there.
	 */
	ret = i915_ggtt_enable_hw(i915);
	if (ret) {
		DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
		goto error;
	}

	/*
1912 1913 1914 1915 1916 1917 1918
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
1919
	ret = i915_gem_init_hw(i915);
1920 1921
	if (ret) {
		DRM_ERROR("Failed hw init on reset %d\n", ret);
1922
		goto error;
1923 1924
	}

1925
	i915_queue_hangcheck(i915);
1926

1927
finish:
1928 1929
	i915_gem_reset_finish(i915);
	enable_irq(i915->drm.irq);
1930

1931
wakeup:
1932 1933
	clear_bit(I915_RESET_HANDOFF, &error->flags);
	wake_up_bit(&error->flags, I915_RESET_HANDOFF);
1934
	return;
1935 1936

error:
1937 1938
	i915_gem_set_wedged(i915);
	i915_gem_retire_requests(i915);
1939
	goto finish;
1940 1941
}

1942 1943 1944
/**
 * i915_reset_engine - reset GPU engine to recover from a hang
 * @engine: engine to reset
1945
 * @flags: options
1946 1947 1948
 *
 * Reset a specific GPU engine. Useful if a hang is detected.
 * Returns zero on successful reset or otherwise an error code.
1949 1950 1951 1952 1953
 *
 * Procedure is:
 *  - identifies the request that caused the hang and it is dropped
 *  - reset engine (which will force the engine to idle)
 *  - re-init/configure engine
1954
 */
1955
int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
1956
{
1957 1958 1959 1960 1961 1962
	struct i915_gpu_error *error = &engine->i915->gpu_error;
	struct drm_i915_gem_request *active_request;
	int ret;

	GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));

1963 1964 1965 1966
	if (!(flags & I915_RESET_QUIET)) {
		dev_notice(engine->i915->drm.dev,
			   "Resetting %s after gpu hang\n", engine->name);
	}
1967
	error->reset_engine_count[engine->id]++;
1968 1969 1970 1971 1972 1973 1974 1975

	active_request = i915_gem_reset_prepare_engine(engine);
	if (IS_ERR(active_request)) {
		DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
		ret = PTR_ERR(active_request);
		goto out;
	}

1976
	ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
1977 1978 1979 1980 1981 1982
	if (ret) {
		/* If we fail here, we expect to fallback to a global reset */
		DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
				 engine->name, ret);
		goto out;
	}
1983

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
	/*
	 * The request that caused the hang is stuck on elsp, we know the
	 * active request and can drop it, adjust head to skip the offending
	 * request to resume executing remaining requests in the queue.
	 */
	i915_gem_reset_engine(engine, active_request);

	/*
	 * The engine and its registers (and workarounds in case of render)
	 * have been reset to their default values. Follow the init_ring
	 * process to program RING_MODE, HWSP and re-enable submission.
	 */
	ret = engine->init_hw(engine);
1997 1998
	if (ret)
		goto out;
1999 2000

out:
2001
	i915_gem_reset_finish_engine(engine);
2002
	return ret;
2003 2004
}

2005
static int i915_pm_suspend(struct device *kdev)
2006
{
2007 2008
	struct pci_dev *pdev = to_pci_dev(kdev);
	struct drm_device *dev = pci_get_drvdata(pdev);
2009

2010 2011
	if (!dev) {
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2012 2013
		return -ENODEV;
	}
2014

2015
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2016 2017
		return 0;

2018
	return i915_drm_suspend(dev);
2019 2020
}

2021
static int i915_pm_suspend_late(struct device *kdev)
2022
{
2023
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2024 2025

	/*
D
Damien Lespiau 已提交
2026
	 * We have a suspend ordering issue with the snd-hda driver also
2027 2028 2029 2030 2031 2032 2033
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
2034
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2035
		return 0;
2036

2037
	return i915_drm_suspend_late(dev, false);
2038 2039
}

2040
static int i915_pm_poweroff_late(struct device *kdev)
2041
{
2042
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2043

2044
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2045 2046
		return 0;

2047
	return i915_drm_suspend_late(dev, true);
2048 2049
}

2050
static int i915_pm_resume_early(struct device *kdev)
2051
{
2052
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2053

2054
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2055 2056
		return 0;

2057
	return i915_drm_resume_early(dev);
2058 2059
}

2060
static int i915_pm_resume(struct device *kdev)
2061
{
2062
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2063

2064
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2065 2066
		return 0;

2067
	return i915_drm_resume(dev);
2068 2069
}

2070
/* freeze: before creating the hibernation_image */
2071
static int i915_pm_freeze(struct device *kdev)
2072
{
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	int ret;

	ret = i915_pm_suspend(kdev);
	if (ret)
		return ret;

	ret = i915_gem_freeze(kdev_to_i915(kdev));
	if (ret)
		return ret;

	return 0;
2084 2085
}

2086
static int i915_pm_freeze_late(struct device *kdev)
2087
{
2088 2089
	int ret;

2090
	ret = i915_pm_suspend_late(kdev);
2091 2092 2093
	if (ret)
		return ret;

2094
	ret = i915_gem_freeze_late(kdev_to_i915(kdev));
2095 2096 2097 2098
	if (ret)
		return ret;

	return 0;
2099 2100 2101
}

/* thaw: called after creating the hibernation image, but before turning off. */
2102
static int i915_pm_thaw_early(struct device *kdev)
2103
{
2104
	return i915_pm_resume_early(kdev);
2105 2106
}

2107
static int i915_pm_thaw(struct device *kdev)
2108
{
2109
	return i915_pm_resume(kdev);
2110 2111 2112
}

/* restore: called after loading the hibernation image. */
2113
static int i915_pm_restore_early(struct device *kdev)
2114
{
2115
	return i915_pm_resume_early(kdev);
2116 2117
}

2118
static int i915_pm_restore(struct device *kdev)
2119
{
2120
	return i915_pm_resume(kdev);
2121 2122
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2162
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
2163 2164

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
2165
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2206
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
2218
	s->pcbr			= I915_READ(VLV_PCBR);
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2244
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
2245 2246

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
2247
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2288
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
2313
	I915_WRITE(VLV_PCBR,			s->pcbr);
2314 2315 2316
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
				  u32 mask, u32 val)
{
	/* The HW does not like us polling for PW_STATUS frequently, so
	 * use the sleeping loop rather than risk the busy spin within
	 * intel_wait_for_register().
	 *
	 * Transitioning between RC6 states should be at most 2ms (see
	 * valleyview_enable_rps) so use a 3ms timeout.
	 */
	return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
			3);
}

2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

2345 2346 2347 2348 2349
	err = intel_wait_for_register(dev_priv,
				      VLV_GTLC_SURVIVABILITY_REG,
				      VLV_GFX_CLK_STATUS_BIT,
				      VLV_GFX_CLK_STATUS_BIT,
				      20);
2350 2351 2352 2353 2354 2355 2356
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
}

2357 2358
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
2359
	u32 mask;
2360
	u32 val;
2361
	int err;
2362 2363 2364 2365 2366 2367 2368 2369

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

2370 2371 2372 2373
	mask = VLV_GTLC_ALLOWWAKEACK;
	val = allow ? mask : 0;

	err = vlv_wait_for_pw_status(dev_priv, mask, val);
2374 2375
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
2376

2377 2378 2379
	return err;
}

2380 2381
static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				  bool wait_for_on)
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
{
	u32 mask;
	u32 val;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
2393
	if (vlv_wait_for_pw_status(dev_priv, mask, val))
2394
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
2395
			  onoff(wait_for_on));
2396 2397 2398 2399 2400 2401 2402
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

2403
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2404 2405 2406
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

2407
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
2408 2409 2410 2411 2412 2413 2414 2415
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
2416
	vlv_wait_for_gt_wells(dev_priv, false);
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
2430

2431
	if (!IS_CHERRYVIEW(dev_priv))
2432
		vlv_save_gunit_s0ix_state(dev_priv);
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

2449 2450
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
{
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

2462
	if (!IS_CHERRYVIEW(dev_priv))
2463
		vlv_restore_gunit_s0ix_state(dev_priv);
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

2475
	if (rpm_resume)
2476
		intel_init_clock_gating(dev_priv);
2477 2478 2479 2480

	return ret;
}

2481
static int intel_runtime_suspend(struct device *kdev)
2482
{
2483
	struct pci_dev *pdev = to_pci_dev(kdev);
2484
	struct drm_device *dev = pci_get_drvdata(pdev);
2485
	struct drm_i915_private *dev_priv = to_i915(dev);
2486
	int ret;
2487

2488
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
2489 2490
		return -ENODEV;

2491
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
2492 2493
		return -ENODEV;

2494 2495
	DRM_DEBUG_KMS("Suspending device\n");

2496 2497
	disable_rpm_wakeref_asserts(dev_priv);

2498 2499 2500 2501
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2502
	i915_gem_runtime_suspend(dev_priv);
2503

2504
	intel_guc_suspend(dev_priv);
2505

2506
	intel_runtime_pm_disable_interrupts(dev_priv);
2507

2508
	ret = 0;
2509
	if (IS_GEN9_LP(dev_priv)) {
2510 2511 2512 2513 2514 2515 2516 2517
		bxt_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		hsw_enable_pc8(dev_priv);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		ret = vlv_suspend_complete(dev_priv);
	}

2518 2519
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
2520
		intel_runtime_pm_enable_interrupts(dev_priv);
2521

2522 2523
		enable_rpm_wakeref_asserts(dev_priv);

2524 2525
		return ret;
	}
2526

2527
	intel_uncore_suspend(dev_priv);
2528 2529 2530

	enable_rpm_wakeref_asserts(dev_priv);
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2531

2532
	if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
2533 2534
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

2535
	dev_priv->pm.suspended = true;
2536 2537

	/*
2538 2539
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2540
	 */
2541
	if (IS_BROADWELL(dev_priv)) {
2542 2543 2544 2545 2546 2547
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2548
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2549
	} else {
2550 2551 2552 2553 2554 2555 2556
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2557
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2558
	}
2559

2560
	assert_forcewakes_inactive(dev_priv);
2561

2562
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2563 2564
		intel_hpd_poll_init(dev_priv);

2565
	DRM_DEBUG_KMS("Device suspended\n");
2566 2567 2568
	return 0;
}

2569
static int intel_runtime_resume(struct device *kdev)
2570
{
2571
	struct pci_dev *pdev = to_pci_dev(kdev);
2572
	struct drm_device *dev = pci_get_drvdata(pdev);
2573
	struct drm_i915_private *dev_priv = to_i915(dev);
2574
	int ret = 0;
2575

2576
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
2577
		return -ENODEV;
2578 2579 2580

	DRM_DEBUG_KMS("Resuming device\n");

2581 2582 2583
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
	disable_rpm_wakeref_asserts(dev_priv);

2584
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
2585
	dev_priv->pm.suspended = false;
2586 2587
	if (intel_uncore_unclaimed_mmio(dev_priv))
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
2588

2589
	intel_guc_resume(dev_priv);
2590

2591
	if (IS_GEN9_LP(dev_priv)) {
2592 2593
		bxt_disable_dc9(dev_priv);
		bxt_display_core_init(dev_priv, true);
2594 2595 2596
		if (dev_priv->csr.dmc_payload &&
		    (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
			gen9_enable_dc5(dev_priv);
2597
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2598
		hsw_disable_pc8(dev_priv);
2599
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2600
		ret = vlv_resume_prepare(dev_priv, true);
2601
	}
2602

2603 2604 2605 2606
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
2607
	i915_gem_init_swizzling(dev_priv);
2608
	i915_gem_restore_fences(dev_priv);
2609

2610
	intel_runtime_pm_enable_interrupts(dev_priv);
2611 2612 2613 2614 2615 2616

	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
2617
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2618 2619
		intel_hpd_init(dev_priv);

2620 2621
	intel_enable_ipc(dev_priv);

2622 2623
	enable_rpm_wakeref_asserts(dev_priv);

2624 2625 2626 2627 2628 2629
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
2630 2631
}

2632
const struct dev_pm_ops i915_pm_ops = {
2633 2634 2635 2636
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
2637
	.suspend = i915_pm_suspend,
2638 2639
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
2640
	.resume = i915_pm_resume,
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
2657 2658 2659 2660
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
2661
	.poweroff = i915_pm_suspend,
2662
	.poweroff_late = i915_pm_poweroff_late,
2663 2664
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
2665 2666

	/* S0ix (via runtime suspend) event handlers */
2667 2668
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
2669 2670
};

2671
static const struct vm_operations_struct i915_gem_vm_ops = {
2672
	.fault = i915_gem_fault,
2673 2674
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
2675 2676
};

2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2716
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2732 2733
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2749
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
2750 2751
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2752 2753
};

L
Linus Torvalds 已提交
2754
static struct drm_driver driver = {
2755 2756
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
2757
	 */
2758
	.driver_features =
2759
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
2760
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
2761
	.release = i915_driver_release,
2762
	.open = i915_driver_open,
2763
	.lastclose = i915_driver_lastclose,
2764
	.postclose = i915_driver_postclose,
2765

2766
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
2767
	.gem_free_object_unlocked = i915_gem_free_object,
2768
	.gem_vm_ops = &i915_gem_vm_ops,
2769 2770 2771 2772 2773 2774

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

2775
	.dumb_create = i915_gem_dumb_create,
2776
	.dumb_map_offset = i915_gem_mmap_gtt,
L
Linus Torvalds 已提交
2777
	.ioctls = i915_ioctls,
2778
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
2779
	.fops = &i915_driver_fops,
2780 2781 2782 2783 2784 2785
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
2786
};
2787 2788 2789 2790

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_drm.c"
#endif