i915_drv.c 49.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31
#include <linux/acpi.h>
32 33
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
34
#include "i915_drv.h"
35
#include "i915_trace.h"
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37

38
#include <linux/apple-gmux.h>
J
Jesse Barnes 已提交
39
#include <linux/console.h>
40
#include <linux/module.h>
41
#include <linux/pm_runtime.h>
42 43
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
44
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
45

46 47
static struct drm_driver driver;

48 49 50 51 52 53 54
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

55 56 57 58 59 60 61
#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }
62

63 64 65 66 67 68
#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

69 70
#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
71 72
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
73

74
static const struct intel_device_info intel_i830_info = {
75
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
76
	.has_overlay = 1, .overlay_needs_physical = 1,
77
	.ring_mask = RENDER_RING,
78
	GEN_DEFAULT_PIPEOFFSETS,
79
	CURSOR_OFFSETS,
80 81
};

82
static const struct intel_device_info intel_845g_info = {
83
	.gen = 2, .num_pipes = 1,
84
	.has_overlay = 1, .overlay_needs_physical = 1,
85
	.ring_mask = RENDER_RING,
86
	GEN_DEFAULT_PIPEOFFSETS,
87
	CURSOR_OFFSETS,
88 89
};

90
static const struct intel_device_info intel_i85x_info = {
91
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
92
	.cursor_needs_physical = 1,
93
	.has_overlay = 1, .overlay_needs_physical = 1,
94
	.has_fbc = 1,
95
	.ring_mask = RENDER_RING,
96
	GEN_DEFAULT_PIPEOFFSETS,
97
	CURSOR_OFFSETS,
98 99
};

100
static const struct intel_device_info intel_i865g_info = {
101
	.gen = 2, .num_pipes = 1,
102
	.has_overlay = 1, .overlay_needs_physical = 1,
103
	.ring_mask = RENDER_RING,
104
	GEN_DEFAULT_PIPEOFFSETS,
105
	CURSOR_OFFSETS,
106 107
};

108
static const struct intel_device_info intel_i915g_info = {
109
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
110
	.has_overlay = 1, .overlay_needs_physical = 1,
111
	.ring_mask = RENDER_RING,
112
	GEN_DEFAULT_PIPEOFFSETS,
113
	CURSOR_OFFSETS,
114
};
115
static const struct intel_device_info intel_i915gm_info = {
116
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
117
	.cursor_needs_physical = 1,
118
	.has_overlay = 1, .overlay_needs_physical = 1,
119
	.supports_tv = 1,
120
	.has_fbc = 1,
121
	.ring_mask = RENDER_RING,
122
	GEN_DEFAULT_PIPEOFFSETS,
123
	CURSOR_OFFSETS,
124
};
125
static const struct intel_device_info intel_i945g_info = {
126
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
127
	.has_overlay = 1, .overlay_needs_physical = 1,
128
	.ring_mask = RENDER_RING,
129
	GEN_DEFAULT_PIPEOFFSETS,
130
	CURSOR_OFFSETS,
131
};
132
static const struct intel_device_info intel_i945gm_info = {
133
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
134
	.has_hotplug = 1, .cursor_needs_physical = 1,
135
	.has_overlay = 1, .overlay_needs_physical = 1,
136
	.supports_tv = 1,
137
	.has_fbc = 1,
138
	.ring_mask = RENDER_RING,
139
	GEN_DEFAULT_PIPEOFFSETS,
140
	CURSOR_OFFSETS,
141 142
};

143
static const struct intel_device_info intel_i965g_info = {
144
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
145
	.has_hotplug = 1,
146
	.has_overlay = 1,
147
	.ring_mask = RENDER_RING,
148
	GEN_DEFAULT_PIPEOFFSETS,
149
	CURSOR_OFFSETS,
150 151
};

152
static const struct intel_device_info intel_i965gm_info = {
153
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
154
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
155
	.has_overlay = 1,
156
	.supports_tv = 1,
157
	.ring_mask = RENDER_RING,
158
	GEN_DEFAULT_PIPEOFFSETS,
159
	CURSOR_OFFSETS,
160 161
};

162
static const struct intel_device_info intel_g33_info = {
163
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
164
	.need_gfx_hws = 1, .has_hotplug = 1,
165
	.has_overlay = 1,
166
	.ring_mask = RENDER_RING,
167
	GEN_DEFAULT_PIPEOFFSETS,
168
	CURSOR_OFFSETS,
169 170
};

171
static const struct intel_device_info intel_g45_info = {
172
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
173
	.has_pipe_cxsr = 1, .has_hotplug = 1,
174
	.ring_mask = RENDER_RING | BSD_RING,
175
	GEN_DEFAULT_PIPEOFFSETS,
176
	CURSOR_OFFSETS,
177 178
};

179
static const struct intel_device_info intel_gm45_info = {
180
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
181
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
182
	.has_pipe_cxsr = 1, .has_hotplug = 1,
183
	.supports_tv = 1,
184
	.ring_mask = RENDER_RING | BSD_RING,
185
	GEN_DEFAULT_PIPEOFFSETS,
186
	CURSOR_OFFSETS,
187 188
};

189
static const struct intel_device_info intel_pineview_info = {
190
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
191
	.need_gfx_hws = 1, .has_hotplug = 1,
192
	.has_overlay = 1,
193
	GEN_DEFAULT_PIPEOFFSETS,
194
	CURSOR_OFFSETS,
195 196
};

197
static const struct intel_device_info intel_ironlake_d_info = {
198
	.gen = 5, .num_pipes = 2,
199
	.need_gfx_hws = 1, .has_hotplug = 1,
200
	.ring_mask = RENDER_RING | BSD_RING,
201
	GEN_DEFAULT_PIPEOFFSETS,
202
	CURSOR_OFFSETS,
203 204
};

205
static const struct intel_device_info intel_ironlake_m_info = {
206
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
207
	.need_gfx_hws = 1, .has_hotplug = 1,
208
	.has_fbc = 1,
209
	.ring_mask = RENDER_RING | BSD_RING,
210
	GEN_DEFAULT_PIPEOFFSETS,
211
	CURSOR_OFFSETS,
212 213
};

214
static const struct intel_device_info intel_sandybridge_d_info = {
215
	.gen = 6, .num_pipes = 2,
216
	.need_gfx_hws = 1, .has_hotplug = 1,
217
	.has_fbc = 1,
218
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
219
	.has_llc = 1,
220
	GEN_DEFAULT_PIPEOFFSETS,
221
	CURSOR_OFFSETS,
222 223
};

224
static const struct intel_device_info intel_sandybridge_m_info = {
225
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
226
	.need_gfx_hws = 1, .has_hotplug = 1,
227
	.has_fbc = 1,
228
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
229
	.has_llc = 1,
230
	GEN_DEFAULT_PIPEOFFSETS,
231
	CURSOR_OFFSETS,
232 233
};

234 235 236
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
237
	.has_fbc = 1, \
238
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
239 240 241
	.has_llc = 1, \
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS
242

243
static const struct intel_device_info intel_ivybridge_d_info = {
244 245
	GEN7_FEATURES,
	.is_ivybridge = 1,
246 247 248
};

static const struct intel_device_info intel_ivybridge_m_info = {
249 250 251
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
252 253
};

254 255 256 257 258 259
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
};

260 261 262 263 264 265 266 267
#define VLV_FEATURES  \
	.gen = 7, .num_pipes = 2, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.display_mmio_offset = VLV_DISPLAY_BASE, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

268
static const struct intel_device_info intel_valleyview_m_info = {
269
	VLV_FEATURES,
270
	.is_valleyview = 1,
271
	.is_mobile = 1,
272 273 274
};

static const struct intel_device_info intel_valleyview_d_info = {
275
	VLV_FEATURES,
276 277 278
	.is_valleyview = 1,
};

279 280 281 282 283 284
#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1

285
static const struct intel_device_info intel_haswell_d_info = {
286
	HSW_FEATURES,
287
	.is_haswell = 1,
288 289 290
};

static const struct intel_device_info intel_haswell_m_info = {
291
	HSW_FEATURES,
292 293
	.is_haswell = 1,
	.is_mobile = 1,
294 295
};

296 297 298 299
#define BDW_FEATURES \
	HSW_FEATURES, \
	BDW_COLORS

B
Ben Widawsky 已提交
300
static const struct intel_device_info intel_broadwell_d_info = {
301
	BDW_FEATURES,
302
	.gen = 8,
B
Ben Widawsky 已提交
303 304 305
};

static const struct intel_device_info intel_broadwell_m_info = {
306
	BDW_FEATURES,
307
	.gen = 8, .is_mobile = 1,
B
Ben Widawsky 已提交
308 309
};

310
static const struct intel_device_info intel_broadwell_gt3d_info = {
311
	BDW_FEATURES,
312
	.gen = 8,
313
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
314 315 316
};

static const struct intel_device_info intel_broadwell_gt3m_info = {
317
	BDW_FEATURES,
318
	.gen = 8, .is_mobile = 1,
319
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
320 321
};

322
static const struct intel_device_info intel_cherryview_info = {
323
	.gen = 8, .num_pipes = 3,
324 325
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
326
	.is_cherryview = 1,
327
	.display_mmio_offset = VLV_DISPLAY_BASE,
328
	GEN_CHV_PIPEOFFSETS,
329
	CURSOR_OFFSETS,
330
	CHV_COLORS,
331 332
};

333
static const struct intel_device_info intel_skylake_info = {
334
	BDW_FEATURES,
335
	.is_skylake = 1,
336
	.gen = 9,
337 338
};

339
static const struct intel_device_info intel_skylake_gt3_info = {
340
	BDW_FEATURES,
341
	.is_skylake = 1,
342
	.gen = 9,
343 344 345
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

D
Damien Lespiau 已提交
346 347
static const struct intel_device_info intel_broxton_info = {
	.is_preliminary = 1,
348
	.is_broxton = 1,
D
Damien Lespiau 已提交
349 350 351 352 353
	.gen = 9,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.num_pipes = 3,
	.has_ddi = 1,
354
	.has_fpga_dbg = 1,
D
Daisy Sun 已提交
355
	.has_fbc = 1,
D
Damien Lespiau 已提交
356 357
	GEN_DEFAULT_PIPEOFFSETS,
	IVB_CURSOR_OFFSETS,
358
	BDW_COLORS,
D
Damien Lespiau 已提交
359 360
};

361
static const struct intel_device_info intel_kabylake_info = {
362
	BDW_FEATURES,
363 364 365 366 367
	.is_kabylake = 1,
	.gen = 9,
};

static const struct intel_device_info intel_kabylake_gt3_info = {
368
	BDW_FEATURES,
369 370 371 372 373
	.is_kabylake = 1,
	.gen = 9,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

374 375 376 377 378 379
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
	INTEL_I845G_IDS(&intel_845g_info),
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
	INTEL_HSW_D_IDS(&intel_haswell_d_info),
	INTEL_HSW_M_IDS(&intel_haswell_m_info),
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),
	INTEL_VLV_D_IDS(&intel_valleyview_d_info),
	INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
	INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
	INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
	INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
M
Mika Kuoppala 已提交
414
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
415
	INTEL_BXT_IDS(&intel_broxton_info),
D
Deepak S 已提交
416 417 418
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
D
Deepak S 已提交
419
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
420
	{0, 0, 0}
L
Linus Torvalds 已提交
421 422
};

J
Jesse Barnes 已提交
423 424
MODULE_DEVICE_TABLE(pci, pciidlist);

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
{
	enum intel_pch ret = PCH_NOP;

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

	if (IS_GEN5(dev)) {
		ret = PCH_IBX;
		DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
	} else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
		ret = PCH_CPT;
		DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = PCH_LPT;
		DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
445
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
446 447 448 449 450 451 452
		ret = PCH_SPT;
		DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
	}

	return ret;
}

453
void intel_detect_pch(struct drm_device *dev)
454 455
{
	struct drm_i915_private *dev_priv = dev->dev_private;
456
	struct pci_dev *pch = NULL;
457

B
Ben Widawsky 已提交
458 459 460 461 462 463 464 465
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

466 467 468 469 470
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
471 472 473 474 475
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
476
	 */
477
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
478
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
479
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
480
			dev_priv->pch_id = id;
481

482 483 484
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
485
				WARN_ON(!IS_GEN5(dev));
486
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
487 488
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
489
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
490 491 492
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
493
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
494
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
495 496 497
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
498 499
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
500 501 502
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
503 504
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
505 506 507
			} else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
508 509
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
510 511 512
			} else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
513 514
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
515
			} else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
516
				   (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
517 518 519
				   ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
				    pch->subsystem_vendor == 0x1af4 &&
				    pch->subsystem_device == 0x1100)) {
520
				dev_priv->pch_type = intel_virt_detect_pch(dev);
521 522 523
			} else
				continue;

524
			break;
525 526
		}
	}
527
	if (!pch)
528 529 530
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
531 532
}

533 534 535
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
536
		return false;
537

538 539
	if (i915.semaphores >= 0)
		return i915.semaphores;
540

541 542 543 544
	/* TODO: make semaphores and Execlists play nicely together */
	if (i915.enable_execlists)
		return false;

545 546 547 548
	/* Until we get further testing... */
	if (IS_GEN8(dev))
		return false;

549
#ifdef CONFIG_INTEL_IOMMU
550
	/* Enable semaphores on SNB when IO remapping is off */
551 552 553
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
554

555
	return true;
556 557
}

558 559 560
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
561
	struct intel_encoder *encoder;
562 563

	drm_modeset_lock_all(dev);
564 565 566
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
567 568 569
	drm_modeset_unlock_all(dev);
}

570
static int intel_suspend_complete(struct drm_i915_private *dev_priv);
571 572
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
573
static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
574

575 576 577 578 579 580 581 582
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
583

584
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
585
{
586
	struct drm_i915_private *dev_priv = dev->dev_private;
587
	pci_power_t opregion_target_state;
588
	int error;
589

590 591 592 593 594
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

595 596
	disable_rpm_wakeref_asserts(dev_priv);

597 598
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
599
	intel_display_set_init_power(dev_priv, true);
600

601 602
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
603 604
	pci_save_state(dev->pdev);

605 606 607 608
	error = i915_gem_suspend(dev);
	if (error) {
		dev_err(&dev->pdev->dev,
			"GEM idle failed, resume might fail\n");
609
		goto out;
610
	}
611

612 613
	intel_guc_suspend(dev);

614
	intel_suspend_gt_powersave(dev);
615

616
	intel_display_suspend(dev);
617

618
	intel_dp_mst_suspend(dev);
619

620 621
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
622

623
	intel_suspend_encoders(dev_priv);
624

625
	intel_suspend_hw(dev);
626

627 628
	i915_gem_suspend_gtt_mappings(dev);

629 630
	i915_save_state(dev);

631
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
632 633
	intel_opregion_notify_adapter(dev, opregion_target_state);

634
	intel_uncore_forcewake_reset(dev, false);
635
	intel_opregion_fini(dev);
636

637
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
638

639 640
	dev_priv->suspend_count++;

641 642
	intel_display_set_init_power(dev_priv, false);

643 644 645
	if (HAS_CSR(dev_priv))
		flush_work(&dev_priv->csr.work);

646 647 648 649
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return error;
650 651
}

652
static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
653 654
{
	struct drm_i915_private *dev_priv = drm_dev->dev_private;
655
	bool fw_csr;
656 657
	int ret;

658 659
	disable_rpm_wakeref_asserts(dev_priv);

660 661
	fw_csr = !IS_BROXTON(dev_priv) &&
		suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
662 663 664 665 666 667 668 669 670
	/*
	 * In case of firmware assisted context save/restore don't manually
	 * deinit the power domains. This also means the CSR/DMC firmware will
	 * stay active, it will power down any HW resources as required and
	 * also enable deeper system power states that would be blocked if the
	 * firmware was inactive.
	 */
	if (!fw_csr)
		intel_power_domains_suspend(dev_priv);
671

672 673 674 675
	ret = intel_suspend_complete(dev_priv);

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
676 677
		if (!fw_csr)
			intel_power_domains_init_hw(dev_priv, true);
678

679
		goto out;
680 681 682
	}

	pci_disable_device(drm_dev->pdev);
683
	/*
684
	 * During hibernation on some platforms the BIOS may try to access
685 686
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
687 688 689 690 691 692 693
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
694
	 */
695
	if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
696
		pci_set_power_state(drm_dev->pdev, PCI_D3hot);
697

698 699
	dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);

700 701 702 703
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return ret;
704 705
}

706
int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
707 708 709 710 711 712 713 714 715
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

716 717 718
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
719 720 721

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
722

723
	error = i915_drm_suspend(dev);
724 725 726
	if (error)
		return error;

727
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
728 729
}

730
static int i915_drm_resume(struct drm_device *dev)
731 732
{
	struct drm_i915_private *dev_priv = dev->dev_private;
733

734 735
	disable_rpm_wakeref_asserts(dev_priv);

736 737 738
	mutex_lock(&dev->struct_mutex);
	i915_gem_restore_gtt_mappings(dev);
	mutex_unlock(&dev->struct_mutex);
739

740
	i915_restore_state(dev);
741
	intel_opregion_setup(dev);
742

743 744
	intel_init_pch_refclk(dev);
	drm_mode_config_reset(dev);
745

746 747 748 749 750 751 752 753 754 755
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

756 757 758
	mutex_lock(&dev->struct_mutex);
	if (i915_gem_init_hw(dev)) {
		DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
759
			atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
760 761
	}
	mutex_unlock(&dev->struct_mutex);
762

763 764
	intel_guc_resume(dev);

765
	intel_modeset_init_hw(dev);
766

767 768 769 770
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irq(&dev_priv->irq_lock);
771

772
	intel_dp_mst_resume(dev);
773

774 775
	intel_display_resume(dev);

776 777 778 779 780 781 782 783 784
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
	 * bother with the tiny race here where we might loose hotplug
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
	/* Config may have changed between suspend and resume */
	drm_helper_hpd_irq_event(dev);
785

786 787
	intel_opregion_init(dev);

788
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
789

790 791 792
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
793

794 795
	intel_opregion_notify_adapter(dev, PCI_D0);

796 797
	drm_kms_helper_poll_enable(dev);

798 799
	enable_rpm_wakeref_asserts(dev_priv);

800
	return 0;
801 802
}

803
static int i915_drm_resume_early(struct drm_device *dev)
804
{
805
	struct drm_i915_private *dev_priv = dev->dev_private;
806
	int ret = 0;
807

808 809 810 811 812 813 814 815 816
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
817 818 819 820
	if (pci_enable_device(dev->pdev)) {
		ret = -EIO;
		goto out;
	}
821 822 823

	pci_set_master(dev->pdev);

824 825
	disable_rpm_wakeref_asserts(dev_priv);

826
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
827
		ret = vlv_resume_prepare(dev_priv, false);
828
	if (ret)
829 830
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
831 832

	intel_uncore_early_sanitize(dev, true);
833

834 835 836 837
	if (IS_BROXTON(dev))
		ret = bxt_resume_prepare(dev_priv);
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_disable_pc8(dev_priv);
838

839
	intel_uncore_sanitize(dev);
840

841 842
	if (IS_BROXTON(dev_priv) ||
	    !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
843 844 845 846
		intel_power_domains_init_hw(dev_priv, true);

out:
	dev_priv->suspended_to_idle = false;
847

848 849
	enable_rpm_wakeref_asserts(dev_priv);

850
	return ret;
851 852
}

853
int i915_resume_switcheroo(struct drm_device *dev)
854
{
855
	int ret;
856

857 858 859
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

860
	ret = i915_drm_resume_early(dev);
861 862 863
	if (ret)
		return ret;

864 865 866
	return i915_drm_resume(dev);
}

867
/**
868
 * i915_reset - reset chip after a hang
869 870 871 872 873 874 875 876 877 878 879 880 881
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
882
int i915_reset(struct drm_device *dev)
883
{
884
	struct drm_i915_private *dev_priv = dev->dev_private;
885 886
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	unsigned reset_counter;
887
	int ret;
888

889 890
	intel_reset_gt_powersave(dev);

891
	mutex_lock(&dev->struct_mutex);
892

893 894
	/* Clear any previous failed attempts at recovery. Time to try again. */
	atomic_andnot(I915_WEDGED, &error->reset_counter);
895

896 897 898 899 900 901 902 903
	/* Clear the reset-in-progress flag and increment the reset epoch. */
	reset_counter = atomic_inc_return(&error->reset_counter);
	if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
		ret = -EIO;
		goto error;
	}

	i915_gem_reset(dev);
904

905
	ret = intel_gpu_reset(dev, ALL_ENGINES);
906 907

	/* Also reset the gpu hangman. */
908
	if (error->stop_rings != 0) {
909
		DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
910
		error->stop_rings = 0;
911
		if (ret == -ENODEV) {
912 913
			DRM_INFO("Reset not implemented, but ignoring "
				 "error for simulated gpu hangs\n");
914 915
			ret = 0;
		}
916
	}
917

918 919 920
	if (i915_stop_ring_allow_warn(dev_priv))
		pr_notice("drm/i915: Resetting chip after gpu hang\n");

921
	if (ret) {
922 923 924 925
		if (ret != -ENODEV)
			DRM_ERROR("Failed to reset chip: %i\n", ret);
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
926
		goto error;
927 928
	}

929 930
	intel_overlay_reset(dev_priv);

931 932 933 934 935 936 937 938 939 940 941 942 943 944
	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
945 946 947
	ret = i915_gem_init_hw(dev);
	if (ret) {
		DRM_ERROR("Failed hw init on reset %d\n", ret);
948
		goto error;
949 950
	}

951 952
	mutex_unlock(&dev->struct_mutex);

953 954 955 956 957 958 959 960 961
	/*
	 * rps/rc6 re-init is necessary to restore state lost after the
	 * reset and the re-install of gt irqs. Skip for ironlake per
	 * previous concerns that it doesn't respond well to some forms
	 * of re-init after reset.
	 */
	if (INTEL_INFO(dev)->gen > 5)
		intel_enable_gt_powersave(dev);

962
	return 0;
963 964 965 966 967

error:
	atomic_or(I915_WEDGED, &error->reset_counter);
	mutex_unlock(&dev->struct_mutex);
	return ret;
968 969
}

970
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
971
{
972 973 974
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

975
	if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
976 977 978 979 980
		DRM_INFO("This hardware requires preliminary hardware support.\n"
			 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
		return -ENODEV;
	}

981 982 983 984 985 986 987 988
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

989 990 991 992 993 994 995 996 997
	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
	    apple_gmux_present() && pdev != vga_default_device() &&
	    !vga_switcheroo_handler_flags())
		return -EPROBE_DEFER;

998
	return drm_get_pci_dev(pdev, ent, &driver);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

1009
static int i915_pm_suspend(struct device *dev)
1010
{
1011 1012
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
1013

1014 1015 1016 1017
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
1018

1019 1020 1021
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1022
	return i915_drm_suspend(drm_dev);
1023 1024 1025 1026
}

static int i915_pm_suspend_late(struct device *dev)
{
I
Imre Deak 已提交
1027
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1028 1029

	/*
D
Damien Lespiau 已提交
1030
	 * We have a suspend ordering issue with the snd-hda driver also
1031 1032 1033 1034 1035 1036 1037 1038 1039
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
1040

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
	return i915_drm_suspend_late(drm_dev, false);
}

static int i915_pm_poweroff_late(struct device *dev)
{
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;

	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	return i915_drm_suspend_late(drm_dev, true);
1052 1053
}

1054 1055
static int i915_pm_resume_early(struct device *dev)
{
I
Imre Deak 已提交
1056
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1057

1058 1059 1060
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1061
	return i915_drm_resume_early(drm_dev);
1062 1063
}

1064
static int i915_pm_resume(struct device *dev)
1065
{
I
Imre Deak 已提交
1066
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1067

1068 1069 1070
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1071
	return i915_drm_resume(drm_dev);
1072 1073
}

1074
static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
1075
{
P
Paulo Zanoni 已提交
1076
	hsw_enable_pc8(dev_priv);
1077 1078

	return 0;
1079 1080
}

1081 1082
static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
{
1083
	bxt_display_core_uninit(dev_priv);
1084 1085 1086 1087 1088 1089 1090 1091
	bxt_enable_dc9(dev_priv);

	return 0;
}

static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
{
	bxt_disable_dc9(dev_priv);
1092
	bxt_display_core_init(dev_priv, true);
1093 1094 1095 1096

	return 0;
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1136
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1137 1138

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1139
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1180
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
1192
	s->pcbr			= I915_READ(VLV_PCBR);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1218
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1219 1220

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1221
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1262
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
1287
	I915_WRITE(VLV_PCBR,			s->pcbr);
1288 1289 1290
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

1307
	err = wait_for(COND, 20);
1308 1309 1310 1311 1312 1313 1314 1315
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
#undef COND
}

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
	u32 val;
	int err = 0;

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
	      allow)
	err = wait_for(COND, 1);
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
	return err;
#undef COND
}

static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				 bool wait_for_on)
{
	u32 mask;
	u32 val;
	int err;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;
#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
	if (COND)
		return 0;

	DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1351 1352
		      onoff(wait_for_on),
		      I915_READ(VLV_GTLC_PW_STATUS));
1353 1354 1355 1356 1357 1358 1359 1360

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
	err = wait_for(COND, 3);
	if (err)
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
1361
			  onoff(wait_for_on));
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	return err;
#undef COND
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

1372
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
1373 1374 1375
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

1376
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
	(void)vlv_wait_for_gt_wells(dev_priv, false);

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
1399

1400
	if (!IS_CHERRYVIEW(dev_priv))
1401
		vlv_save_gunit_s0ix_state(dev_priv);
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

1418 1419
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
{
	struct drm_device *dev = dev_priv->dev;
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

1432
	if (!IS_CHERRYVIEW(dev_priv))
1433
		vlv_restore_gunit_s0ix_state(dev_priv);
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

1445 1446 1447 1448
	if (rpm_resume) {
		intel_init_clock_gating(dev);
		i915_gem_restore_fences(dev);
	}
1449 1450 1451 1452

	return ret;
}

1453
static int intel_runtime_suspend(struct device *device)
1454 1455 1456 1457
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1458
	int ret;
1459

1460
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1461 1462
		return -ENODEV;

1463 1464 1465
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;

1466 1467
	DRM_DEBUG_KMS("Suspending device\n");

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	/*
	 * We could deadlock here in case another thread holding struct_mutex
	 * calls RPM suspend concurrently, since the RPM suspend will wait
	 * first for this RPM suspend to finish. In this case the concurrent
	 * RPM resume will be followed by its RPM suspend counterpart. Still
	 * for consistency return -EAGAIN, which will reschedule this suspend.
	 */
	if (!mutex_trylock(&dev->struct_mutex)) {
		DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
		/*
		 * Bump the expiration timestamp, otherwise the suspend won't
		 * be rescheduled.
		 */
		pm_runtime_mark_last_busy(device);

		return -EAGAIN;
	}
1485 1486 1487

	disable_rpm_wakeref_asserts(dev_priv);

1488 1489 1490 1491 1492 1493 1494
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
	i915_gem_release_all_mmaps(dev_priv);
	mutex_unlock(&dev->struct_mutex);

1495 1496
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);

1497 1498
	intel_guc_suspend(dev);

1499
	intel_suspend_gt_powersave(dev);
1500
	intel_runtime_pm_disable_interrupts(dev_priv);
1501

1502
	ret = intel_suspend_complete(dev_priv);
1503 1504
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1505
		intel_runtime_pm_enable_interrupts(dev_priv);
1506

1507 1508
		enable_rpm_wakeref_asserts(dev_priv);

1509 1510
		return ret;
	}
1511

1512
	intel_uncore_forcewake_reset(dev, false);
1513 1514 1515

	enable_rpm_wakeref_asserts(dev_priv);
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1516

1517
	if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
1518 1519
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

1520
	dev_priv->pm.suspended = true;
1521 1522

	/*
1523 1524
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1525
	 */
1526 1527 1528 1529 1530 1531 1532 1533 1534
	if (IS_BROADWELL(dev)) {
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
		intel_opregion_notify_adapter(dev, PCI_D3hot);
	} else {
1535 1536 1537 1538 1539 1540 1541 1542 1543
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
		intel_opregion_notify_adapter(dev, PCI_D1);
	}
1544

1545
	assert_forcewakes_inactive(dev_priv);
1546

1547
	DRM_DEBUG_KMS("Device suspended\n");
1548 1549 1550
	return 0;
}

1551
static int intel_runtime_resume(struct device *device)
1552 1553 1554 1555
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1556
	int ret = 0;
1557

1558 1559
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;
1560 1561 1562

	DRM_DEBUG_KMS("Resuming device\n");

1563 1564 1565
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
	disable_rpm_wakeref_asserts(dev_priv);

1566
	intel_opregion_notify_adapter(dev, PCI_D0);
1567
	dev_priv->pm.suspended = false;
1568 1569
	if (intel_uncore_unclaimed_mmio(dev_priv))
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
1570

1571 1572
	intel_guc_resume(dev);

1573 1574
	if (IS_GEN6(dev_priv))
		intel_init_pch_refclk(dev);
1575 1576 1577

	if (IS_BROXTON(dev))
		ret = bxt_resume_prepare(dev_priv);
1578 1579
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_disable_pc8(dev_priv);
1580
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1581 1582
		ret = vlv_resume_prepare(dev_priv, true);

1583 1584 1585 1586
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1587 1588 1589
	i915_gem_init_swizzling(dev);
	gen6_update_ring_freq(dev);

1590
	intel_runtime_pm_enable_interrupts(dev_priv);
1591 1592 1593 1594 1595 1596

	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1597
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1598 1599
		intel_hpd_init(dev_priv);

1600
	intel_enable_gt_powersave(dev);
1601

1602 1603
	enable_rpm_wakeref_asserts(dev_priv);

1604 1605 1606 1607 1608 1609
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
1610 1611
}

1612 1613 1614 1615
/*
 * This function implements common functionality of runtime and system
 * suspend sequence.
 */
1616 1617 1618 1619
static int intel_suspend_complete(struct drm_i915_private *dev_priv)
{
	int ret;

1620
	if (IS_BROXTON(dev_priv))
1621
		ret = bxt_suspend_complete(dev_priv);
1622
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1623
		ret = hsw_suspend_complete(dev_priv);
1624
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1625
		ret = vlv_suspend_complete(dev_priv);
1626 1627
	else
		ret = 0;
1628 1629 1630 1631

	return ret;
}

1632
static const struct dev_pm_ops i915_pm_ops = {
1633 1634 1635 1636
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1637
	.suspend = i915_pm_suspend,
1638 1639
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1640
	.resume = i915_pm_resume,
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1657 1658 1659 1660 1661
	.freeze = i915_pm_suspend,
	.freeze_late = i915_pm_suspend_late,
	.thaw_early = i915_pm_resume_early,
	.thaw = i915_pm_resume,
	.poweroff = i915_pm_suspend,
1662
	.poweroff_late = i915_pm_poweroff_late,
1663
	.restore_early = i915_pm_resume_early,
1664
	.restore = i915_pm_resume,
1665 1666

	/* S0ix (via runtime suspend) event handlers */
1667 1668
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1669 1670
};

1671
static const struct vm_operations_struct i915_gem_vm_ops = {
1672
	.fault = i915_gem_fault,
1673 1674
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1675 1676
};

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1691
static struct drm_driver driver = {
1692 1693
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1694
	 */
1695
	.driver_features =
1696
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1697
	    DRIVER_RENDER | DRIVER_MODESET,
1698
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1699
	.unload = i915_driver_unload,
1700
	.open = i915_driver_open,
1701 1702
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1703
	.postclose = i915_driver_postclose,
1704
	.set_busid = drm_pci_set_busid,
1705

1706
#if defined(CONFIG_DEBUG_FS)
1707 1708
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1709
#endif
1710
	.gem_free_object = i915_gem_free_object,
1711
	.gem_vm_ops = &i915_gem_vm_ops,
1712 1713 1714 1715 1716 1717

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1718
	.dumb_create = i915_gem_dumb_create,
1719
	.dumb_map_offset = i915_gem_mmap_gtt,
1720
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
1721
	.ioctls = i915_ioctls,
1722
	.fops = &i915_driver_fops,
1723 1724 1725 1726 1727 1728
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1729 1730
};

1731 1732 1733 1734 1735 1736 1737 1738
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1739 1740 1741
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1742 1743

	/*
1744 1745 1746
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
J
Jesse Barnes 已提交
1747
	 */
1748 1749 1750

	if (i915.modeset == 0)
		driver.driver_features &= ~DRIVER_MODESET;
J
Jesse Barnes 已提交
1751 1752

#ifdef CONFIG_VGA_CONSOLE
1753
	if (vgacon_text_force() && i915.modeset == -1)
J
Jesse Barnes 已提交
1754 1755 1756
		driver.driver_features &= ~DRIVER_MODESET;
#endif

D
Daniel Vetter 已提交
1757 1758
	if (!(driver.driver_features & DRIVER_MODESET)) {
		/* Silently fail loading to not upset userspace. */
1759
		DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
D
Daniel Vetter 已提交
1760 1761
		return 0;
	}
1762

1763
	if (i915.nuclear_pageflip)
1764 1765
		driver.driver_features |= DRIVER_ATOMIC;

1766
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1767 1768 1769 1770
}

static void __exit i915_exit(void)
{
1771 1772 1773
	if (!(driver.driver_features & DRIVER_MODESET))
		return; /* Never loaded a driver. */

1774
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1775 1776 1777 1778 1779
}

module_init(i915_init);
module_exit(i915_exit);

1780
MODULE_AUTHOR("Tungsten Graphics, Inc.");
1781
MODULE_AUTHOR("Intel Corporation");
1782

D
Dave Airlie 已提交
1783
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1784
MODULE_LICENSE("GPL and additional rights");