hda_intel.c 108.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64 65 66
#include "hda_codec.h"


67 68
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
69
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
70
static char *model[SNDRV_CARDS];
71
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
72
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
74
static int probe_only[SNDRV_CARDS];
75
static int jackpoll_ms[SNDRV_CARDS];
76
static bool single_cmd;
T
Takashi Iwai 已提交
77
static int enable_msi = -1;
78 79 80
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
81
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
82
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
83 84
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
85

86
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
88
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
89
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
90 91 92
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
93
MODULE_PARM_DESC(model, "Use the given board model.");
94
module_param_array(position_fix, int, NULL, 0444);
95
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
96
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
97 98
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
99
module_param_array(probe_mask, int, NULL, 0444);
100
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
101
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
102
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
103 104
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
105
module_param(single_cmd, bool, 0444);
106 107
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
108
module_param(enable_msi, bint, 0444);
109
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
110 111 112 113
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
114
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
115
module_param_array(beep_mode, bool, NULL, 0444);
116
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
117
			    "(0=off, 1=on) (default=1).");
118
#endif
119

120
#ifdef CONFIG_PM
121 122 123 124 125 126 127
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

128
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
129
module_param(power_save, xint, 0644);
130 131
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
132

133 134 135 136
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
137 138
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
139
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
140
#endif /* CONFIG_PM */
141

142 143
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
144 145 146
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
147 148 149 150 151 152 153 154 155 156 157
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
158 159 160
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
161
			 "{Intel, ICH7},"
162
			 "{Intel, ESB2},"
163
			 "{Intel, ICH8},"
164
			 "{Intel, ICH9},"
165
			 "{Intel, ICH10},"
166
			 "{Intel, PCH},"
167
			 "{Intel, CPT},"
168
			 "{Intel, PPT},"
169
			 "{Intel, LPT},"
170
			 "{Intel, LPT_LP},"
171
			 "{Intel, HPT},"
172
			 "{Intel, PBG},"
173
			 "{Intel, SCH},"
174
			 "{ATI, SB450},"
175
			 "{ATI, SB600},"
176
			 "{ATI, RS600},"
177
			 "{ATI, RS690},"
178 179
			 "{ATI, RS780},"
			 "{ATI, R600},"
180 181
			 "{ATI, RV630},"
			 "{ATI, RV610},"
182 183 184 185
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
186
			 "{VIA, VT8251},"
187
			 "{VIA, VT8237A},"
188 189
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
190 191
MODULE_DESCRIPTION("Intel HDA driver");

192 193 194
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
195
#define SFX	"hda-intel "
196
#endif
197

198 199 200 201 202 203 204
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
205 206 207 208
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
209 210 211 212 213
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
214 215 216 217 218
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
219
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
220 221
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
222 223 224
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
225
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
226 227
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
228
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
229 230
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
231 232 233
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
234 235
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
236
#define ICH6_REG_CORBCTL		0x4c
237 238
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
239
#define ICH6_REG_CORBSTS		0x4d
240
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
241 242 243 244 245
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
246
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
247 248
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
249 250 251
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
252
#define ICH6_REG_RIRBSTS		0x5d
253 254
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
290 291 292 293 294 295 296 297
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

298 299 300 301
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

302 303 304 305
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

306 307 308
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
309
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
310 311 312
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

321
/* STATESTS int mask: S3,SD2,SD1,SD0 */
322 323
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
324
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
325 326 327 328

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
329 330 331
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
332 333 334 335 336 337 338
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
339 340
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
341 342 343 344 345

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
346 347 348
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
349 350 351 352 353

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

354 355
/* position fix mode */
enum {
356
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
357
	POS_FIX_LPIB,
358
	POS_FIX_POSBUF,
359
	POS_FIX_VIACOMBO,
360
	POS_FIX_COMBO,
361
};
L
Linus Torvalds 已提交
362

363 364 365 366
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
367 368 369
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
370 371 372
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
373

T
Takashi Iwai 已提交
374 375 376 377
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

378 379 380 381 382
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

383 384
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
385

L
Linus Torvalds 已提交
386 387 388
/*
 */

389
struct azx_dev {
T
Takashi Iwai 已提交
390
	struct snd_dma_buffer bdl; /* BDL buffer */
391
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
392

393
	unsigned int bufsize;	/* size of the play buffer in bytes */
394
	unsigned int period_bytes; /* size of the period in bytes */
395 396
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
397 398
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
399

400
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
401

402
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
403 404

	/* pcm support */
405 406 407 408 409 410
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
411 412
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
413
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
414

415 416
	unsigned int opened :1;
	unsigned int running :1;
417
	unsigned int irq_pending :1;
418 419
	unsigned int prepared:1;
	unsigned int locked:1;
420 421 422 423 424 425
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
426
	unsigned int wc_marked:1;
427
	unsigned int no_period_wakeup:1;
428 429 430

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
431 432 433 434

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct mutex dsp_mutex;
#endif
L
Linus Torvalds 已提交
435 436
};

437 438 439 440 441 442 443 444 445 446 447 448 449
/* DSP lock helpers */
#ifdef CONFIG_SND_HDA_DSP_LOADER
#define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
#define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
#define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
#define dsp_is_locked(dev)	((dev)->locked)
#else
#define dsp_lock_init(dev)	do {} while (0)
#define dsp_lock(dev)		do {} while (0)
#define dsp_unlock(dev)		do {} while (0)
#define dsp_is_locked(dev)	0
#endif

L
Linus Torvalds 已提交
450
/* CORB/RIRB */
451
struct azx_rb {
L
Linus Torvalds 已提交
452 453 454 455 456 457
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
458 459
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
460 461
};

462 463 464 465 466 467 468 469
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

470 471
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
472
	struct pci_dev *pci;
473
	int dev_index;
L
Linus Torvalds 已提交
474

475 476
	/* chip type specific */
	int driver_type;
477
	unsigned int driver_caps;
478 479 480 481 482 483
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
484 485 486 487 488 489 490
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
491
	struct mutex open_mutex;
492
	struct completion probe_wait;
L
Linus Torvalds 已提交
493

494
	/* streams (x num_streams) */
495
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
496 497

	/* PCM */
498
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
499 500 501

	/* HD codec */
	unsigned short codec_mask;
502
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
503
	struct hda_bus *bus;
504
	unsigned int beep_mode;
L
Linus Torvalds 已提交
505 506

	/* CORB/RIRB */
507 508
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
509

T
Takashi Iwai 已提交
510
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
511 512
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
513

514 515 516 517
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

518
	/* flags */
519
	int position_fix[2]; /* for both playback/capture streams */
520
	int poll_count;
521
	unsigned int running :1;
522 523 524
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
525
	unsigned int msi :1;
526
	unsigned int irq_pending_warned :1;
527
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
528
	unsigned int snoop:1;
529
	unsigned int align_buffer_size:1;
530 531 532 533
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
534
	unsigned int vga_switcheroo_registered:1;
535 536
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
537 538

	/* for debugging */
539
	unsigned int last_cmd[AZX_MAX_CODECS];
540 541 542

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
543 544 545

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
546 547 548

	/* card list (for power_save trigger) */
	struct list_head list;
549 550 551 552

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct azx_dev saved_azx_dev;
#endif
L
Linus Torvalds 已提交
553 554
};

555 556 557
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

558 559 560
/* driver types */
enum {
	AZX_DRIVER_ICH,
561
	AZX_DRIVER_PCH,
562
	AZX_DRIVER_SCH,
563
	AZX_DRIVER_ATI,
564
	AZX_DRIVER_ATIHDMI,
565
	AZX_DRIVER_ATIHDMI_NS,
566 567 568
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
569
	AZX_DRIVER_NVIDIA,
570
	AZX_DRIVER_TERA,
571
	AZX_DRIVER_CTX,
572
	AZX_DRIVER_CTHDA,
573
	AZX_DRIVER_GENERIC,
574
	AZX_NUM_DRIVERS, /* keep this as last entry */
575 576
};

577 578 579 580 581 582 583 584 585 586 587 588 589 590
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
591
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
592
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
593
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
594
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
595
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
596 597 598
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */

/* quirks for Intel PCH */
599
#define AZX_DCAPS_INTEL_PCH_NOPM \
600
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
601 602 603 604
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
605 606 607 608 609 610 611 612 613 614 615 616

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
617
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
618
	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
619

620 621 622
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

623 624 625 626
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
627 628 629 630 631
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

632
static char *driver_short_names[] = {
633
	[AZX_DRIVER_ICH] = "HDA Intel",
634
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
635
	[AZX_DRIVER_SCH] = "HDA Intel MID",
636
	[AZX_DRIVER_ATI] = "HDA ATI SB",
637
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
638
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
639 640
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
641 642
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
643
	[AZX_DRIVER_TERA] = "HDA Teradici", 
644
	[AZX_DRIVER_CTX] = "HDA Creative", 
645
	[AZX_DRIVER_CTHDA] = "HDA Creative",
646
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
647 648
};

L
Linus Torvalds 已提交
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
679
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
680

T
Takashi Iwai 已提交
681
#ifdef CONFIG_X86
682
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
683
{
684 685
	int pages;

T
Takashi Iwai 已提交
686 687
	if (azx_snoop(chip))
		return;
688 689 690 691 692 693
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
694
		if (on)
695
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
696
		else
697 698
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
699
	}
700 701 702 703 704 705 706
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
707 708 709 710 711
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
712
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
713 714
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
715
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
716 717
{
	if (azx_dev->wc_marked != on) {
718
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
719 720 721 722 723 724 725 726 727 728
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
729
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
730 731 732 733
{
}
#endif

734
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
735
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
736 737 738 739 740 741 742
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
743
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
744 745 746 747
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
748 749
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
750 751
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
752
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
753 754
		return err;
	}
T
Takashi Iwai 已提交
755
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
756 757 758
	return 0;
}

759
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
760
{
761
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
762 763 764 765
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
766
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
767

768 769
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
770 771 772
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
773
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
774
	/* enable corb dma */
775
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
776 777 778 779

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
780 781
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
782
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
783
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
784

785 786
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
787
	/* reset the rirb hw write pointer */
788
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
789
	/* set N=1, get RIRB response interrupt for new entry */
790
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
791 792 793
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
794 795
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
796
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
797 798
}

799
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
800
{
801
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
802 803 804
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
805
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
806 807
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
830 831 832
}

/* send a command */
833
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
834
{
835
	struct azx *chip = bus->private_data;
836
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
837
	unsigned int wp, rp;
L
Linus Torvalds 已提交
838

839 840
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
841
	/* add command to corb */
842 843 844 845
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
846
		return -EIO;
847
	}
L
Linus Torvalds 已提交
848 849 850
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
851 852 853 854 855 856 857
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

858
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
859 860
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
861

L
Linus Torvalds 已提交
862 863 864 865 866 867 868 869
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
870
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
871 872
{
	unsigned int rp, wp;
873
	unsigned int addr;
L
Linus Torvalds 已提交
874 875
	u32 res, res_ex;

876 877 878 879 880 881
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
882 883 884
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
885

L
Linus Torvalds 已提交
886 887 888 889 890 891 892
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
893
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
894 895
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
896 897
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
898
			smp_wmb();
899
			chip->rirb.cmds[addr]--;
900
		} else
901
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
902
				   "last cmd=%#08x\n",
903
				   pci_name(chip->pci),
904 905
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
906 907 908 909
	}
}

/* receive a response */
910 911
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
912
{
913
	struct azx *chip = bus->private_data;
914
	unsigned long timeout;
915
	unsigned long loopcounter;
916
	int do_poll = 0;
L
Linus Torvalds 已提交
917

918 919
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
920 921

	for (loopcounter = 0;; loopcounter++) {
922
		if (chip->polling_mode || do_poll) {
923 924 925 926
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
927
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
928
			smp_rmb();
929
			bus->rirb_error = 0;
930 931 932

			if (!do_poll)
				chip->poll_count = 0;
933
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
934
		}
935 936
		if (time_after(jiffies, timeout))
			break;
937
		if (bus->needs_damn_long_delay || loopcounter > 3000)
938 939 940 941 942
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
943
	}
944

945
	if (!chip->polling_mode && chip->poll_count < 2) {
946
		snd_printdd(SFX "%s: azx_get_response timeout, "
947
			   "polling the codec once: last cmd=0x%08x\n",
948
			   pci_name(chip->pci), chip->last_cmd[addr]);
949 950 951 952 953 954
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


955
	if (!chip->polling_mode) {
956
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
957
			   "switching to polling mode: last cmd=0x%08x\n",
958
			   pci_name(chip->pci), chip->last_cmd[addr]);
959 960 961 962
		chip->polling_mode = 1;
		goto again;
	}

963
	if (chip->msi) {
964
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
965
			   "disabling MSI: last cmd=0x%08x\n",
966
			   pci_name(chip->pci), chip->last_cmd[addr]);
967 968 969 970
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
971 972
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
973
			return -1;
974
		}
975 976 977
		goto again;
	}

978 979 980 981 982 983 984 985
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

986 987 988
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
989
	bus->rirb_error = 1;
990
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
991 992 993 994 995 996
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
997
		   chip->last_cmd[addr]);
998 999
	chip->single_cmd = 1;
	bus->response_reset = 0;
1000
	/* release CORB/RIRB */
1001
	azx_free_cmd_io(chip);
1002 1003
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
1004
	return -1;
L
Linus Torvalds 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

1017
/* receive a response */
1018
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
1019 1020 1021 1022 1023 1024 1025
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
1026
			chip->rirb.res[addr] = azx_readl(chip, IR);
1027 1028 1029 1030 1031
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
1032 1033
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
1034
	chip->rirb.res[addr] = -1;
1035 1036 1037
	return -EIO;
}

L
Linus Torvalds 已提交
1038
/* send a command */
1039
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1040
{
1041
	struct azx *chip = bus->private_data;
1042
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1043 1044
	int timeout = 50;

1045
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1046 1047
	while (timeout--) {
		/* check ICB busy bit */
1048
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1049
			/* Clear IRV valid bit */
1050 1051
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1052
			azx_writel(chip, IC, val);
1053 1054
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1055
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1056 1057 1058
		}
		udelay(1);
	}
1059
	if (printk_ratelimit())
1060 1061
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1062 1063 1064 1065
	return -EIO;
}

/* receive a response */
1066 1067
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1068
{
1069
	struct azx *chip = bus->private_data;
1070
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1071 1072
}

1073 1074 1075 1076 1077 1078 1079 1080
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1081
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1082
{
1083
	struct azx *chip = bus->private_data;
1084

1085 1086
	if (chip->disabled)
		return 0;
1087
	chip->last_cmd[azx_command_addr(val)] = val;
1088
	if (chip->single_cmd)
1089
		return azx_single_send_cmd(bus, val);
1090
	else
1091
		return azx_corb_send_cmd(bus, val);
1092 1093 1094
}

/* get a response */
1095 1096
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1097
{
1098
	struct azx *chip = bus->private_data;
1099 1100
	if (chip->disabled)
		return 0;
1101
	if (chip->single_cmd)
1102
		return azx_single_get_response(bus, addr);
1103
	else
1104
		return azx_rirb_get_response(bus, addr);
1105 1106
}

1107
#ifdef CONFIG_PM
1108
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1109
#endif
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

L
Linus Torvalds 已提交
1120
/* reset codec link */
1121
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1122
{
1123
	unsigned long timeout;
L
Linus Torvalds 已提交
1124

1125 1126 1127
	if (!full_reset)
		goto __skip;

1128 1129 1130
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1131 1132 1133
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

1134 1135 1136 1137
	timeout = jiffies + msecs_to_jiffies(100);
	while (azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1138 1139 1140 1141

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1142
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1143 1144 1145 1146

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

1147 1148 1149 1150
	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1151

1152
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1153
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1154

1155
      __skip:
L
Linus Torvalds 已提交
1156
	/* check to see if controller is ready */
1157
	if (!azx_readb(chip, GCTL)) {
1158
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1159 1160 1161
		return -EBUSY;
	}

M
Matt 已提交
1162
	/* Accept unsolicited responses */
1163 1164 1165
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1166

L
Linus Torvalds 已提交
1167
	/* detect codecs */
1168
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1169
		chip->codec_mask = azx_readw(chip, STATESTS);
1170
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1182
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1183 1184 1185 1186 1187 1188 1189
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1190
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1191 1192 1193 1194
{
	int i;

	/* disable interrupts in stream descriptor */
1195
	for (i = 0; i < chip->num_streams; i++) {
1196
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1210
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1211 1212 1213 1214
{
	int i;

	/* clear stream status */
1215
	for (i = 0; i < chip->num_streams; i++) {
1216
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1231
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1232
{
1233 1234 1235 1236 1237
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1238
	/* enable SIE */
1239 1240
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1241 1242 1243 1244 1245
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1246 1247
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1248 1249 1250 1251
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1252 1253 1254 1255 1256 1257
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1258
	/* disable SIE */
1259 1260
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1261 1262 1263 1264
}


/*
1265
 * reset and start the controller registers
L
Linus Torvalds 已提交
1266
 */
1267
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1268
{
1269 1270
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1271 1272

	/* reset controller */
1273
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1274 1275 1276 1277 1278 1279

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1280 1281
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1282

1283 1284
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1285
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1286

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1310 1311
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1312
	 */
1313
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1314
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1315
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1316
	}
1317

1318 1319 1320 1321
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1322
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1323
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1324 1325
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1326 1327 1328 1329
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1330
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1331 1332 1333
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1334 1335 1336 1337 1338 1339
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1340 1341 1342 1343
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1344
		unsigned short snoop;
T
Takashi Iwai 已提交
1345
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1346 1347 1348 1349 1350 1351
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1352 1353 1354
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1355 1356
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1357
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1358
        }
L
Linus Torvalds 已提交
1359 1360 1361
}


1362 1363
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1364 1365 1366
/*
 * interrupt handler
 */
1367
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1368
{
1369 1370
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1371
	u32 status;
1372
	u8 sd_status;
1373
	int i, ok;
L
Linus Torvalds 已提交
1374

1375 1376 1377 1378 1379
#ifdef CONFIG_PM_RUNTIME
	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
		return IRQ_NONE;
#endif

L
Linus Torvalds 已提交
1380 1381
	spin_lock(&chip->reg_lock);

1382 1383
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1384
		return IRQ_NONE;
1385
	}
1386

L
Linus Torvalds 已提交
1387 1388 1389 1390 1391 1392
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1393
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1394 1395
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1396
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1397
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1398 1399
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1400 1401
				continue;
			/* check whether this IRQ is really acceptable */
1402 1403
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1404
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1405 1406 1407
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1408
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1409 1410
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1411 1412
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1413 1414 1415 1416 1417 1418 1419
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1420
		if (status & RIRB_INT_RESPONSE) {
1421
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1422
				udelay(80);
L
Linus Torvalds 已提交
1423
			azx_update_rirb(chip);
1424
		}
L
Linus Torvalds 已提交
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1439 1440 1441
/*
 * set up a BDL entry
 */
1442
static int setup_bdle(struct azx *chip,
1443
		      struct snd_dma_buffer *dmab,
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1456
		addr = snd_sgbuf_get_addr(dmab, ofs);
1457 1458
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1459
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1460
		/* program the size field of the BDL entry */
1461
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1462 1463 1464 1465 1466 1467
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1482 1483 1484
/*
 * set up BDL entries
 */
1485 1486
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1487
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1488
{
T
Takashi Iwai 已提交
1489 1490
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1491
	int pos_adj;
L
Linus Torvalds 已提交
1492 1493 1494 1495 1496

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1497
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1498 1499
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1500
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1501 1502 1503
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1504
	pos_adj = bdl_pos_adj[chip->dev_index];
1505
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1506
		struct snd_pcm_runtime *runtime = substream->runtime;
1507
		int pos_align = pos_adj;
1508
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1509
		if (!pos_adj)
1510 1511 1512 1513
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1514 1515
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1516 1517
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1518 1519
			pos_adj = 0;
		} else {
1520 1521
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1522
					 &bdl, ofs, pos_adj, true);
1523 1524
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1525
		}
1526 1527
	} else
		pos_adj = 0;
1528 1529
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1530 1531
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1532 1533
					 period_bytes - pos_adj, 0);
		else
1534 1535
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1536
					 period_bytes,
1537
					 !azx_dev->no_period_wakeup);
1538 1539
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1540
	}
T
Takashi Iwai 已提交
1541
	return 0;
1542 1543

 error:
1544 1545
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1546
	return -EINVAL;
L
Linus Torvalds 已提交
1547 1548
}

1549 1550
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1551 1552 1553 1554
{
	unsigned char val;
	int timeout;

1555 1556
	azx_stream_clear(chip, azx_dev);

1557 1558
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1573 1574 1575

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1576
}
L
Linus Torvalds 已提交
1577

1578 1579 1580 1581 1582
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1583
	unsigned int val;
1584 1585
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1586
	/* program the stream_tag */
T
Takashi Iwai 已提交
1587 1588 1589 1590 1591 1592
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1606
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1607
	/* upper BDL address */
T
Takashi Iwai 已提交
1608
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1609

1610
	/* enable the position buffer */
1611 1612
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1613 1614 1615 1616
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1617

L
Linus Torvalds 已提交
1618
	/* set the interrupt enable bits in the descriptor control register */
1619 1620
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1621 1622 1623 1624

	return 0;
}

1625 1626 1627 1628 1629 1630 1631 1632 1633
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1634
	mutex_lock(&chip->bus->cmd_mutex);
1635 1636
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1637
	res = azx_get_response(chip->bus, addr);
1638
	chip->probing = 0;
1639
	mutex_unlock(&chip->bus->cmd_mutex);
1640 1641
	if (res == -1)
		return -EIO;
1642
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1643 1644 1645
	return 0;
}

1646 1647
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1648
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1649

1650 1651 1652 1653 1654 1655
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1656
	azx_init_chip(chip, 1);
1657
#ifdef CONFIG_PM
1658
	if (chip->initialized) {
1659 1660 1661
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1662 1663 1664
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1665
#endif
1666 1667 1668
	bus->in_reset = 0;
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1685 1686 1687 1688
/*
 * Codec initialization
 */

1689
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1690
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1691
	[AZX_DRIVER_NVIDIA] = 8,
1692
	[AZX_DRIVER_TERA] = 1,
1693 1694
};

1695
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1696 1697
{
	struct hda_bus_template bus_temp;
1698 1699
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1700 1701 1702 1703 1704

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1705 1706
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1707
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1708
	bus_temp.ops.bus_reset = azx_bus_reset;
1709
#ifdef CONFIG_PM
1710
	bus_temp.power_save = &power_save;
1711 1712
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1713 1714 1715 1716 1717
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1718

1719 1720
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1721 1722
		return err;

1723
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1724
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1725
		chip->bus->needs_damn_long_delay = 1;
1726
	}
1727

1728
	codecs = 0;
1729 1730
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1731
		max_slots = AZX_DEFAULT_CODECS;
1732 1733 1734

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1735
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1736 1737 1738 1739
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1740
				snd_printk(KERN_WARNING SFX
1741 1742
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1743 1744 1745
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1746
				 * and disturbs the further communications.
1747 1748 1749 1750 1751
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1752
				azx_init_chip(chip, 1);
1753 1754 1755 1756
			}
		}
	}

1757 1758 1759 1760
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1761
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1762 1763
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1764 1765 1766 1767
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1768
	/* Then create codec instances */
1769
	for (c = 0; c < max_slots; c++) {
1770
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1771
			struct hda_codec *codec;
1772
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1773 1774
			if (err < 0)
				continue;
1775
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1776
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1777
			codecs++;
1778 1779 1780
		}
	}
	if (!codecs) {
1781
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1782 1783
		return -ENXIO;
	}
1784 1785
	return 0;
}
L
Linus Torvalds 已提交
1786

1787
/* configure each codec instance */
1788
static int azx_codec_configure(struct azx *chip)
1789 1790 1791 1792 1793
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1794 1795 1796 1797 1798 1799 1800 1801 1802
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1803 1804
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1805
{
1806
	int dev, i, nums;
1807
	struct azx_dev *res = NULL;
1808 1809 1810
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1811 1812

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1813 1814 1815 1816 1817 1818
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	for (i = 0; i < nums; i++, dev++) {
		struct azx_dev *azx_dev = &chip->azx_dev[dev];
		dsp_lock(azx_dev);
		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
			res = azx_dev;
			if (res->assigned_key == key) {
				res->opened = 1;
				res->assigned_key = key;
				dsp_unlock(azx_dev);
				return azx_dev;
			}
L
Linus Torvalds 已提交
1830
		}
1831 1832
		dsp_unlock(azx_dev);
	}
1833
	if (res) {
1834
		dsp_lock(res);
1835
		res->opened = 1;
1836
		res->assigned_key = key;
1837
		dsp_unlock(res);
1838 1839
	}
	return res;
L
Linus Torvalds 已提交
1840 1841 1842
}

/* release the assigned stream */
1843
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1844 1845 1846 1847
{
	azx_dev->opened = 0;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

1892
static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
				u64 nsec)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
	u64 codec_frames, codec_nsecs;

	if (!hinfo->ops.get_delay)
		return nsec;

	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
	codec_nsecs = div_u64(codec_frames * 1000000000LL,
			      substream->runtime->rate);

1906 1907 1908
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		return nsec + codec_nsecs;

1909 1910 1911
	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
}

1912 1913 1914 1915 1916 1917 1918 1919
static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */
1920
	nsec = azx_adjust_codec_delay(substream, nsec);
1921 1922 1923 1924 1925 1926

	*ts = ns_to_timespec(nsec);

	return 0;
}

1927
static struct snd_pcm_hardware azx_pcm_hw = {
1928 1929
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1930 1931
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1932 1933
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1934
				 SNDRV_PCM_INFO_PAUSE |
1935
				 SNDRV_PCM_INFO_SYNC_START |
1936
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1937
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1952
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1953 1954 1955
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1956 1957 1958
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1959 1960
	unsigned long flags;
	int err;
1961
	int buff_step;
L
Linus Torvalds 已提交
1962

1963
	mutex_lock(&chip->open_mutex);
1964
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1965
	if (azx_dev == NULL) {
1966
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1967 1968 1969 1970 1971 1972 1973 1974 1975
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1976 1977 1978 1979 1980 1981

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

1982
	if (chip->align_buffer_size)
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1997
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1998
				   buff_step);
1999
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
2000
				   buff_step);
2001
	snd_hda_power_up_d3wait(apcm->codec);
2002 2003
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
2004
		azx_release_device(azx_dev);
2005
		snd_hda_power_down(apcm->codec);
2006
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2007 2008
		return err;
	}
2009
	snd_pcm_limit_hw_rates(runtime);
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
2021 2022 2023 2024 2025 2026

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
2027 2028 2029 2030 2031 2032
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
2033
	snd_pcm_set_sync(substream);
2034
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2035 2036 2037
	return 0;
}

2038
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2039 2040 2041
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2042 2043
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2044 2045
	unsigned long flags;

2046
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
2047 2048 2049 2050 2051 2052
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
2053
	snd_hda_power_down(apcm->codec);
2054
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2055 2056 2057
	return 0;
}

2058 2059
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
2060
{
T
Takashi Iwai 已提交
2061 2062
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2063
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2064
	int ret;
2065

2066 2067 2068 2069 2070 2071
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		ret = -EBUSY;
		goto unlock;
	}

2072
	mark_runtime_wc(chip, azx_dev, substream, false);
2073 2074 2075
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
2076
	ret = snd_pcm_lib_malloc_pages(substream,
2077
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
2078
	if (ret < 0)
2079
		goto unlock;
2080
	mark_runtime_wc(chip, azx_dev, substream, true);
2081 2082
 unlock:
	dsp_unlock(azx_dev);
T
Takashi Iwai 已提交
2083
	return ret;
L
Linus Torvalds 已提交
2084 2085
}

2086
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2087 2088
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2089
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2090
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
2091 2092 2093
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
2094 2095 2096 2097 2098 2099 2100 2101 2102
	dsp_lock(azx_dev);
	if (!dsp_is_locked(azx_dev)) {
		azx_sd_writel(azx_dev, SD_BDLPL, 0);
		azx_sd_writel(azx_dev, SD_BDLPU, 0);
		azx_sd_writel(azx_dev, SD_CTL, 0);
		azx_dev->bufsize = 0;
		azx_dev->period_bytes = 0;
		azx_dev->format_val = 0;
	}
L
Linus Torvalds 已提交
2103

2104
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2105

2106
	mark_runtime_wc(chip, azx_dev, substream, false);
2107 2108
	azx_dev->prepared = 0;
	dsp_unlock(azx_dev);
L
Linus Torvalds 已提交
2109 2110 2111
	return snd_pcm_lib_free_pages(substream);
}

2112
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2113 2114
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2115 2116
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2117
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2118
	struct snd_pcm_runtime *runtime = substream->runtime;
2119
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2120
	int err;
2121 2122 2123
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2124

2125 2126 2127 2128 2129 2130
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		err = -EBUSY;
		goto unlock;
	}

2131
	azx_stream_reset(chip, azx_dev);
2132 2133 2134
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2135
						hinfo->maxbps,
2136
						ctls);
2137
	if (!format_val) {
2138
		snd_printk(KERN_ERR SFX
2139 2140
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
2141 2142
		err = -EINVAL;
		goto unlock;
L
Linus Torvalds 已提交
2143 2144
	}

2145 2146 2147
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2148 2149
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2150 2151 2152

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2153 2154
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2155 2156 2157
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2158
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2159 2160
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
2161
			goto unlock;
2162 2163
	}

2164 2165 2166
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2167 2168 2169 2170 2171 2172
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2173 2174
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2175
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2176 2177
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
2178
	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2179
				     azx_dev->format_val, substream);
2180 2181 2182 2183 2184 2185

 unlock:
	if (!err)
		azx_dev->prepared = 1;
	dsp_unlock(azx_dev);
	return err;
L
Linus Torvalds 已提交
2186 2187
}

2188
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2189 2190
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2191
	struct azx *chip = apcm->chip;
2192 2193
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2194
	int rstart = 0, start, nsync = 0, sbits = 0;
2195
	int nwait, timeout;
L
Linus Torvalds 已提交
2196

2197 2198 2199
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

2200 2201 2202
	if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
		return -EPIPE;

L
Linus Torvalds 已提交
2203
	switch (cmd) {
2204 2205
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2206 2207
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2208
		start = 1;
L
Linus Torvalds 已提交
2209 2210
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2211
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2212
	case SNDRV_PCM_TRIGGER_STOP:
2213
		start = 0;
L
Linus Torvalds 已提交
2214 2215
		break;
	default:
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2229 2230 2231 2232 2233 2234 2235 2236

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2237 2238 2239 2240
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2241 2242 2243 2244 2245
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2246
			azx_stream_start(chip, azx_dev);
2247
		} else {
2248
			azx_stream_stop(chip, azx_dev);
2249
		}
2250
		azx_dev->running = start;
L
Linus Torvalds 已提交
2251 2252
	}
	spin_unlock(&chip->reg_lock);
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2285
	}
2286 2287 2288 2289 2290 2291 2292
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2309
	spin_unlock(&chip->reg_lock);
2310
	return 0;
L
Linus Torvalds 已提交
2311 2312
}

2313 2314 2315 2316 2317 2318 2319 2320 2321
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2322
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2369
static unsigned int azx_get_position(struct azx *chip,
2370 2371
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2372
{
2373 2374
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
L
Linus Torvalds 已提交
2375
	unsigned int pos;
2376 2377
	int stream = substream->stream;
	struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
2378
	int delay = 0;
L
Linus Torvalds 已提交
2379

2380 2381 2382 2383 2384 2385
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2386
		pos = azx_via_get_position(chip, azx_dev);
2387 2388 2389 2390
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2391
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2402
	}
2403

L
Linus Torvalds 已提交
2404 2405
	if (pos >= azx_dev->bufsize)
		pos = 0;
2406 2407

	/* calculate runtime delay from LPIB */
2408
	if (substream->runtime &&
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
		if (delay < 0)
			delay += azx_dev->bufsize;
		if (delay >= azx_dev->period_bytes) {
2419
			snd_printk(KERN_WARNING SFX
2420
				   "%s: Unstable LPIB (%d >= %d); "
2421
				   "disabling LPIB delay counting\n",
2422
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2423 2424
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2425
		}
2426
		delay = bytes_to_frames(substream->runtime, delay);
2427
	}
2428 2429 2430 2431 2432 2433 2434 2435

	if (substream->runtime) {
		if (hinfo->ops.get_delay)
			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
						      substream);
		substream->runtime->delay = delay;
	}

2436
	trace_azx_get_position(chip, azx_dev, pos, delay);
2437 2438 2439 2440 2441 2442 2443 2444 2445
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2446
			       azx_get_position(chip, azx_dev, false));
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2460
	u32 wallclk;
2461 2462
	unsigned int pos;

2463 2464
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2465 2466
		return -1;	/* bogus (too early) interrupt */

2467
	pos = azx_get_position(chip, azx_dev, true);
2468

2469 2470
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2471
		return -1; /* this shouldn't happen! */
2472
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2473 2474 2475
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2476
	azx_dev->start_wallclk += wallclk;
2477 2478 2479 2480 2481 2482 2483 2484 2485
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2486
	int i, pending, ok;
2487

2488 2489 2490 2491 2492 2493 2494 2495
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2496 2497 2498 2499 2500 2501 2502 2503 2504
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2505 2506
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2507 2508 2509 2510
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2511 2512
			} else if (ok < 0) {
				pending = 0;	/* too early */
2513 2514 2515 2516 2517 2518
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2519
		msleep(1);
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2532 2533
}

T
Takashi Iwai 已提交
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2548
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2549 2550 2551 2552 2553 2554 2555 2556
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2557
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2558
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2559
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2560 2561
};

2562
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2563
{
2564 2565
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2566
		list_del(&apcm->list);
2567 2568
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2569 2570
}

2571 2572
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2573
static int
2574 2575
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2576
{
2577
	struct azx *chip = bus->private_data;
2578
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2579
	struct azx_pcm *apcm;
2580
	int pcm_dev = cpcm->device;
2581
	unsigned int size;
2582
	int s, err;
L
Linus Torvalds 已提交
2583

2584 2585
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2586 2587
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2588 2589
			return -EBUSY;
		}
2590 2591 2592 2593
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2594 2595 2596
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2597
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2598
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2599 2600 2601
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2602
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2603 2604 2605
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2606 2607
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2608
	list_add_tail(&apcm->list, &chip->pcm_list);
2609 2610 2611 2612 2613 2614 2615
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2616 2617 2618
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2619
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2620
					      snd_dma_pci_data(chip->pci),
2621
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2622 2623 2624 2625 2626 2627
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2628
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2629 2630 2631 2632 2633 2634 2635 2636
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2637
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2638 2639 2640 2641
{
	int i;

	/* initialize each stream (aka device)
2642 2643
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2644
	 */
2645
	for (i = 0; i < chip->num_streams; i++) {
2646
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2647
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2660 2661
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2662 2663
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2664
			KBUILD_MODNAME, chip)) {
2665 2666 2667 2668 2669 2670 2671
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2672
	pci_intx(chip->pci, !chip->msi);
2673 2674 2675
	return 0;
}

L
Linus Torvalds 已提交
2676

2677 2678
static void azx_stop_chip(struct azx *chip)
{
2679
	if (!chip->initialized)
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
	azx_dev = azx_get_dsp_loader_dev(chip);

	dsp_lock(azx_dev);
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->running || azx_dev->locked) {
		spin_unlock_irq(&chip->reg_lock);
		err = -EBUSY;
		goto unlock;
	}
	azx_dev->prepared = 0;
	chip->saved_azx_dev = *azx_dev;
	azx_dev->locked = 1;
	spin_unlock_irq(&chip->reg_lock);
2730 2731 2732 2733 2734

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
				  snd_dma_pci_data(chip->pci),
				  byte_size, bufp);
	if (err < 0)
2735
		goto err_alloc;
2736

2737
	mark_pages_wc(chip, bufp, true);
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
2755
	dsp_unlock(azx_dev);
2756 2757 2758
	return azx_dev->stream_tag;

 error:
2759 2760
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
2761 2762 2763 2764 2765 2766 2767 2768
 err_alloc:
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
 unlock:
	dsp_unlock(azx_dev);
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2790
	if (!dmab->area || !azx_dev->locked)
2791 2792
		return;

2793
	dsp_lock(azx_dev);
2794 2795 2796 2797 2798 2799 2800 2801
	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2802
	mark_pages_wc(chip, dmab, false);
2803
	snd_dma_free_pages(dmab);
2804
	dmab->area = NULL;
2805

2806 2807 2808 2809 2810 2811
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
	dsp_unlock(azx_dev);
2812 2813 2814
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2815
#ifdef CONFIG_PM
2816
/* power-up/down the controller */
2817
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2818
{
2819
	struct azx *chip = bus->private_data;
2820

2821 2822 2823
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2824
	if (power_up)
2825 2826 2827
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2828
}
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2871
#endif /* CONFIG_PM */
2872

2873
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2874 2875 2876
/*
 * power management
 */
2877
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2878
{
2879 2880
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2881
	struct azx *chip = card->private_data;
2882
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2883

2884 2885 2886
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2887
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2888
	azx_clear_irq_pending(chip);
2889 2890
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2891
	if (chip->initialized)
2892
		snd_hda_suspend(chip->bus);
2893
	azx_stop_chip(chip);
2894
	if (chip->irq >= 0) {
2895
		free_irq(chip->irq, chip);
2896 2897
		chip->irq = -1;
	}
2898
	if (chip->msi)
2899
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2900 2901
	pci_disable_device(pci);
	pci_save_state(pci);
2902
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2903 2904 2905
	return 0;
}

2906
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2907
{
2908 2909
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2910
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2911

2912 2913 2914
	if (chip->disabled)
		return 0;

2915 2916
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2917 2918 2919 2920 2921 2922 2923
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2924 2925 2926 2927
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2928
		return -EIO;
2929
	azx_init_pci(chip);
2930

2931
	azx_init_chip(chip, 1);
2932

L
Linus Torvalds 已提交
2933
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2934
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2935 2936
	return 0;
}
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_stop_chip(chip);
	azx_clear_irq_pending(chip);
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_init_pci(chip);
	azx_init_chip(chip, 1);
	return 0;
}
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

2972 2973 2974 2975 2976
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2977
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
2978 2979
};

2980 2981 2982
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
2983
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
2984 2985


T
Takashi Iwai 已提交
2986 2987 2988 2989 2990 2991
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2992
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

3009 3010
static int azx_first_init(struct azx *chip);
static int azx_probe_continue(struct azx *chip);
3011

3012
#ifdef SUPPORT_VGA_SWITCHEROO
3013
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
3014 3015 3016 3017 3018 3019 3020 3021

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

3022
	wait_for_completion(&chip->probe_wait);
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
3046 3047
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
3048
		if (disabled) {
3049
			azx_suspend(&pci->dev);
3050
			chip->disabled = true;
3051
			if (snd_hda_lock_devices(chip->bus))
3052 3053
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
3054 3055 3056
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
3057
			azx_resume(&pci->dev);
3058 3059 3060 3061 3062 3063 3064 3065 3066
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

3067
	wait_for_completion(&chip->probe_wait);
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

3078
static void init_vga_switcheroo(struct azx *chip)
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

3095
static int register_vga_switcheroo(struct azx *chip)
3096
{
3097 3098
	int err;

3099 3100 3101 3102 3103
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
3104
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
3105 3106
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
3107 3108 3109 3110
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
	return 0;
3111 3112 3113 3114
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
3115
#define check_hdmi_disabled(pci)	false
3116 3117
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
3118 3119 3120
/*
 * destructor
 */
3121
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
3122
{
T
Takashi Iwai 已提交
3123 3124
	int i;

3125 3126
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
3127 3128
	azx_notifier_unregister(chip);

3129
	chip->init_failed = 1; /* to be sure */
3130
	complete_all(&chip->probe_wait);
3131

3132 3133 3134
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
3135 3136
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
3137 3138
	}

3139
	if (chip->initialized) {
3140
		azx_clear_irq_pending(chip);
3141
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
3142
			azx_stream_stop(chip, &chip->azx_dev[i]);
3143
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
3144 3145
	}

3146
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
3147
		free_irq(chip->irq, (void*)chip);
3148
	if (chip->msi)
3149
		pci_disable_msi(chip->pci);
3150 3151
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
3152

T
Takashi Iwai 已提交
3153 3154
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
3155 3156
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
3157
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
3158
			}
T
Takashi Iwai 已提交
3159
	}
T
Takashi Iwai 已提交
3160 3161
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
3162
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
3163 3164 3165
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
3166
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
3167
	}
3168 3169
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
3170
	pci_disable_device(chip->pci);
3171
	kfree(chip->azx_dev);
3172 3173 3174 3175
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
3176 3177 3178 3179 3180
	kfree(chip);

	return 0;
}

3181
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
3182 3183 3184 3185
{
	return azx_free(device->device_data);
}

3186
#ifdef SUPPORT_VGA_SWITCHEROO
3187 3188 3189
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
3190
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

3213
static bool check_hdmi_disabled(struct pci_dev *pci)
3214 3215 3216 3217 3218
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
3219
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
3220 3221 3222 3223 3224
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
3225
#endif /* SUPPORT_VGA_SWITCHEROO */
3226

3227 3228 3229
/*
 * white/black-listing for position_fix
 */
3230
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
3231 3232
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
3233
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
3234
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3235
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
3236
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
3237
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
3238
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
3239
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
3240
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3241
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3242
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3243
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3244
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3245 3246 3247
	{}
};

3248
static int check_position_fix(struct azx *chip, int fix)
3249 3250 3251
{
	const struct snd_pci_quirk *q;

3252
	switch (fix) {
3253
	case POS_FIX_AUTO:
3254 3255
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3256
	case POS_FIX_VIACOMBO:
3257
	case POS_FIX_COMBO:
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3268
	}
3269 3270

	/* Check VIA/ATI HD Audio Controller exist */
3271
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3272
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3273
		return POS_FIX_VIACOMBO;
3274 3275
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3276
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3277
		return POS_FIX_LPIB;
3278
	}
3279
	return POS_FIX_AUTO;
3280 3281
}

3282 3283 3284
/*
 * black-lists for probe_mask
 */
3285
static struct snd_pci_quirk probe_mask_list[] = {
3286 3287 3288 3289 3290 3291
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3292 3293
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3294 3295
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3296
	/* forced codec slots */
3297
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3298
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3299 3300
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3301 3302 3303
	{}
};

3304 3305
#define AZX_FORCE_CODEC_MASK	0x100

3306
static void check_probe_mask(struct azx *chip, int dev)
3307 3308 3309
{
	const struct snd_pci_quirk *q;

3310 3311
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3312 3313 3314 3315 3316 3317
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3318
			chip->codec_probe_mask = q->value;
3319 3320
		}
	}
3321 3322 3323 3324 3325 3326 3327 3328

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3329 3330
}

3331
/*
T
Takashi Iwai 已提交
3332
 * white/black-list for enable_msi
3333
 */
3334
static struct snd_pci_quirk msi_black_list[] = {
T
Takashi Iwai 已提交
3335
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3336
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3337
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3338
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3339
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3340 3341 3342
	{}
};

3343
static void check_msi(struct azx *chip)
3344 3345 3346
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3347 3348
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3349
		return;
T
Takashi Iwai 已提交
3350 3351 3352
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3353 3354 3355 3356 3357
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3358 3359 3360 3361
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3362 3363
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3364
		chip->msi = 0;
3365 3366 3367
	}
}

3368
/* check the snoop mode availability */
3369
static void azx_check_snoop_available(struct azx *chip)
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3389 3390 3391
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3392 3393 3394
	}

	if (snoop != chip->snoop) {
3395 3396
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3397 3398 3399
		chip->snoop = snoop;
	}
}
3400

L
Linus Torvalds 已提交
3401 3402 3403
/*
 * constructor
 */
3404 3405 3406
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3407
{
3408
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3409 3410
		.dev_free = azx_dev_free,
	};
3411 3412
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3413 3414

	*rchip = NULL;
3415

3416 3417
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3418 3419
		return err;

3420
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3421
	if (!chip) {
3422
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3423 3424 3425 3426 3427
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3428
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3429 3430 3431
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3432 3433
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3434
	check_msi(chip);
3435
	chip->dev_index = dev;
3436
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3437
	INIT_LIST_HEAD(&chip->pcm_list);
3438
	INIT_LIST_HEAD(&chip->list);
3439
	init_vga_switcheroo(chip);
3440
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3441

3442 3443
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3444 3445 3446 3447 3448 3449
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3450
	check_probe_mask(chip, dev);
3451

3452
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3453
	chip->snoop = hda_snoop;
3454
	azx_check_snoop_available(chip);
3455

3456 3457
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3458
		case AZX_DRIVER_ICH:
3459
		case AZX_DRIVER_PCH:
3460
			bdl_pos_adj[dev] = 1;
3461 3462
			break;
		default:
3463
			bdl_pos_adj[dev] = 32;
3464 3465 3466 3467
			break;
		}
	}

3468 3469
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3470 3471
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3472 3473 3474 3475 3476 3477 3478 3479
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

3480
static int azx_first_init(struct azx *chip)
3481 3482 3483 3484 3485 3486 3487
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3498
	err = pci_request_regions(pci, "ICH HD audio");
3499
	if (err < 0)
L
Linus Torvalds 已提交
3500
		return err;
3501
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3502

3503
	chip->addr = pci_resource_start(pci, 0);
3504
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3505
	if (chip->remap_addr == NULL) {
3506
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3507
		return -ENXIO;
L
Linus Torvalds 已提交
3508 3509
	}

3510 3511 3512
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3513

3514 3515
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3516 3517 3518 3519

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3520
	gcap = azx_readw(chip, GCAP);
3521
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3522

3523
	/* disable SB600 64bit support for safety */
3524
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3525 3526 3527 3528 3529 3530 3531 3532 3533 3534
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3535

3536 3537
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3538
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3539
		gcap &= ~ICH6_GCAP_64OK;
3540
	}
3541

3542
	/* disable buffer size rounding to 128-byte multiples if supported */
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3553

3554
	/* allow 64bit DMA address if supported by H/W */
3555
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3556
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3557
	else {
3558 3559
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3560
	}
3561

3562 3563 3564 3565 3566 3567
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3568 3569 3570 3571 3572 3573 3574 3575
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3576
		case AZX_DRIVER_ATIHDMI_NS:
3577 3578 3579
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3580
		case AZX_DRIVER_GENERIC:
3581 3582 3583 3584 3585
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3586
	}
3587 3588
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3589
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3590 3591
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3592
	if (!chip->azx_dev) {
3593
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3594
		return -ENOMEM;
3595 3596
	}

T
Takashi Iwai 已提交
3597
	for (i = 0; i < chip->num_streams; i++) {
3598
		dsp_lock_init(&chip->azx_dev[i]);
T
Takashi Iwai 已提交
3599 3600 3601 3602 3603
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3604
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3605
			return -ENOMEM;
T
Takashi Iwai 已提交
3606
		}
T
Takashi Iwai 已提交
3607
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3608
	}
3609
	/* allocate memory for the position buffer */
3610 3611 3612 3613
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3614
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3615
		return -ENOMEM;
L
Linus Torvalds 已提交
3616
	}
T
Takashi Iwai 已提交
3617
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3618
	/* allocate CORB/RIRB */
3619 3620
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3621
		return err;
L
Linus Torvalds 已提交
3622 3623 3624 3625 3626

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3627
	azx_init_pci(chip);
3628
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3629 3630

	/* codec detection */
3631
	if (!chip->codec_mask) {
3632
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3633
		return -ENODEV;
L
Linus Torvalds 已提交
3634 3635
	}

3636
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3637 3638 3639 3640 3641
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3642

L
Linus Torvalds 已提交
3643 3644 3645
	return 0;
}

3646 3647
static void power_down_all_codecs(struct azx *chip)
{
3648
#ifdef CONFIG_PM
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3659
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3660 3661 3662 3663 3664 3665 3666 3667
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3668 3669
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3685
#endif
3686

3687 3688
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3689
{
3690
	static int dev;
3691 3692
	struct snd_card *card;
	struct azx *chip;
3693
	bool probe_now;
3694
	int err;
L
Linus Torvalds 已提交
3695

3696 3697 3698 3699 3700 3701 3702
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3703 3704
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3705
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3706
		return err;
L
Linus Torvalds 已提交
3707 3708
	}

3709 3710
	snd_card_set_dev(card, &pci->dev);

3711
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3712 3713
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3714
	card->private_data = chip;
3715 3716 3717 3718 3719 3720

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3721
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3722 3723 3724 3725
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3726
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3727
			   pci_name(pci));
3728
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3729 3730 3731
		chip->disabled = true;
	}

3732
	probe_now = !chip->disabled;
3733 3734 3735 3736 3737
	if (probe_now) {
		err = azx_first_init(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3738

3739 3740
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3741 3742
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3743 3744 3745
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3746 3747
		if (err < 0)
			goto out_free;
3748
		probe_now = false; /* continued in azx_firmware_cb() */
3749 3750 3751
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3752
	if (probe_now) {
3753 3754 3755 3756 3757
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

3758 3759 3760
	if (pci_dev_run_wake(pci))
		pm_runtime_put_noidle(&pci->dev);

3761
	dev++;
3762
	complete_all(&chip->probe_wait);
3763 3764 3765 3766
	return 0;

out_free:
	snd_card_free(card);
3767
	pci_set_drvdata(pci, NULL);
3768 3769 3770
	return err;
}

3771
static int azx_probe_continue(struct azx *chip)
3772 3773 3774 3775
{
	int dev = chip->dev_index;
	int err;

3776 3777 3778 3779
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3780
	/* create codec instances */
3781
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3782 3783
	if (err < 0)
		goto out_free;
3784
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3785 3786 3787
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3788 3789
		if (err < 0)
			goto out_free;
3790
#ifndef CONFIG_PM
3791 3792
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3793
#endif
3794 3795
	}
#endif
3796
	if ((probe_only[dev] & 1) == 0) {
3797 3798 3799 3800
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3801 3802

	/* create PCM streams */
3803
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3804 3805
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3806 3807

	/* create mixer controls */
3808
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3809 3810
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3811

3812
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3813 3814
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3815

3816 3817
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3818
	azx_notifier_register(chip);
3819
	azx_add_card_list(chip);
L
Linus Torvalds 已提交
3820

3821 3822
	return 0;

W
Wu Fengguang 已提交
3823
out_free:
3824
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3825
	return err;
L
Linus Torvalds 已提交
3826 3827
}

3828
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3829
{
3830
	struct snd_card *card = pci_get_drvdata(pci);
3831 3832 3833 3834

	if (pci_dev_run_wake(pci))
		pm_runtime_get_noresume(&pci->dev);

3835 3836
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3837 3838 3839 3840
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3841
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3842
	/* CPT */
3843
	{ PCI_DEVICE(0x8086, 0x1c20),
3844
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3845
	/* PBG */
3846
	{ PCI_DEVICE(0x8086, 0x1d20),
3847
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3848
	/* Panther Point */
3849
	{ PCI_DEVICE(0x8086, 0x1e20),
3850
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3851 3852
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3853
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3854 3855 3856 3857 3858
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3859 3860
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3861
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3862 3863
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3864
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3865
	/* Haswell */
3866 3867
	{ PCI_DEVICE(0x8086, 0x0a0c),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3868
	{ PCI_DEVICE(0x8086, 0x0c0c),
3869
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3870
	{ PCI_DEVICE(0x8086, 0x0d0c),
3871
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3872 3873
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3874
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3875
	/* Poulsbo */
3876
	{ PCI_DEVICE(0x8086, 0x811b),
3877 3878
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
3879
	{ PCI_DEVICE(0x8086, 0x080a),
3880
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3881
	/* ICH */
3882
	{ PCI_DEVICE(0x8086, 0x2668),
3883 3884
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3885
	{ PCI_DEVICE(0x8086, 0x27d8),
3886 3887
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3888
	{ PCI_DEVICE(0x8086, 0x269a),
3889 3890
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3891
	{ PCI_DEVICE(0x8086, 0x284b),
3892 3893
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3894
	{ PCI_DEVICE(0x8086, 0x293e),
3895 3896
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3897
	{ PCI_DEVICE(0x8086, 0x293f),
3898 3899
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3900
	{ PCI_DEVICE(0x8086, 0x3a3e),
3901 3902
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3903
	{ PCI_DEVICE(0x8086, 0x3a6e),
3904 3905
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3906 3907 3908 3909
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3910
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3911 3912 3913 3914 3915 3916 3917 3918
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3919
	/* ATI HDMI */
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3948 3949 3950 3951 3952 3953 3954 3955
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3956
	/* VIA VT8251/VT8237A */
3957 3958
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3959 3960 3961 3962
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3963 3964 3965 3966 3967
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3968 3969 3970
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3971
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3972
	/* Teradici */
3973 3974
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3975 3976
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3977
	/* Creative X-Fi (CA0110-IBG) */
3978 3979 3980 3981 3982
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3983 3984 3985 3986 3987
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3988 3989 3990
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3991
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3992
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3993 3994
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3995 3996
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3997
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3998
#endif
3999 4000
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
4001 4002
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
4003
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
4004 4005 4006
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4007
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
4008 4009 4010
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4011
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
4012 4013 4014 4015 4016
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
4017
static struct pci_driver azx_driver = {
4018
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
4019 4020
	.id_table = azx_ids,
	.probe = azx_probe,
4021
	.remove = azx_remove,
4022 4023 4024
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
4025 4026
};

4027
module_pci_driver(azx_driver);