iwl-tx.c 44.0 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28 29
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/

30
#include <linux/etherdevice.h>
31 32 33 34 35 36 37 38
#include <net/mac80211.h>
#include "iwl-eeprom.h"
#include "iwl-dev.h"
#include "iwl-core.h"
#include "iwl-sta.h"
#include "iwl-io.h"
#include "iwl-helpers.h"

39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
static const u16 default_tid_to_tx_fifo[] = {
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC0,
	IWL_TX_FIFO_AC0,
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_AC3
};

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
				    struct iwl_dma_ptr *ptr, size_t size)
{
	ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

	pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
{
	u32 reg = 0;
	int ret = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
		return ret;

	/* if we're trying to save power */
	if (test_bit(STATUS_POWER_PMI, &priv->status)) {
		/* wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part. */
		reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
99
			IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
			iwl_set_bit(priv, CSR_GP_CNTRL,
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
			return ret;
		}

		iwl_write_direct32(priv, HBUS_TARG_WRPTR,
				     txq->q.write_ptr | (txq_id << 8));

	/* else not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx). */
	} else
		iwl_write32(priv, HBUS_TARG_WRPTR,
			    txq->q.write_ptr | (txq_id << 8));

	txq->need_update = 0;

	return ret;
}
EXPORT_SYMBOL(iwl_txq_update_write_ptr);


121 122 123 124 125 126 127 128
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
129
void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
130
{
131
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
132
	struct iwl_queue *q = &txq->q;
133
	struct pci_dev *dev = priv->pci_dev;
W
Wey-Yi Guy 已提交
134
	int i;
135 136 137 138 139 140 141

	if (q->n_bd == 0)
		return;

	/* first, empty all BD's */
	for (; q->write_ptr != q->read_ptr;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
142
		priv->cfg->ops->lib->txq_free_tfd(priv, txq);
143 144

	/* De-alloc array of command/tx buffers */
145
	for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
146
		kfree(txq->cmd[i]);
147 148 149

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd)
150
		pci_free_consistent(dev, priv->hw_params.tfd_size *
T
Tomas Winkler 已提交
151
				    txq->q.n_bd, txq->tfds, txq->q.dma_addr);
152 153 154 155 156

	/* De-alloc array of per-TFD driver data */
	kfree(txq->txb);
	txq->txb = NULL;

J
Johannes Berg 已提交
157 158 159 160 161 162
	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

163 164 165
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}
166
EXPORT_SYMBOL(iwl_tx_queue_free);
167 168 169 170 171 172 173 174 175

/**
 * iwl_cmd_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
176
void iwl_cmd_queue_free(struct iwl_priv *priv)
177 178 179 180
{
	struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
	struct iwl_queue *q = &txq->q;
	struct pci_dev *dev = priv->pci_dev;
W
Wey-Yi Guy 已提交
181
	int i;
182 183 184 185 186 187 188 189 190 191

	if (q->n_bd == 0)
		return;

	/* De-alloc array of command/tx buffers */
	for (i = 0; i <= TFD_CMD_SLOTS; i++)
		kfree(txq->cmd[i]);

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd)
192
		pci_free_consistent(dev, priv->hw_params.tfd_size *
T
Tomas Winkler 已提交
193
				    txq->q.n_bd, txq->tfds, txq->q.dma_addr);
194

195 196 197 198 199 200
	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

201 202 203
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}
204 205
EXPORT_SYMBOL(iwl_cmd_queue_free);

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 * See more detailed info in iwl-4965-hw.h.
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}
EXPORT_SYMBOL(iwl_queue_space);


247 248 249
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
250
static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
			  int count, int slots_num, u32 id)
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
	BUG_ON(!is_power_of_2(count));

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
	BUG_ON(!is_power_of_2(slots_num));

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

/**
 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
 */
static int iwl_tx_queue_alloc(struct iwl_priv *priv,
282
			      struct iwl_tx_queue *txq, u32 id)
283 284
{
	struct pci_dev *dev = priv->pci_dev;
285
	size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
286 287 288 289 290 291 292

	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
	if (id != IWL_CMD_QUEUE_NUM) {
		txq->txb = kmalloc(sizeof(txq->txb[0]) *
				   TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
		if (!txq->txb) {
293
			IWL_ERR(priv, "kmalloc for auxiliary BD "
294 295 296
				  "structures failed\n");
			goto error;
		}
297
	} else {
298
		txq->txb = NULL;
299
	}
300 301 302

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
303
	txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
304

T
Tomas Winkler 已提交
305
	if (!txq->tfds) {
306
		IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
		goto error;
	}
	txq->q.id = id;

	return 0;

 error:
	kfree(txq->txb);
	txq->txb = NULL;

	return -ENOMEM;
}

/**
 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
 */
323 324
int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
		      int slots_num, u32 txq_id)
325
{
326
	int i, len;
327
	int ret;
J
Johannes Berg 已提交
328
	int actual_slots = slots_num;
329 330 331 332 333 334 335 336 337

	/*
	 * Alloc buffer array for commands (Tx or other types of commands).
	 * For the command queue (#4), allocate command space + one big
	 * command for scan, since scan command is very huge; the system will
	 * not have two scans at the same time, so only one is needed.
	 * For normal Tx queues (all other queues), no super-size command
	 * space is needed.
	 */
J
Johannes Berg 已提交
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
	if (txq_id == IWL_CMD_QUEUE_NUM)
		actual_slots++;

	txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
			    GFP_KERNEL);
	txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
			   GFP_KERNEL);

	if (!txq->meta || !txq->cmd)
		goto out_free_arrays;

	len = sizeof(struct iwl_device_cmd);
	for (i = 0; i < actual_slots; i++) {
		/* only happens for cmd queue */
		if (i == slots_num)
			len += IWL_MAX_SCAN_SIZE;
354

355
		txq->cmd[i] = kmalloc(len, GFP_KERNEL);
356
		if (!txq->cmd[i])
357
			goto err;
358
	}
359 360

	/* Alloc driver data array and TFD circular buffer */
361 362 363
	ret = iwl_tx_queue_alloc(priv, txq, txq_id);
	if (ret)
		goto err;
364 365 366

	txq->need_update = 0;

367 368 369 370 371 372 373
	/*
	 * Aggregation TX queues will get their ID when aggregation begins;
	 * they overwrite the setting done here. The command FIFO doesn't
	 * need an swq_id so don't set one to catch errors, all others can
	 * be set up to the identity mapping.
	 */
	if (txq_id != IWL_CMD_QUEUE_NUM)
374 375
		txq->swq_id = txq_id;

376 377 378 379 380 381 382 383
	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
	iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);

	/* Tell device where to find queue */
384
	priv->cfg->ops->lib->txq_init(priv, txq);
385 386

	return 0;
387
err:
J
Johannes Berg 已提交
388
	for (i = 0; i < actual_slots; i++)
389
		kfree(txq->cmd[i]);
J
Johannes Berg 已提交
390 391 392
out_free_arrays:
	kfree(txq->meta);
	kfree(txq->cmd);
393 394

	return -ENOMEM;
395
}
396 397
EXPORT_SYMBOL(iwl_tx_queue_init);

398 399 400 401 402 403 404 405 406 407
/**
 * iwl_hw_txq_ctx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
{
	int txq_id;

	/* Tx queues */
408 409 410 411 412 413 414
	if (priv->txq)
		for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
		     txq_id++)
			if (txq_id == IWL_CMD_QUEUE_NUM)
				iwl_cmd_queue_free(priv);
			else
				iwl_tx_queue_free(priv, txq_id);
415 416 417
	iwl_free_dma_ptr(priv, &priv->kw);

	iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
418 419 420

	/* free tx queue structure */
	iwl_free_txq_mem(priv);
421 422 423
}
EXPORT_SYMBOL(iwl_hw_txq_ctx_free);

424 425
/**
 * iwl_txq_ctx_reset - Reset TX queue context
T
Tomas Winkler 已提交
426
 * Destroys all DMA structures and initialize them again
427 428 429 430 431 432 433 434
 *
 * @param priv
 * @return error code
 */
int iwl_txq_ctx_reset(struct iwl_priv *priv)
{
	int ret = 0;
	int txq_id, slots_num;
435
	unsigned long flags;
436 437 438 439

	/* Free all tx/cmd queues and keep-warm buffer */
	iwl_hw_txq_ctx_free(priv);

440 441 442
	ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
				priv->hw_params.scd_bc_tbls_size);
	if (ret) {
443
		IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
444 445
		goto error_bc_tbls;
	}
446
	/* Alloc keep-warm buffer */
447
	ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
448
	if (ret) {
449
		IWL_ERR(priv, "Keep Warm allocation failed\n");
450 451
		goto error_kw;
	}
452 453 454 455 456 457

	/* allocate tx queue structure */
	ret = iwl_alloc_txq_mem(priv);
	if (ret)
		goto error;

458
	spin_lock_irqsave(&priv->lock, flags);
459 460

	/* Turn off all Tx DMA fifos */
461 462
	priv->cfg->ops->lib->txq_set_sched(priv, 0);

463 464 465
	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);

466 467 468
	spin_unlock_irqrestore(&priv->lock, flags);

	/* Alloc and init all Tx queues, including the command queue (#4) */
469 470 471 472 473 474
	for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
		slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
		ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
				       txq_id);
		if (ret) {
475
			IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
476 477 478 479 480 481 482 483
			goto error;
		}
	}

	return ret;

 error:
	iwl_hw_txq_ctx_free(priv);
484
	iwl_free_dma_ptr(priv, &priv->kw);
485
 error_kw:
486 487
	iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
 error_bc_tbls:
488 489
	return ret;
}
490

491 492 493 494 495
/**
 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
 */
void iwl_txq_ctx_stop(struct iwl_priv *priv)
{
496
	int ch;
497 498 499 500 501 502 503 504
	unsigned long flags;

	/* Turn off all Tx DMA fifos */
	spin_lock_irqsave(&priv->lock, flags);

	priv->cfg->ops->lib->txq_set_sched(priv, 0);

	/* Stop each Tx DMA channel, and wait for it to be idle */
505 506
	for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
		iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
507
		iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
508
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
509
				    1000);
510 511 512 513 514 515 516
	}
	spin_unlock_irqrestore(&priv->lock, flags);

	/* Deallocate memory for all Tx queues */
	iwl_hw_txq_ctx_free(priv);
}
EXPORT_SYMBOL(iwl_txq_ctx_stop);
517 518 519 520 521 522

/*
 * handle build REPLY_TX command notification.
 */
static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
				  struct iwl_tx_cmd *tx_cmd,
523
				  struct ieee80211_tx_info *info,
524
				  struct ieee80211_hdr *hdr,
525
				  u8 std_id)
526
{
527
	__le16 fc = hdr->frame_control;
528 529 530
	__le32 tx_flags = tx_cmd->tx_flags;

	tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
531
	if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
532
		tx_flags |= TX_CMD_FLG_ACK_MSK;
533
		if (ieee80211_is_mgmt(fc))
534
			tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
535
		if (ieee80211_is_probe_resp(fc) &&
536 537 538 539 540 541 542
		    !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
			tx_flags |= TX_CMD_FLG_TSF_MSK;
	} else {
		tx_flags &= (~TX_CMD_FLG_ACK_MSK);
		tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
	}

543
	if (ieee80211_is_back_req(fc))
544 545 546 547
		tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;


	tx_cmd->sta_id = std_id;
548
	if (ieee80211_has_morefrags(fc))
549 550
		tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;

551 552
	if (ieee80211_is_data_qos(fc)) {
		u8 *qc = ieee80211_get_qos_ctl(hdr);
553 554 555 556 557 558
		tx_cmd->tid_tspec = qc[0] & 0xf;
		tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
	} else {
		tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
	}

559
	priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
560 561 562 563 564

	if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
		tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;

	tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
565 566
	if (ieee80211_is_mgmt(fc)) {
		if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
			tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
		else
			tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
	} else {
		tx_cmd->timeout.pm_frame_timeout = 0;
	}

	tx_cmd->driver_txop = 0;
	tx_cmd->tx_flags = tx_flags;
	tx_cmd->next_frame_len = 0;
}

#define RTS_HCCA_RETRY_LIMIT		3
#define RTS_DFAULT_RETRY_LIMIT		60

static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
			      struct iwl_tx_cmd *tx_cmd,
584
			      struct ieee80211_tx_info *info,
585
			      __le16 fc, int is_hcca)
586
{
587
	u32 rate_flags;
T
Tomas Winkler 已提交
588
	int rate_idx;
589 590
	u8 rts_retry_limit;
	u8 data_retry_limit;
591
	u8 rate_plcp;
592

593
	/* Set retry limit on DATA packets and Probe Responses*/
594
	if (ieee80211_is_probe_resp(fc))
595 596 597 598
		data_retry_limit = 3;
	else
		data_retry_limit = IWL_DEFAULT_TX_RETRY;
	tx_cmd->data_retry_limit = data_retry_limit;
599

600 601 602 603 604 605
	/* Set retry limit on RTS packets */
	rts_retry_limit = (is_hcca) ?  RTS_HCCA_RETRY_LIMIT :
		RTS_DFAULT_RETRY_LIMIT;
	if (data_retry_limit < rts_retry_limit)
		rts_retry_limit = data_retry_limit;
	tx_cmd->rts_retry_limit = rts_retry_limit;
606

607 608
	/* DATA packets will use the uCode station table for rate/antenna
	 * selection */
609 610 611
	if (ieee80211_is_data(fc)) {
		tx_cmd->initial_rate_index = 0;
		tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
		return;
	}

	/**
	 * If the current TX rate stored in mac80211 has the MCS bit set, it's
	 * not really a TX rate.  Thus, we use the lowest supported rate for
	 * this band.  Also use the lowest supported rate if the stored rate
	 * index is invalid.
	 */
	rate_idx = info->control.rates[0].idx;
	if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
			(rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
		rate_idx = rate_lowest_index(&priv->bands[info->band],
				info->control.sta);
	/* For 5 GHZ band, remap mac80211 rate indices into driver indices */
	if (info->band == IEEE80211_BAND_5GHZ)
		rate_idx += IWL_FIRST_OFDM_RATE;
	/* Get PLCP rate for tx_cmd->rate_n_flags */
	rate_plcp = iwl_rates[rate_idx].plcp;
	/* Zero out flags for this packet */
	rate_flags = 0;
633

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	/* Set CCK flag as needed */
	if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
		rate_flags |= RATE_MCS_CCK_MSK;

	/* Set up RTS and CTS flags for certain packets */
	switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
	case cpu_to_le16(IEEE80211_STYPE_AUTH):
	case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
	case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
	case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
		if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
			tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
			tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
		}
		break;
	default:
		break;
651 652
	}

653 654 655 656 657
	/* Set up antennas */
	priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
	rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);

	/* Set the rate in the TX cmd */
658
	tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
659 660 661
}

static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
662
				      struct ieee80211_tx_info *info,
663 664 665 666
				      struct iwl_tx_cmd *tx_cmd,
				      struct sk_buff *skb_frag,
				      int sta_id)
{
667
	struct ieee80211_key_conf *keyconf = info->control.hw_key;
668

669
	switch (keyconf->alg) {
670 671
	case ALG_CCMP:
		tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
672
		memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
673
		if (info->flags & IEEE80211_TX_CTL_AMPDU)
674
			tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
675
		IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
676 677 678 679
		break;

	case ALG_TKIP:
		tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
680
		ieee80211_get_tkip_key(keyconf, skb_frag,
681
			IEEE80211_TKIP_P2_KEY, tx_cmd->key);
682
		IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
683 684 685 686
		break;

	case ALG_WEP:
		tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
687 688 689 690 691 692
			(keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);

		if (keyconf->keylen == WEP_KEY_LEN_128)
			tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;

		memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
693

694
		IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
695
			     "with key %d\n", keyconf->keyidx);
696 697 698
		break;

	default:
T
Tomas Winkler 已提交
699
		IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
700 701 702 703 704 705 706
		break;
	}
}

/*
 * start REPLY_TX command process
 */
707
int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
708 709
{
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
710
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
T
Tomas Winkler 已提交
711 712
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
J
Johannes Berg 已提交
713 714
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
T
Tomas Winkler 已提交
715 716
	struct iwl_tx_cmd *tx_cmd;
	int swq_id, txq_id;
717 718 719
	dma_addr_t phys_addr;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
J
Johannes Berg 已提交
720
	u16 len, len_org, firstlen, secondlen;
721
	u16 seq_number = 0;
722
	__le16 fc;
723
	u8 hdr_len;
T
Tomas Winkler 已提交
724
	u8 sta_id;
725 726 727 728 729 730 731 732
	u8 wait_write_ptr = 0;
	u8 tid = 0;
	u8 *qc = NULL;
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&priv->lock, flags);
	if (iwl_is_rfkill(priv)) {
733
		IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
734 735 736
		goto drop_unlock;
	}

737
	fc = hdr->frame_control;
738 739 740

#ifdef CONFIG_IWLWIFI_DEBUG
	if (ieee80211_is_auth(fc))
741
		IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
742
	else if (ieee80211_is_assoc_req(fc))
743
		IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
744
	else if (ieee80211_is_reassoc_req(fc))
745
		IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
746 747
#endif

748
	/* drop all non-injected data frame if we are not associated */
749
	if (ieee80211_is_data(fc) &&
750
	    !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
751
	    (!iwl_is_associated(priv) ||
752
	     ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
753
	     !priv->assoc_station_added)) {
754
		IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
755 756 757
		goto drop_unlock;
	}

758
	hdr_len = ieee80211_hdrlen(fc);
759 760

	/* Find (or create) index into station table for destination station */
761 762 763 764
	if (info->flags & IEEE80211_TX_CTL_INJECTED)
		sta_id = priv->hw_params.bcast_sta_id;
	else
		sta_id = iwl_get_sta_id(priv, hdr);
765
	if (sta_id == IWL_INVALID_STATION) {
766
		IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
J
Johannes Berg 已提交
767
			       hdr->addr1);
J
Johannes Berg 已提交
768
		goto drop_unlock;
769 770
	}

771
	IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
772

773
	txq_id = skb_get_queue_mapping(skb);
774 775
	if (ieee80211_is_data_qos(fc)) {
		qc = ieee80211_get_qos_ctl(hdr);
776
		tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
777 778
		if (unlikely(tid >= MAX_TID_COUNT))
			goto drop_unlock;
T
Tomas Winkler 已提交
779 780 781
		seq_number = priv->stations[sta_id].tid[tid].seq_number;
		seq_number &= IEEE80211_SCTL_SEQ;
		hdr->seq_ctrl = hdr->seq_ctrl &
782
				cpu_to_le16(IEEE80211_SCTL_FRAG);
T
Tomas Winkler 已提交
783
		hdr->seq_ctrl |= cpu_to_le16(seq_number);
784 785
		seq_number += 0x10;
		/* aggregation is on for this <sta,tid> */
786
		if (info->flags & IEEE80211_TX_CTL_AMPDU)
787 788 789 790
			txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
	}

	txq = &priv->txq[txq_id];
791
	swq_id = txq->swq_id;
792 793
	q = &txq->q;

J
Johannes Berg 已提交
794 795 796 797 798
	if (unlikely(iwl_queue_space(q) < q->high_mark))
		goto drop_unlock;

	if (ieee80211_is_data_qos(fc))
		priv->stations[sta_id].tid[tid].tfds_in_queue++;
799 800 801 802 803 804

	/* Set up driver data for this TFD */
	memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
	txq->txb[q->write_ptr].skb[0] = skb;

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
805
	out_cmd = txq->cmd[q->write_ptr];
J
Johannes Berg 已提交
806
	out_meta = &txq->meta[q->write_ptr];
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	tx_cmd = &out_cmd->cmd.tx;
	memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
	memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));

	/*
	 * Set up the Tx-command (not MAC!) header.
	 * Store the chosen Tx queue and TFD index within the sequence field;
	 * after Tx, uCode's Tx response will return this value so driver can
	 * locate the frame within the tx queue and do post-tx processing.
	 */
	out_cmd->hdr.cmd = REPLY_TX;
	out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));

	/* Copy MAC header from skb into command buffer */
	memcpy(tx_cmd->hdr, hdr, hdr_len);

R
Reinette Chatre 已提交
824 825 826 827 828 829 830 831 832 833

	/* Total # bytes to be transmitted */
	len = (u16)skb->len;
	tx_cmd->len = cpu_to_le16(len);

	if (info->control.hw_key)
		iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);

	/* TODO need this for burst mode later on */
	iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
834
	iwl_dbg_log_tx_data_frame(priv, len, hdr);
R
Reinette Chatre 已提交
835 836

	/* set is_hcca to 0; it probably will never be implemented */
837
	iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
R
Reinette Chatre 已提交
838

839
	iwl_update_stats(priv, true, fc, len);
840 841 842 843 844 845 846 847 848 849 850 851 852
	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;

	len_org = len;
J
Johannes Berg 已提交
853
	firstlen = len = (len + 3) & ~3;
854 855 856 857 858 859

	if (len_org != len)
		len_org = 1;
	else
		len_org = 0;

R
Reinette Chatre 已提交
860 861 862 863
	/* Tell NIC about any 2-byte padding after MAC header */
	if (len_org)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

864 865
	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
T
Tomas Winkler 已提交
866
	txcmd_phys = pci_map_single(priv->pci_dev,
R
Reinette Chatre 已提交
867
				    &out_cmd->hdr, len,
868
				    PCI_DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
869 870
	pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
	pci_unmap_len_set(out_meta, len, len);
871 872
	/* Add buffer containing Tx command and MAC(!) header to TFD's
	 * first entry */
873 874
	priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
						   txcmd_phys, len, 1, 0);
875

R
Reinette Chatre 已提交
876 877 878 879 880 881 882 883
	if (!ieee80211_has_morefrags(hdr->frame_control)) {
		txq->need_update = 1;
		if (qc)
			priv->stations[sta_id].tid[tid].seq_number = seq_number;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}
884 885 886

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
J
Johannes Berg 已提交
887
	secondlen = len = skb->len - hdr_len;
888 889 890
	if (len) {
		phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
					   len, PCI_DMA_TODEVICE);
891 892 893
		priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
							   phys_addr, len,
							   0, 0);
894 895 896
	}

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
R
Reinette Chatre 已提交
897 898 899 900 901 902 903
				offsetof(struct iwl_tx_cmd, scratch);

	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	/* take back ownership of DMA buffer to enable update */
	pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
				    len, PCI_DMA_BIDIRECTIONAL);
904
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
T
Tomas Winkler 已提交
905
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
906

907 908 909
	IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
		     le16_to_cpu(out_cmd->hdr.sequence));
	IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
910 911
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
912 913

	/* Set up entry for this TFD in Tx byte-count array */
914 915
	if (info->flags & IEEE80211_TX_CTL_AMPDU)
		priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
R
Reinette Chatre 已提交
916 917 918 919
						     le16_to_cpu(tx_cmd->len));

	pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
				       len, PCI_DMA_BIDIRECTIONAL);
920

J
Johannes Berg 已提交
921 922 923 924 925 926
	trace_iwlwifi_dev_tx(priv,
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &out_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

927 928 929 930 931 932 933 934
	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
	ret = iwl_txq_update_write_ptr(priv, txq);
	spin_unlock_irqrestore(&priv->lock, flags);

	if (ret)
		return ret;

935
	if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
936 937 938 939 940
		if (wait_write_ptr) {
			spin_lock_irqsave(&priv->lock, flags);
			txq->need_update = 1;
			iwl_txq_update_write_ptr(priv, txq);
			spin_unlock_irqrestore(&priv->lock, flags);
941
		} else {
942
			iwl_stop_queue(priv, txq->swq_id);
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
		}
	}

	return 0;

drop_unlock:
	spin_unlock_irqrestore(&priv->lock, flags);
	return -1;
}
EXPORT_SYMBOL(iwl_tx_skb);

/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
{
	struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
969 970
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
971 972
	dma_addr_t phys_addr;
	unsigned long flags;
T
Tomas Winkler 已提交
973 974 975
	int len, ret;
	u32 idx;
	u16 fix_size;
976 977 978 979 980 981 982 983

	cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
	fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));

	/* If any of the command structures end up being larger than
	 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
	 * we will need to increase the size of the TFD entries */
	BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
J
Johannes Berg 已提交
984
	       !(cmd->flags & CMD_SIZE_HUGE));
985

986
	if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
987 988
		IWL_WARN(priv, "Not sending command - %s KILL\n",
			 iwl_is_rfkill(priv) ? "RF" : "CT");
989 990 991
		return -EIO;
	}

J
Johannes Berg 已提交
992
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
993
		IWL_ERR(priv, "No space for Tx\n");
994 995 996 997 998 999
		if (iwl_within_ct_kill_margin(priv))
			iwl_tt_enter_ct_kill(priv);
		else {
			IWL_ERR(priv, "Restarting adapter due to queue full\n");
			queue_work(priv->workqueue, &priv->restart);
		}
1000 1001 1002 1003 1004
		return -ENOSPC;
	}

	spin_lock_irqsave(&priv->hcmd_lock, flags);

J
Johannes Berg 已提交
1005
	idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
1006
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
1007 1008
	out_meta = &txq->meta[idx];

1009
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1010 1011 1012 1013 1014
	out_meta->flags = cmd->flags;
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
	if (cmd->flags & CMD_ASYNC)
		out_meta->callback = cmd->callback;
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

	out_cmd->hdr.cmd = cmd->id;
	memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);

	/* At this point, the out_cmd now has all of the incoming cmd
	 * information */

	out_cmd->hdr.flags = 0;
	out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
			INDEX_TO_SEQ(q->write_ptr));
J
Johannes Berg 已提交
1025
	if (cmd->flags & CMD_SIZE_HUGE)
1026
		out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
J
Johannes Berg 已提交
1027
	len = sizeof(struct iwl_device_cmd);
R
Reinette Chatre 已提交
1028
	len += (idx == TFD_CMD_SLOTS) ?  IWL_MAX_SCAN_SIZE : 0;
T
Tomas Winkler 已提交
1029

1030

1031 1032 1033 1034
#ifdef CONFIG_IWLWIFI_DEBUG
	switch (out_cmd->hdr.cmd) {
	case REPLY_TX_LINK_QUALITY_CMD:
	case SENSITIVITY_CMD:
1035
		IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
1036 1037 1038 1039 1040 1041 1042
				"%d bytes at %d[%d]:%d\n",
				get_cmd_string(out_cmd->hdr.cmd),
				out_cmd->hdr.cmd,
				le16_to_cpu(out_cmd->hdr.sequence), fix_size,
				q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
				break;
	default:
1043
		IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
1044 1045 1046 1047 1048 1049 1050
				"%d bytes at %d[%d]:%d\n",
				get_cmd_string(out_cmd->hdr.cmd),
				out_cmd->hdr.cmd,
				le16_to_cpu(out_cmd->hdr.sequence), fix_size,
				q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
	}
#endif
1051 1052
	txq->need_update = 1;

1053 1054 1055
	if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
		/* Set up entry in queue's byte count circular buffer */
		priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
1056

R
Reinette Chatre 已提交
1057 1058
	phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
				   fix_size, PCI_DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
1059 1060
	pci_unmap_addr_set(out_meta, mapping, phys_addr);
	pci_unmap_len_set(out_meta, len, fix_size);
R
Reinette Chatre 已提交
1061

J
Johannes Berg 已提交
1062 1063
	trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);

R
Reinette Chatre 已提交
1064 1065 1066 1067
	priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
						   phys_addr, fix_size, 1,
						   U32_PAD(cmd->len));

1068 1069 1070 1071 1072 1073 1074 1075
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
	ret = iwl_txq_update_write_ptr(priv, txq);

	spin_unlock_irqrestore(&priv->hcmd_lock, flags);
	return ret ? ret : idx;
}

1076 1077 1078 1079 1080 1081 1082 1083
int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	struct iwl_tx_info *tx_info;
	int nfreed = 0;

	if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
1084
		IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1085 1086 1087 1088 1089
			  "is out of range [0-%d] %d %d.\n", txq_id,
			  index, q->n_bd, q->write_ptr, q->read_ptr);
		return 0;
	}

T
Tomas Winkler 已提交
1090 1091 1092
	for (index = iwl_queue_inc_wrap(index, q->n_bd);
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1093 1094 1095 1096 1097

		tx_info = &txq->txb[txq->q.read_ptr];
		ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
		tx_info->skb[0] = NULL;

1098 1099 1100
		if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
			priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);

1101
		priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
		nfreed++;
	}
	return nfreed;
}
EXPORT_SYMBOL(iwl_tx_queue_reclaim);


/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
T
Tomas Winkler 已提交
1116 1117
static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
				   int idx, int cmd_idx)
1118 1119 1120 1121 1122
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

T
Tomas Winkler 已提交
1123
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
1124
		IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1125
			  "is out of range [0-%d] %d %d.\n", txq_id,
T
Tomas Winkler 已提交
1126
			  idx, q->n_bd, q->write_ptr, q->read_ptr);
1127 1128 1129
		return;
	}

T
Tomas Winkler 已提交
1130 1131
	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1132

T
Tomas Winkler 已提交
1133
		if (nfreed++ > 0) {
1134
			IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
1135 1136 1137
					q->write_ptr, q->read_ptr);
			queue_work(priv->workqueue, &priv->restart);
		}
1138

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
{
Z
Zhu Yi 已提交
1152
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1153 1154 1155 1156
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
1157
	bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
J
Johannes Berg 已提交
1158 1159
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1160 1161 1162 1163

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1164
	if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
1165 1166 1167 1168
		 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
		  txq_id, sequence,
		  priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
		  priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1169
		iwl_print_hex_error(priv, pkt, 32);
1170
		return;
1171
	}
1172 1173

	cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
1174
	cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
J
Johannes Berg 已提交
1175
	meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
1176

R
Reinette Chatre 已提交
1177 1178 1179 1180 1181
	pci_unmap_single(priv->pci_dev,
			 pci_unmap_addr(meta, mapping),
			 pci_unmap_len(meta, len),
			 PCI_DMA_BIDIRECTIONAL);

1182
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1183
	if (meta->flags & CMD_WANT_SKB) {
Z
Zhu Yi 已提交
1184 1185
		meta->source->reply_page = (unsigned long)rxb_addr(rxb);
		rxb->page = NULL;
1186
	} else if (meta->callback)
Z
Zhu Yi 已提交
1187
		meta->callback(priv, cmd, pkt);
1188

T
Tomas Winkler 已提交
1189
	iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
1190

J
Johannes Berg 已提交
1191
	if (!(meta->flags & CMD_ASYNC)) {
1192 1193 1194 1195 1196 1197
		clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
		wake_up_interruptible(&priv->wait_command_queue);
	}
}
EXPORT_SYMBOL(iwl_tx_cmd_complete);

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
/*
 * Find first available (lowest unused) Tx Queue, mark it "active".
 * Called only when finding queue for aggregation.
 * Should never return anything < 7, because they should already
 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
 */
static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
{
	int txq_id;

	for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
		if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
			return txq_id;
	return -1;
}

int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
{
	int sta_id;
	int tx_fifo;
	int txq_id;
	int ret;
	unsigned long flags;
	struct iwl_tid_data *tid_data;

	if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
		tx_fifo = default_tid_to_tx_fifo[tid];
	else
		return -EINVAL;

1228
	IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
J
Johannes Berg 已提交
1229
			__func__, ra, tid);
1230 1231

	sta_id = iwl_find_station(priv, ra);
1232 1233
	if (sta_id == IWL_INVALID_STATION) {
		IWL_ERR(priv, "Start AGG on invalid station\n");
1234
		return -ENXIO;
1235
	}
R
Roel Kluin 已提交
1236 1237
	if (unlikely(tid >= MAX_TID_COUNT))
		return -EINVAL;
1238 1239

	if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
1240
		IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
1241 1242 1243 1244
		return -ENXIO;
	}

	txq_id = iwl_txq_ctx_activate_free(priv);
1245 1246
	if (txq_id == -1) {
		IWL_ERR(priv, "No free aggregation queue available\n");
1247
		return -ENXIO;
1248
	}
1249 1250 1251 1252 1253

	spin_lock_irqsave(&priv->sta_lock, flags);
	tid_data = &priv->stations[sta_id].tid[tid];
	*ssn = SEQ_TO_SN(tid_data->seq_number);
	tid_data->agg.txq_id = txq_id;
1254
	priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
1255 1256 1257 1258 1259 1260 1261 1262
	spin_unlock_irqrestore(&priv->sta_lock, flags);

	ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
						  sta_id, tid, *ssn);
	if (ret)
		return ret;

	if (tid_data->tfds_in_queue == 0) {
1263
		IWL_DEBUG_HT(priv, "HW queue is empty\n");
1264 1265 1266
		tid_data->agg.state = IWL_AGG_ON;
		ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
	} else {
1267
		IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
			     tid_data->tfds_in_queue);
		tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
	}
	return ret;
}
EXPORT_SYMBOL(iwl_tx_agg_start);

int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
{
	int tx_fifo_id, txq_id, sta_id, ssn = -1;
	struct iwl_tid_data *tid_data;
	int ret, write_ptr, read_ptr;
	unsigned long flags;

	if (!ra) {
1283
		IWL_ERR(priv, "ra = NULL\n");
1284 1285 1286
		return -EINVAL;
	}

1287 1288 1289
	if (unlikely(tid >= MAX_TID_COUNT))
		return -EINVAL;

1290 1291 1292 1293 1294 1295 1296
	if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
		tx_fifo_id = default_tid_to_tx_fifo[tid];
	else
		return -EINVAL;

	sta_id = iwl_find_station(priv, ra);

1297 1298
	if (sta_id == IWL_INVALID_STATION) {
		IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
1299
		return -ENXIO;
1300
	}
1301 1302

	if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
1303
		IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
1304 1305 1306 1307 1308 1309 1310 1311 1312

	tid_data = &priv->stations[sta_id].tid[tid];
	ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
	txq_id = tid_data->agg.txq_id;
	write_ptr = priv->txq[txq_id].q.write_ptr;
	read_ptr = priv->txq[txq_id].q.read_ptr;

	/* The queue is not empty */
	if (write_ptr != read_ptr) {
1313
		IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
1314 1315 1316 1317 1318
		priv->stations[sta_id].tid[tid].agg.state =
				IWL_EMPTYING_HW_QUEUE_DELBA;
		return 0;
	}

1319
	IWL_DEBUG_HT(priv, "HW queue is empty\n");
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;

	spin_lock_irqsave(&priv->lock, flags);
	ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
						   tx_fifo_id);
	spin_unlock_irqrestore(&priv->lock, flags);

	if (ret)
		return ret;

	ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);

	return 0;
}
EXPORT_SYMBOL(iwl_tx_agg_stop);

int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
{
	struct iwl_queue *q = &priv->txq[txq_id].q;
	u8 *addr = priv->stations[sta_id].sta.sta.addr;
	struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];

	switch (priv->stations[sta_id].tid[tid].agg.state) {
	case IWL_EMPTYING_HW_QUEUE_DELBA:
		/* We are reclaiming the last packet of the */
		/* aggregated HW queue */
T
Tomas Winkler 已提交
1346 1347
		if ((txq_id  == tid_data->agg.txq_id) &&
		    (q->read_ptr == q->write_ptr)) {
1348 1349
			u16 ssn = SEQ_TO_SN(tid_data->seq_number);
			int tx_fifo = default_tid_to_tx_fifo[tid];
1350
			IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
1351 1352 1353 1354 1355 1356 1357 1358 1359
			priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
							     ssn, tx_fifo);
			tid_data->agg.state = IWL_AGG_OFF;
			ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
		}
		break;
	case IWL_EMPTYING_HW_QUEUE_ADDBA:
		/* We are reclaiming the last packet of the queue */
		if (tid_data->tfds_in_queue == 0) {
1360
			IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
1361 1362 1363 1364 1365 1366 1367 1368 1369
			tid_data->agg.state = IWL_AGG_ON;
			ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
		}
		break;
	}
	return 0;
}
EXPORT_SYMBOL(iwl_txq_check_empty);

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
/**
 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
 *
 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
 * ACK vs. not.  This gets sent to mac80211, then to rate scaling algo.
 */
static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
				 struct iwl_ht_agg *agg,
				 struct iwl_compressed_ba_resp *ba_resp)

{
	int i, sh, ack;
	u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
	u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
	u64 bitmap;
	int successes = 0;
	struct ieee80211_tx_info *info;

	if (unlikely(!agg->wait_for_ba))  {
1389
		IWL_ERR(priv, "Received BA when not expected\n");
1390 1391 1392 1393 1394
		return -EINVAL;
	}

	/* Mark that the expected block-ack response arrived */
	agg->wait_for_ba = 0;
1395
	IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
1396 1397

	/* Calculate shift to align block-ack bits with our Tx window bits */
T
Tomas Winkler 已提交
1398
	sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
1399 1400 1401 1402 1403 1404 1405
	if (sh < 0) /* tbw something is wrong with indices */
		sh += 0x100;

	/* don't use 64-bit values for now */
	bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;

	if (agg->frame_count > (64 - sh)) {
1406
		IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
		return -1;
	}

	/* check for success or failure according to the
	 * transmitted bitmap and block-ack bitmap */
	bitmap &= agg->bitmap;

	/* For each frame attempted in aggregation,
	 * update driver's record of tx frame's status. */
	for (i = 0; i < agg->frame_count ; i++) {
1417
		ack = bitmap & (1ULL << i);
1418
		successes += !!ack;
1419
		IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
1420
			ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
1421 1422 1423 1424 1425
			agg->start_idx + i);
	}

	info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
	memset(&info->status, 0, sizeof(info->status));
1426
	info->flags |= IEEE80211_TX_STAT_ACK;
1427 1428 1429 1430 1431
	info->flags |= IEEE80211_TX_STAT_AMPDU;
	info->status.ampdu_ack_map = successes;
	info->status.ampdu_ack_len = agg->frame_count;
	iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);

1432
	IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445

	return 0;
}

/**
 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
 *
 * Handles block-acknowledge notification from device, which reports success
 * of frames sent via aggregation.
 */
void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
					   struct iwl_rx_mem_buffer *rxb)
{
Z
Zhu Yi 已提交
1446
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1447 1448 1449
	struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
	struct iwl_tx_queue *txq = NULL;
	struct iwl_ht_agg *agg;
T
Tomas Winkler 已提交
1450 1451 1452
	int index;
	int sta_id;
	int tid;
1453 1454 1455 1456 1457 1458 1459 1460 1461

	/* "flow" corresponds to Tx queue */
	u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);

	/* "ssn" is start of block-ack Tx window, corresponds to index
	 * (in Tx queue's circular buffer) of first TFD/frame in window */
	u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);

	if (scd_flow >= priv->hw_params.max_txq_num) {
1462 1463
		IWL_ERR(priv,
			"BUG_ON scd_flow is bigger than number of queues\n");
1464 1465 1466 1467
		return;
	}

	txq = &priv->txq[scd_flow];
T
Tomas Winkler 已提交
1468 1469 1470
	sta_id = ba_resp->sta_id;
	tid = ba_resp->tid;
	agg = &priv->stations[sta_id].tid[tid].agg;
1471 1472 1473 1474 1475 1476

	/* Find index just before block-ack window */
	index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);

	/* TODO: Need to get this copy more safely - now good for debug */

1477
	IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
1478 1479
			   "sta_id = %d\n",
			   agg->wait_for_ba,
J
Johannes Berg 已提交
1480
			   (u8 *) &ba_resp->sta_addr_lo32,
1481
			   ba_resp->sta_id);
1482
	IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
1483 1484 1485 1486 1487 1488
			   "%d, scd_ssn = %d\n",
			   ba_resp->tid,
			   ba_resp->seq_ctl,
			   (unsigned long long)le64_to_cpu(ba_resp->bitmap),
			   ba_resp->scd_flow,
			   ba_resp->scd_ssn);
1489
	IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
			   agg->start_idx,
			   (unsigned long long)agg->bitmap);

	/* Update driver's record of ACK vs. not for each frame in window */
	iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);

	/* Release all TFDs before the SSN, i.e. all TFDs in front of
	 * block-ack window (we assume that they've been successfully
	 * transmitted ... if not, it's too late anyway). */
	if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
		/* calculate mac80211 ampdu sw queue to wake */
		int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
T
Tomas Winkler 已提交
1502 1503 1504 1505 1506
		priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;

		if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
		    priv->mac80211_registered &&
		    (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
1507
			iwl_wake_queue(priv, txq->swq_id);
T
Tomas Winkler 已提交
1508 1509

		iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
1510 1511 1512 1513
	}
}
EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);

1514
#ifdef CONFIG_IWLWIFI_DEBUG
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x

const char *iwl_get_tx_fail_reason(u32 status)
{
	switch (status & TX_STATUS_MSK) {
	case TX_STATUS_SUCCESS:
		return "SUCCESS";
		TX_STATUS_ENTRY(SHORT_LIMIT);
		TX_STATUS_ENTRY(LONG_LIMIT);
		TX_STATUS_ENTRY(FIFO_UNDERRUN);
		TX_STATUS_ENTRY(MGMNT_ABORT);
		TX_STATUS_ENTRY(NEXT_FRAG);
		TX_STATUS_ENTRY(LIFE_EXPIRE);
		TX_STATUS_ENTRY(DEST_PS);
		TX_STATUS_ENTRY(ABORTED);
		TX_STATUS_ENTRY(BT_RETRY);
		TX_STATUS_ENTRY(STA_INVALID);
		TX_STATUS_ENTRY(FRAG_DROPPED);
		TX_STATUS_ENTRY(TID_DISABLE);
		TX_STATUS_ENTRY(FRAME_FLUSHED);
		TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
		TX_STATUS_ENTRY(TX_LOCKED);
		TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
	}

	return "UNKNOWN";
}
EXPORT_SYMBOL(iwl_get_tx_fail_reason);
#endif /* CONFIG_IWLWIFI_DEBUG */