i915_gpu_error.c 49.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
31
#include <linux/stop_machine.h>
32
#include <linux/zlib.h>
33 34
#include <drm/drm_print.h>

35
#include "i915_gpu_error.h"
36 37
#include "i915_drv.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

136
__printf(2, 0)
137 138 139 140 141 142 143 144 145 146
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
147 148 149
		va_list tmp;

		va_copy(tmp, args);
150 151 152 153
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

205 206
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

207 208 209 210 211 212
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
213
{
214
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
215 216 217 218 219 220 221 222 223 224 225 226

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

227
	c->tmp = NULL;
228
	if (i915_has_memcpy_from_wc())
229 230
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

231 232 233
	return true;
}

234
static int compress_page(struct compress *c,
235 236 237
			 void *src,
			 struct drm_i915_error_object *dst)
{
238 239
	struct z_stream_s *zstream = &c->zstream;

240
	zstream->next_in = src;
241 242
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
			unsigned long page;

			page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
			if (!page)
				return -ENOMEM;

			dst->pages[dst->page_count++] = (void *)page;

			zstream->next_out = (void *)page;
			zstream->avail_out = PAGE_SIZE;
		}

		if (zlib_deflate(zstream, Z_SYNC_FLUSH) != Z_OK)
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

270
static void compress_fini(struct compress *c,
271 272
			  struct drm_i915_error_object *dst)
{
273 274
	struct z_stream_s *zstream = &c->zstream;

275 276 277 278 279 280 281
	if (dst) {
		zlib_deflate(zstream, Z_FINISH);
		dst->unused = zstream->avail_out;
	}

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
282 283 284

	if (c->tmp)
		free_page((unsigned long)c->tmp);
285 286 287 288 289 290 291 292 293
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

294 295 296 297
struct compress {
};

static bool compress_init(struct compress *c)
298 299 300 301
{
	return true;
}

302
static int compress_page(struct compress *c,
303 304 305 306
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
307
	void *ptr;
308 309 310 311 312

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

313 314 315 316
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
317 318 319 320

	return 0;
}

321
static void compress_fini(struct compress *c,
322 323 324 325 326 327 328 329 330 331 332
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

333 334 335 336 337
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
338 339
	int i;

340
	err_printf(m, "%s [%d]:\n", name, count);
341 342

	while (count--) {
343 344 345
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
346 347
			   err->size,
			   err->read_domains,
348
			   err->write_domain);
349
		for (i = 0; i < I915_NUM_ENGINES; i++)
350 351 352
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
353 354 355
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
356
		err_puts(m, err->userptr ? " userptr" : "");
357
		err_puts(m, err->engine != -1 ? " " : "");
358
		err_puts(m, engine_name(m->i915, err->engine));
359
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
360 361 362 363 364 365 366 367 368 369 370

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

371
static void error_print_instdone(struct drm_i915_error_state_buf *m,
372
				 const struct drm_i915_error_engine *ee)
373
{
374 375 376
	int slice;
	int subslice;

377 378 379 380 381 382 383 384 385 386 387 388
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

389 390 391 392 393 394 395 396 397
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
398 399
}

400 401 402 403 404
static const char *bannable(const struct drm_i915_error_context *ctx)
{
	return ctx->bannable ? "" : " (unbannable)";
}

405 406
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
407 408
				const struct drm_i915_error_request *erq,
				const unsigned long epoch)
409 410 411 412
{
	if (!erq->seqno)
		return;

413
	err_printf(m, "%s pid %d, ban score %d, seqno %8x:%08x, prio %d, emitted %dms, start %08x, head %08x, tail %08x\n",
414
		   prefix, erq->pid, erq->ban_score,
415
		   erq->context, erq->seqno, erq->sched_attr.priority,
416
		   jiffies_to_msecs(erq->jiffies - epoch),
417
		   erq->start, erq->head, erq->tail);
418 419
}

420 421
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
422
				const struct drm_i915_error_context *ctx)
423
{
424
	err_printf(m, "%s%s[%d] user_handle %d hw_id %d, prio %d, ban score %d%s guilty %d active %d\n",
425
		   header, ctx->comm, ctx->pid, ctx->handle, ctx->hw_id,
426
		   ctx->sched_attr.priority, ctx->ban_score, bannable(ctx),
427
		   ctx->guilty, ctx->active);
428 429
}

430
static void error_print_engine(struct drm_i915_error_state_buf *m,
431 432
			       const struct drm_i915_error_engine *ee,
			       const unsigned long epoch)
433
{
434 435
	int n;

436 437
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
438
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
439
	err_printf(m, "  START: 0x%08x\n", ee->start);
440
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
441 442
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
443
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
444
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
445 446 447 448 449
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
450 451 452

	error_print_instdone(m, ee);

453 454 455 456 457 458 459 460
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
461
	if (INTEL_GEN(m->i915) >= 4) {
462
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
463 464 465
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
466
	}
467 468 469 470 471 472
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
473 474 475 476 477 478 479
		err_printf(m, "  SYNC_0: 0x%08x\n",
			   ee->semaphore_mboxes[0]);
		err_printf(m, "  SYNC_1: 0x%08x\n",
			   ee->semaphore_mboxes[1]);
		if (HAS_VEBOX(m->i915))
			err_printf(m, "  SYNC_2: 0x%08x\n",
				   ee->semaphore_mboxes[2]);
480
	}
481 482
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
483

484
		if (INTEL_GEN(m->i915) >= 8) {
485 486 487
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
488
					   i, ee->vm_info.pdp[i]);
489 490
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
491
				   ee->vm_info.pp_dir_base);
492 493
		}
	}
494 495 496 497 498
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
499 500 501
	err_printf(m, "  hangcheck stall: %s\n", yesno(ee->hangcheck_stalled));
	err_printf(m, "  hangcheck action: %s\n",
		   hangcheck_action_to_str(ee->hangcheck_action));
502 503
	err_printf(m, "  hangcheck action timestamp: %dms (%lu%s)\n",
		   jiffies_to_msecs(ee->hangcheck_timestamp - epoch),
504
		   ee->hangcheck_timestamp,
505
		   ee->hangcheck_timestamp == epoch ? "; epoch" : "");
506
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
507

508 509
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
510
		error_print_request(m, " ", &ee->execlist[n], epoch);
511 512
	}

513
	error_print_context(m, "  Active context: ", &ee->context);
514 515 516 517 518 519 520 521 522 523 524
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
static int
ascii85_encode_len(int len)
{
	return DIV_ROUND_UP(len, 4);
}

static bool
ascii85_encode(u32 in, char *out)
{
	int i;

	if (in == 0)
		return false;

	out[5] = '\0';
	for (i = 5; i--; ) {
		out[i] = '!' + in % 85;
		in /= 85;
	}

	return true;
}

548
static void print_error_obj(struct drm_i915_error_state_buf *m,
549 550
			    struct intel_engine_cs *engine,
			    const char *name,
551 552
			    struct drm_i915_error_object *obj)
{
553 554
	char out[6];
	int page;
555

556 557 558 559 560 561 562 563 564 565
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

566 567 568 569 570 571 572 573 574 575 576 577 578 579
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

		for (i = 0; i < len; i++) {
			if (ascii85_encode(obj->pages[page][i], out))
				err_puts(m, out);
			else
				err_puts(m, "z");
580 581
		}
	}
582
	err_puts(m, "\n");
583 584
}

585
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
586 587
				   const struct intel_device_info *info,
				   const struct intel_driver_caps *caps)
588
{
589 590 591
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
592
	intel_driver_caps_print(caps, &p);
593
	intel_device_info_dump_topology(&info->sseu, &p);
594 595
}

596
static void err_print_params(struct drm_i915_error_state_buf *m,
597
			     const struct i915_params *params)
598
{
599 600 601
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

616 617 618 619 620 621 622 623 624 625 626 627
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
628
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
629 630
}

631
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
632
			    const struct i915_gpu_state *error)
633
{
634
	struct drm_i915_private *dev_priv = m->i915;
635
	struct drm_i915_error_object *obj;
A
Arnd Bergmann 已提交
636
	struct timespec64 ts;
637
	int i, j;
638 639

	if (!error) {
640 641
		err_printf(m, "No error state collected\n");
		return 0;
642 643
	}

644 645
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
646
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
A
Arnd Bergmann 已提交
647 648 649 650 651 652 653 654 655
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
656 657 658 659 660
	err_printf(m, "Epoch: %lu jiffies (%u HZ)\n", error->epoch, HZ);
	err_printf(m, "Capture: %lu jiffies; %d ms ago, %d ms after epoch\n",
		   error->capture,
		   jiffies_to_msecs(jiffies - error->capture),
		   jiffies_to_msecs(error->capture - error->epoch));
661

662
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
663
		if (error->engine[i].hangcheck_stalled &&
664
		    error->engine[i].context.pid) {
665
			err_printf(m, "Active process (on ring %s): %s [%d], score %d%s\n",
666
				   engine_name(m->i915, i),
667 668
				   error->engine[i].context.comm,
				   error->engine[i].context.pid,
669 670
				   error->engine[i].context.ban_score,
				   bannable(&error->engine[i].context));
671 672
		}
	}
673
	err_printf(m, "Reset count: %u\n", error->reset_count);
674
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
675
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
676
	err_print_pciid(m, error->i915);
677

678
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
679

680
	if (HAS_CSR(dev_priv)) {
681 682 683 684 685 686 687 688 689
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

690
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
691 692
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
693 694
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
695 696
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
697 698 699 700
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
701
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
702

703
	for (i = 0; i < error->nfence; i++)
704 705
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

706
	if (INTEL_GEN(dev_priv) >= 6) {
707
		err_printf(m, "ERROR: 0x%08x\n", error->error);
708

709
		if (INTEL_GEN(dev_priv) >= 8)
710 711 712
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

713 714 715
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

716
	if (IS_GEN7(dev_priv))
717 718
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

719 720
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
721
			error_print_engine(m, &error->engine[i], error->epoch);
722
	}
723

724 725 726
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
727

728 729 730 731 732 733 734 735 736 737
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
738
					 dev_priv->engine[j]->name);
739 740 741 742
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
743 744 745
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
746

747 748 749 750
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

751
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
752
		const struct drm_i915_error_engine *ee = &error->engine[i];
753 754

		obj = ee->batchbuffer;
755
		if (obj) {
756
			err_puts(m, dev_priv->engine[i]->name);
757
			if (ee->context.pid)
758
				err_printf(m, " (submitted by %s [%d], ctx %d [%d], score %d%s)",
759 760 761 762
					   ee->context.comm,
					   ee->context.pid,
					   ee->context.handle,
					   ee->context.hw_id,
763 764
					   ee->context.ban_score,
					   bannable(&ee->context));
765 766 767
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
768
			print_error_obj(m, dev_priv->engine[i], NULL, obj);
769 770
		}

771 772 773 774
		for (j = 0; j < ee->user_bo_count; j++)
			print_error_obj(m, dev_priv->engine[i],
					"user", ee->user_bo[j]);

775
		if (ee->num_requests) {
776
			err_printf(m, "%s --- %d requests\n",
777
				   dev_priv->engine[i]->name,
778
				   ee->num_requests);
779
			for (j = 0; j < ee->num_requests; j++)
780 781 782
				error_print_request(m, " ",
						    &ee->requests[j],
						    error->epoch);
783 784
		}

785 786
		if (IS_ERR(ee->waiters)) {
			err_printf(m, "%s --- ? waiters [unable to acquire spinlock]\n",
787
				   dev_priv->engine[i]->name);
788
		} else if (ee->num_waiters) {
789
			err_printf(m, "%s --- %d waiters\n",
790
				   dev_priv->engine[i]->name,
791 792
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
793
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
794 795 796
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
797 798 799
			}
		}

800
		print_error_obj(m, dev_priv->engine[i],
801
				"ringbuffer", ee->ringbuffer);
802

803
		print_error_obj(m, dev_priv->engine[i],
804
				"HW Status", ee->hws_page);
805

806
		print_error_obj(m, dev_priv->engine[i],
807
				"HW context", ee->ctx);
808

809
		print_error_obj(m, dev_priv->engine[i],
810
				"WA context", ee->wa_ctx);
811

812
		print_error_obj(m, dev_priv->engine[i],
813
				"WA batchbuffer", ee->wa_batchbuffer);
814 815 816

		print_error_obj(m, dev_priv->engine[i],
				"NULL context", ee->default_state);
817 818 819 820 821 822
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
823
		intel_display_print_error_state(m, error->display);
824

825
	err_print_capabilities(m, &error->device_info, &error->driver_caps);
826
	err_print_params(m, &error->params);
827
	err_print_uc(m, &error->uc);
828

829 830 831 832 833 834 835
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
836
			      struct drm_i915_private *i915,
837 838 839
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
840
	ebuf->i915 = i915;
841 842 843 844 845 846

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
847
				GFP_KERNEL | __GFP_NORETRY | __GFP_NOWARN);
848 849 850

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
851
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
852 853 854 855
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
856
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
875
		free_page((unsigned long)obj->pages[page]);
876 877 878 879

	kfree(obj);
}

880 881 882 883 884 885
static __always_inline void free_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		kfree(*(void **)x);
}

886 887 888 889 890 891 892
static void cleanup_params(struct i915_gpu_state *error)
{
#define FREE(T, x, ...) free_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(FREE);
#undef FREE
}

893 894 895 896 897 898
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
899
	i915_error_object_free(error_uc->guc_log);
900 901
}

902
void __i915_gpu_state_free(struct kref *error_ref)
903
{
904 905
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
906
	long i, j;
907

908 909 910
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

911 912 913 914
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

915 916 917 918 919 920 921 922
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
923 924
		if (!IS_ERR_OR_NULL(ee->waiters))
			kfree(ee->waiters);
925 926
	}

927
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
928 929
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
930

931 932
	kfree(error->overlay);
	kfree(error->display);
933

934
	cleanup_params(error);
935 936
	cleanup_uc_state(error);

937 938 939 940
	kfree(error);
}

static struct drm_i915_error_object *
941
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
942
			 struct i915_vma *vma)
943
{
944 945
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
946
	struct drm_i915_error_object *dst;
947
	struct compress compress;
948 949 950
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
951

C
Chris Wilson 已提交
952 953 954
	if (!vma)
		return NULL;

955
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
956
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
957 958
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
959
	if (!dst)
960 961
		return NULL;

962 963
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
964
	dst->page_count = 0;
965 966
	dst->unused = 0;

967
	if (!compress_init(&compress)) {
968 969 970
		kfree(dst);
		return NULL;
	}
971

972 973 974
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
		int ret;
975

976
		ggtt->vm.insert_page(&ggtt->vm, dma, slot, I915_CACHE_NONE, 0);
977

978
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
979
		ret = compress_page(&compress, (void  __force *)s, dst);
980
		io_mapping_unmap_atomic(s);
981

982
		if (ret)
983 984
			goto unwind;
	}
985
	goto out;
986 987

unwind:
988 989
	while (dst->page_count--)
		free_page((unsigned long)dst->pages[dst->page_count]);
990
	kfree(dst);
991 992 993
	dst = NULL;

out:
994
	compress_fini(&compress, dst);
995
	ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
996
	return dst;
997 998
}

999 1000 1001 1002 1003 1004
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
1005
	struct i915_request *request;
1006 1007 1008

	request = __i915_gem_active_peek(active);
	return request ? request->global_seqno : 0;
1009 1010 1011 1012 1013
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
1014
	struct i915_request *request;
1015

1016 1017
	request = __i915_gem_active_peek(active);
	return request ? request->engine->id : -1;
1018 1019
}

1020
static void capture_bo(struct drm_i915_error_buffer *err,
1021
		       struct i915_vma *vma)
1022
{
1023
	struct drm_i915_gem_object *obj = vma->obj;
1024
	int i;
1025

1026 1027
	err->size = obj->base.size;
	err->name = obj->base.name;
1028

1029
	for (i = 0; i < I915_NUM_ENGINES; i++)
1030
		err->rseqno[i] = __active_get_seqno(&vma->last_read[i]);
1031 1032
	err->wseqno = __active_get_seqno(&obj->frontbuffer_write);
	err->engine = __active_get_engine_id(&obj->frontbuffer_write);
1033

1034
	err->gtt_offset = vma->node.start;
1035 1036
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1037
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1038
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1039 1040
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1041
	err->userptr = obj->userptr.mm != NULL;
1042 1043 1044
	err->cache_level = obj->cache_level;
}

1045 1046 1047
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
1048
{
B
Ben Widawsky 已提交
1049
	struct i915_vma *vma;
1050 1051
	int i = 0;

1052
	list_for_each_entry(vma, head, vm_link) {
1053 1054 1055
		if (!vma->obj)
			continue;

1056 1057 1058
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

1059
		capture_bo(err++, vma);
1060 1061 1062 1063 1064 1065 1066
		if (++i == count)
			break;
	}

	return i;
}

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
1077
					 struct i915_gpu_state *error,
1078
					 int *engine_id)
1079 1080 1081 1082 1083 1084 1085 1086 1087
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1088
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1089
		if (error->engine[i].hangcheck_stalled) {
1090 1091
			if (engine_id)
				*engine_id = i;
1092

1093 1094
			return error->engine[i].ipehr ^
			       error->engine[i].instdone.instdone;
1095 1096
		}
	}
1097 1098 1099 1100

	return error_code;
}

1101
static void gem_record_fences(struct i915_gpu_state *error)
1102
{
1103
	struct drm_i915_private *dev_priv = error->i915;
1104 1105
	int i;

1106
	if (INTEL_GEN(dev_priv) >= 6) {
1107
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1108 1109
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	} else if (INTEL_GEN(dev_priv) >= 4) {
1110 1111
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
1112
	} else {
1113
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1114
			error->fence[i] = I915_READ(FENCE_REG(i));
1115
	}
1116
	error->nfence = i;
1117 1118
}

1119 1120
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1121
{
1122 1123 1124 1125
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
1126
	if (HAS_VEBOX(dev_priv))
1127
		ee->semaphore_mboxes[2] =
1128
			I915_READ(RING_SYNC_2(engine->mmio_base));
1129 1130
}

1131 1132
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1133 1134 1135 1136 1137 1138
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

1139 1140
	ee->num_waiters = 0;
	ee->waiters = NULL;
1141

1142 1143 1144
	if (RB_EMPTY_ROOT(&b->waiters))
		return;

1145
	if (!spin_trylock_irq(&b->rb_lock)) {
1146 1147 1148 1149
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}

1150 1151 1152
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
1153
	spin_unlock_irq(&b->rb_lock);
1154 1155 1156 1157 1158 1159 1160 1161 1162

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

1163
	if (!spin_trylock_irq(&b->rb_lock)) {
1164 1165 1166 1167
		kfree(waiter);
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}
1168

1169
	ee->waiters = waiter;
1170
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1171
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1172 1173 1174 1175 1176 1177

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

1178
		if (++ee->num_waiters == count)
1179 1180
			break;
	}
1181
	spin_unlock_irq(&b->rb_lock);
1182 1183
}

1184
static void error_record_engine_registers(struct i915_gpu_state *error,
1185 1186
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1187
{
1188 1189
	struct drm_i915_private *dev_priv = engine->i915;

1190
	if (INTEL_GEN(dev_priv) >= 6) {
1191
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
1192 1193 1194
		if (INTEL_GEN(dev_priv) >= 8) {
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
		} else {
1195
			gen6_record_semaphore_state(engine, ee);
1196 1197
			ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
		}
1198 1199
	}

1200
	if (INTEL_GEN(dev_priv) >= 4) {
1201 1202 1203 1204 1205
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1206
		if (INTEL_GEN(dev_priv) >= 8) {
1207 1208
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1209
		}
1210
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1211
	} else {
1212 1213 1214
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1215 1216
	}

1217
	intel_engine_get_instdone(engine, &ee->instdone);
1218

1219 1220
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1221
	ee->acthd = intel_engine_get_active_head(engine);
1222
	ee->seqno = intel_engine_get_seqno(engine);
1223
	ee->last_seqno = intel_engine_last_submit(engine);
1224 1225 1226 1227
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1228 1229
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1230

1231
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1232
		i915_reg_t mmio;
1233

1234
		if (IS_GEN7(dev_priv)) {
1235
			switch (engine->id) {
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1250
		} else if (IS_GEN6(engine->i915)) {
1251
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1252 1253
		} else {
			/* XXX: gen8 returns to sanity */
1254
			mmio = RING_HWS_PGA(engine->mmio_base);
1255 1256
		}

1257
		ee->hws = I915_READ(mmio);
1258 1259
	}

1260
	ee->idle = intel_engine_is_idle(engine);
1261
	ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1262
	ee->hangcheck_action = engine->hangcheck.action;
1263
	ee->hangcheck_stalled = engine->hangcheck.stalled;
1264 1265
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1266

1267
	if (USES_PPGTT(dev_priv)) {
1268 1269
		int i;

1270
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1271

1272
		if (IS_GEN6(dev_priv))
1273
			ee->vm_info.pp_dir_base =
1274
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1275
		else if (IS_GEN7(dev_priv))
1276
			ee->vm_info.pp_dir_base =
1277
				I915_READ(RING_PP_DIR_BASE(engine));
1278
		else if (INTEL_GEN(dev_priv) >= 8)
1279
			for (i = 0; i < 4; i++) {
1280
				ee->vm_info.pdp[i] =
1281
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1282 1283
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1284
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1285 1286
			}
	}
1287 1288
}

1289
static void record_request(struct i915_request *request,
1290 1291
			   struct drm_i915_error_request *erq)
{
C
Chris Wilson 已提交
1292 1293 1294
	struct i915_gem_context *ctx = request->gem_context;

	erq->context = ctx->hw_id;
1295
	erq->sched_attr = request->sched.attr;
C
Chris Wilson 已提交
1296
	erq->ban_score = atomic_read(&ctx->ban_score);
1297
	erq->seqno = request->global_seqno;
1298
	erq->jiffies = request->emitted_jiffies;
1299
	erq->start = i915_ggtt_offset(request->ring->vma);
1300 1301 1302 1303
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
C
Chris Wilson 已提交
1304
	erq->pid = ctx->pid ? pid_nr(ctx->pid) : 0;
1305 1306 1307
	rcu_read_unlock();
}

1308
static void engine_record_requests(struct intel_engine_cs *engine,
1309
				   struct i915_request *first,
1310 1311
				   struct drm_i915_error_engine *ee)
{
1312
	struct i915_request *request;
1313 1314 1315 1316
	int count;

	count = 0;
	request = first;
1317
	list_for_each_entry_from(request, &engine->timeline.requests, link)
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1330
	list_for_each_entry_from(request, &engine->timeline.requests, link) {
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1350
		record_request(request, &ee->requests[count++]);
1351 1352 1353 1354
	}
	ee->num_requests = count;
}

1355 1356 1357
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
1358
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1359 1360
	unsigned int n;

1361
	for (n = 0; n < execlists_num_ports(execlists); n++) {
1362
		struct i915_request *rq = port_request(&execlists->port[n]);
1363 1364 1365 1366 1367 1368

		if (!rq)
			break;

		record_request(rq, &ee->execlist[n]);
	}
1369 1370

	ee->num_ports = n;
1371 1372
}

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->handle = ctx->user_handle;
	e->hw_id = ctx->hw_id;
1390
	e->sched_attr = ctx->sched;
1391
	e->ban_score = atomic_read(&ctx->ban_score);
1392
	e->bannable = i915_gem_context_is_bannable(ctx);
1393 1394
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1395 1396
}

1397
static void request_record_user_bo(struct i915_request *request,
1398 1399
				   struct drm_i915_error_engine *ee)
{
1400
	struct i915_capture_list *c;
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
	struct drm_i915_error_object **bo;
	long count;

	count = 0;
	for (c = request->capture_list; c; c = c->next)
		count++;

	bo = NULL;
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
		count++;
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1426 1427 1428 1429 1430 1431 1432
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1433
			.size = obj->base.size,
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1444
static void gem_record_rings(struct i915_gpu_state *error)
1445
{
1446 1447
	struct drm_i915_private *i915 = error->i915;
	struct i915_ggtt *ggtt = &i915->ggtt;
1448
	int i;
1449

1450
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1451
		struct intel_engine_cs *engine = i915->engine[i];
1452
		struct drm_i915_error_engine *ee = &error->engine[i];
1453
		struct i915_request *request;
1454

1455
		ee->engine_id = -1;
1456

1457
		if (!engine)
1458 1459
			continue;

1460
		ee->engine_id = i;
1461

1462 1463
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1464
		error_record_engine_execlists(engine, ee);
1465

1466
		request = i915_gem_find_active_request(engine);
1467
		if (request) {
C
Chris Wilson 已提交
1468
			struct i915_gem_context *ctx = request->gem_context;
1469
			struct intel_ring *ring;
1470

1471
			ee->vm = ctx->ppgtt ? &ctx->ppgtt->vm : &ggtt->vm;
1472

C
Chris Wilson 已提交
1473
			record_context(&ee->context, ctx);
1474

1475 1476 1477 1478
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1479
			ee->batchbuffer =
1480
				i915_error_object_create(i915, request->batch);
1481

1482
			if (HAS_BROKEN_CS_TLB(i915))
1483
				ee->wa_batchbuffer =
1484
					i915_error_object_create(i915,
C
Chris Wilson 已提交
1485
								 engine->scratch);
1486
			request_record_user_bo(request, ee);
1487

C
Chris Wilson 已提交
1488
			ee->ctx =
1489
				i915_error_object_create(i915,
1490
							 request->hw_context->state);
1491

1492
			error->simulated |=
C
Chris Wilson 已提交
1493
				i915_gem_context_no_error_capture(ctx);
1494

1495 1496 1497 1498
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1499 1500 1501
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1502
			ee->ringbuffer =
1503
				i915_error_object_create(i915, ring->vma);
1504 1505

			engine_record_requests(engine, request, ee);
1506
		}
1507

1508
		ee->hws_page =
1509
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1510
						 engine->status_page.vma);
1511

1512
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1513

1514
		ee->default_state = capture_object(i915, engine->default_state);
1515 1516 1517
	}
}

1518 1519 1520
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1521
{
1522
	struct drm_i915_error_buffer *active_bo;
1523
	struct i915_vma *vma;
1524
	int count;
1525

1526
	count = 0;
1527
	list_for_each_entry(vma, &vm->active_list, vm_link)
1528
		count++;
1529

1530 1531 1532
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1533
	if (active_bo)
1534 1535 1536 1537 1538 1539 1540
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1541 1542
}

1543
static void capture_active_buffers(struct i915_gpu_state *error)
1544
{
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1558

1559 1560 1561 1562
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1563
			gem_capture_vm(error, ee->vm, cnt++);
1564
	}
1565 1566
}

1567
static void capture_pinned_buffers(struct i915_gpu_state *error)
1568
{
1569
	struct i915_address_space *vm = &error->i915->ggtt.vm;
1570 1571 1572 1573 1574
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
1575
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
1576 1577 1578
		count_inactive++;

	count_active = 0;
1579
	list_for_each_entry(vma, &vm->active_list, vm_link)
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

	error_uc->guc_fw = i915->guc.fw;
	error_uc->huc_fw = i915->huc.fw;

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
	error_uc->guc_fw.path = kstrdup(i915->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(i915->huc.fw.path, GFP_ATOMIC);
1615
	error_uc->guc_log = i915_error_object_create(i915, i915->guc.log.vma);
1616 1617
}

1618
/* Capture all registers which don't fit into another category. */
1619
static void capture_reg_state(struct i915_gpu_state *error)
1620
{
1621
	struct drm_i915_private *dev_priv = error->i915;
1622
	int i;
1623

1624 1625 1626 1627 1628 1629 1630
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1631

1632
	/* 1: Registers specific to a single generation */
1633
	if (IS_VALLEYVIEW(dev_priv)) {
1634
		error->gtier[0] = I915_READ(GTIER);
1635
		error->ier = I915_READ(VLV_IER);
1636
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1637
	}
1638

1639
	if (IS_GEN7(dev_priv))
1640
		error->err_int = I915_READ(GEN7_ERR_INT);
1641

1642
	if (INTEL_GEN(dev_priv) >= 8) {
1643 1644 1645 1646
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1647
	if (IS_GEN6(dev_priv)) {
1648
		error->forcewake = I915_READ_FW(FORCEWAKE);
1649 1650 1651
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1652

1653
	/* 2: Registers which belong to multiple generations */
1654
	if (INTEL_GEN(dev_priv) >= 7)
1655
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1656

1657
	if (INTEL_GEN(dev_priv) >= 6) {
1658
		error->derrmr = I915_READ(DERRMR);
1659 1660 1661 1662
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

J
Joonas Lahtinen 已提交
1663
	if (INTEL_GEN(dev_priv) >= 5)
1664 1665
		error->ccid = I915_READ(CCID);

1666
	/* 3: Feature specific registers */
1667
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1668 1669 1670 1671 1672
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	if (INTEL_GEN(dev_priv) >= 11) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		error->gtier[0] = I915_READ(GEN11_RENDER_COPY_INTR_ENABLE);
		error->gtier[1] = I915_READ(GEN11_VCS_VECS_INTR_ENABLE);
		error->gtier[2] = I915_READ(GEN11_GUC_SG_INTR_ENABLE);
		error->gtier[3] = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
		error->gtier[4] = I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE);
		error->gtier[5] = I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE);
		error->ngtier = 6;
	} else if (INTEL_GEN(dev_priv) >= 8) {
1683 1684 1685
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1686
		error->ngtier = 4;
1687
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1688
		error->ier = I915_READ(DEIER);
1689
		error->gtier[0] = I915_READ(GTIER);
1690
		error->ngtier = 1;
1691
	} else if (IS_GEN2(dev_priv)) {
1692
		error->ier = I915_READ16(IER);
1693
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1694
		error->ier = I915_READ(IER);
1695 1696 1697
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1698 1699
}

1700
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1701
				   struct i915_gpu_state *error,
1702
				   u32 engine_mask,
1703
				   const char *error_msg)
1704 1705
{
	u32 ecode;
1706
	int engine_id = -1, len;
1707

1708
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1709

1710
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1711
			"GPU HANG: ecode %d:%d:0x%08x",
1712
			INTEL_GEN(dev_priv), engine_id, ecode);
1713

1714
	if (engine_id != -1 && error->engine[engine_id].context.pid)
1715 1716 1717
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1718 1719
				 error->engine[engine_id].context.comm,
				 error->engine[engine_id].context.pid);
1720 1721 1722 1723

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1724
		  engine_mask ? "reset" : "continue");
1725 1726
}

1727
static void capture_gen_state(struct i915_gpu_state *error)
1728
{
1729 1730 1731 1732 1733
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1734

1735 1736 1737 1738
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1739 1740
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1741 1742

	memcpy(&error->device_info,
1743
	       INTEL_INFO(i915),
1744
	       sizeof(error->device_info));
1745
	error->driver_caps = i915->caps;
1746 1747
}

1748 1749 1750 1751 1752 1753
static __always_inline void dup_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		*(void **)x = kstrdup(*(void **)x, GFP_ATOMIC);
}

1754 1755 1756 1757 1758 1759 1760 1761
static void capture_params(struct i915_gpu_state *error)
{
	error->params = i915_modparams;
#define DUP(T, x, ...) dup_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(DUP);
#undef DUP
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
static unsigned long capture_find_epoch(const struct i915_gpu_state *error)
{
	unsigned long epoch = error->capture;
	int i;

	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		const struct drm_i915_error_engine *ee = &error->engine[i];

		if (ee->hangcheck_stalled &&
		    time_before(ee->hangcheck_timestamp, epoch))
			epoch = ee->hangcheck_timestamp;
	}

	return epoch;
}

1778 1779
static int capture(void *data)
{
1780
	struct i915_gpu_state *error = data;
1781

A
Arnd Bergmann 已提交
1782 1783 1784 1785
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1786
	error->capture = jiffies;
1787

1788
	capture_params(error);
1789
	capture_gen_state(error);
1790
	capture_uc_state(error);
1791 1792 1793 1794 1795
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1796 1797 1798 1799

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

1800 1801
	error->epoch = capture_find_epoch(error);

1802 1803 1804
	return 0;
}

1805 1806
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1824 1825
/**
 * i915_capture_error_state - capture an error record for later analysis
1826 1827 1828
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
 * @error_msg: a message to insert into the error capture header
1829 1830 1831 1832 1833 1834
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1835
void i915_capture_error_state(struct drm_i915_private *i915,
1836
			      u32 engine_mask,
1837
			      const char *error_msg)
1838
{
1839
	static bool warned;
1840
	struct i915_gpu_state *error;
1841 1842
	unsigned long flags;

1843
	if (!i915_modparams.error_capture)
1844 1845
		return;

1846
	if (READ_ONCE(i915->gpu_error.first_error))
1847 1848
		return;

1849
	error = i915_capture_gpu_state(i915);
1850 1851 1852 1853 1854
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1855
	i915_error_capture_msg(i915, error, engine_mask, error_msg);
1856 1857
	DRM_INFO("%s\n", error->error_msg);

1858
	if (!error->simulated) {
1859 1860 1861
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1862 1863
			error = NULL;
		}
1864
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1865 1866
	}

1867
	if (error) {
1868
		__i915_gpu_state_free(&error->ref);
1869 1870 1871
		return;
	}

1872 1873
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1874 1875 1876 1877
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1878
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1879
			 i915->drm.primary->index);
1880 1881
		warned = true;
	}
1882 1883
}

1884 1885
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1886
{
1887
	struct i915_gpu_state *error;
1888

1889 1890 1891 1892 1893
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	if (error)
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1894

1895
	return error;
1896 1897
}

1898
void i915_reset_error_state(struct drm_i915_private *i915)
1899
{
1900
	struct i915_gpu_state *error;
1901

1902 1903 1904 1905
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	i915->gpu_error.first_error = NULL;
	spin_unlock_irq(&i915->gpu_error.lock);
1906

1907
	i915_gpu_state_put(error);
1908
}