i915_gpu_error.c 47.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
31
#include <linux/stop_machine.h>
32
#include <linux/zlib.h>
33 34
#include <drm/drm_print.h>

35 36
#include "i915_drv.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
static inline const struct intel_engine_cs *
engine_lookup(const struct drm_i915_private *i915, unsigned int id)
{
	if (id >= I915_NUM_ENGINES)
		return NULL;

	return i915->engine[id];
}

static inline const char *
__engine_name(const struct intel_engine_cs *engine)
{
	return engine ? engine->name : "";
}

static const char *
engine_name(const struct drm_i915_private *i915, unsigned int id)
{
	return __engine_name(engine_lookup(i915, id));
56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

135
__printf(2, 0)
136 137 138 139 140 141 142 143 144 145
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
146 147 148
		va_list tmp;

		va_copy(tmp, args);
149 150 151 152
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

204 205
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

206 207 208 209 210 211
struct compress {
	struct z_stream_s zstream;
	void *tmp;
};

static bool compress_init(struct compress *c)
212
{
213
	struct z_stream_s *zstream = memset(&c->zstream, 0, sizeof(c->zstream));
214 215 216 217 218 219 220 221 222 223 224 225

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

226
	c->tmp = NULL;
227
	if (i915_has_memcpy_from_wc())
228 229
		c->tmp = (void *)__get_free_page(GFP_ATOMIC | __GFP_NOWARN);

230 231 232
	return true;
}

233
static int compress_page(struct compress *c,
234 235 236
			 void *src,
			 struct drm_i915_error_object *dst)
{
237 238
	struct z_stream_s *zstream = &c->zstream;

239
	zstream->next_in = src;
240 241
	if (c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
		zstream->next_in = c->tmp;
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
			unsigned long page;

			page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
			if (!page)
				return -ENOMEM;

			dst->pages[dst->page_count++] = (void *)page;

			zstream->next_out = (void *)page;
			zstream->avail_out = PAGE_SIZE;
		}

		if (zlib_deflate(zstream, Z_SYNC_FLUSH) != Z_OK)
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

269
static void compress_fini(struct compress *c,
270 271
			  struct drm_i915_error_object *dst)
{
272 273
	struct z_stream_s *zstream = &c->zstream;

274 275 276 277 278 279 280
	if (dst) {
		zlib_deflate(zstream, Z_FINISH);
		dst->unused = zstream->avail_out;
	}

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
281 282 283

	if (c->tmp)
		free_page((unsigned long)c->tmp);
284 285 286 287 288 289 290 291 292
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

293 294 295 296
struct compress {
};

static bool compress_init(struct compress *c)
297 298 299 300
{
	return true;
}

301
static int compress_page(struct compress *c,
302 303 304 305
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;
306
	void *ptr;
307 308 309 310 311

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

312 313 314 315
	ptr = (void *)page;
	if (!i915_memcpy_from_wc(ptr, src, PAGE_SIZE))
		memcpy(ptr, src, PAGE_SIZE);
	dst->pages[dst->page_count++] = ptr;
316 317 318 319

	return 0;
}

320
static void compress_fini(struct compress *c,
321 322 323 324 325 326 327 328 329 330 331
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

332 333 334 335 336
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
337 338
	int i;

339
	err_printf(m, "%s [%d]:\n", name, count);
340 341

	while (count--) {
342 343 344
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
345 346
			   err->size,
			   err->read_domains,
347
			   err->write_domain);
348
		for (i = 0; i < I915_NUM_ENGINES; i++)
349 350 351
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
352 353 354
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
355
		err_puts(m, err->userptr ? " userptr" : "");
356
		err_puts(m, err->engine != -1 ? " " : "");
357
		err_puts(m, engine_name(m->i915, err->engine));
358
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
359 360 361 362 363 364 365 366 367 368 369

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

370
static void error_print_instdone(struct drm_i915_error_state_buf *m,
371
				 const struct drm_i915_error_engine *ee)
372
{
373 374 375
	int slice;
	int subslice;

376 377 378 379 380 381 382 383 384 385 386 387
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

388 389 390 391 392 393 394 395 396
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
397 398
}

399 400 401 402 403
static const char *bannable(const struct drm_i915_error_context *ctx)
{
	return ctx->bannable ? "" : " (unbannable)";
}

404 405
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
406
				const struct drm_i915_error_request *erq)
407 408 409 410
{
	if (!erq->seqno)
		return;

411
	err_printf(m, "%s pid %d, ban score %d, seqno %8x:%08x, prio %d, emitted %dms ago, head %08x, tail %08x\n",
412
		   prefix, erq->pid, erq->ban_score,
413
		   erq->context, erq->seqno, erq->priority,
414 415 416 417
		   jiffies_to_msecs(jiffies - erq->jiffies),
		   erq->head, erq->tail);
}

418 419
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
420
				const struct drm_i915_error_context *ctx)
421
{
422
	err_printf(m, "%s%s[%d] user_handle %d hw_id %d, prio %d, ban score %d%s guilty %d active %d\n",
423
		   header, ctx->comm, ctx->pid, ctx->handle, ctx->hw_id,
424 425
		   ctx->priority, ctx->ban_score, bannable(ctx),
		   ctx->guilty, ctx->active);
426 427
}

428
static void error_print_engine(struct drm_i915_error_state_buf *m,
429
			       const struct drm_i915_error_engine *ee)
430
{
431 432
	int n;

433 434
	err_printf(m, "%s command stream:\n",
		   engine_name(m->i915, ee->engine_id));
435
	err_printf(m, "  IDLE?: %s\n", yesno(ee->idle));
436
	err_printf(m, "  START: 0x%08x\n", ee->start);
437
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
438 439
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
440
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
441
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
442 443 444 445 446
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
447 448 449

	error_print_instdone(m, ee);

450 451 452 453 454 455 456 457
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
458
	if (INTEL_GEN(m->i915) >= 4) {
459
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
460 461 462
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
463
	}
464 465 466 467 468 469
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
470 471 472 473 474 475 476
		err_printf(m, "  SYNC_0: 0x%08x\n",
			   ee->semaphore_mboxes[0]);
		err_printf(m, "  SYNC_1: 0x%08x\n",
			   ee->semaphore_mboxes[1]);
		if (HAS_VEBOX(m->i915))
			err_printf(m, "  SYNC_2: 0x%08x\n",
				   ee->semaphore_mboxes[2]);
477
	}
478 479
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
480

481
		if (INTEL_GEN(m->i915) >= 8) {
482 483 484
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
485
					   i, ee->vm_info.pdp[i]);
486 487
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
488
				   ee->vm_info.pp_dir_base);
489 490
		}
	}
491 492 493 494 495
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
496 497 498 499 500 501
	err_printf(m, "  hangcheck stall: %s\n", yesno(ee->hangcheck_stalled));
	err_printf(m, "  hangcheck action: %s\n",
		   hangcheck_action_to_str(ee->hangcheck_action));
	err_printf(m, "  hangcheck action timestamp: %lu, %u ms ago\n",
		   ee->hangcheck_timestamp,
		   jiffies_to_msecs(jiffies - ee->hangcheck_timestamp));
502
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
503

504 505 506 507 508
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
		error_print_request(m, " ", &ee->execlist[n]);
	}

509
	error_print_context(m, "  Active context: ", &ee->context);
510 511 512 513 514 515 516 517 518 519 520
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static int
ascii85_encode_len(int len)
{
	return DIV_ROUND_UP(len, 4);
}

static bool
ascii85_encode(u32 in, char *out)
{
	int i;

	if (in == 0)
		return false;

	out[5] = '\0';
	for (i = 5; i--; ) {
		out[i] = '!' + in % 85;
		in /= 85;
	}

	return true;
}

544
static void print_error_obj(struct drm_i915_error_state_buf *m,
545 546
			    struct intel_engine_cs *engine,
			    const char *name,
547 548
			    struct drm_i915_error_object *obj)
{
549 550
	char out[6];
	int page;
551

552 553 554 555 556 557 558 559 560 561
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

562 563 564 565 566 567 568 569 570 571 572 573 574 575
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

		for (i = 0; i < len; i++) {
			if (ascii85_encode(obj->pages[page][i], out))
				err_puts(m, out);
			else
				err_puts(m, "z");
576 577
		}
	}
578
	err_puts(m, "\n");
579 580
}

581
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
582 583
				   const struct intel_device_info *info,
				   const struct intel_driver_caps *caps)
584
{
585 586 587
	struct drm_printer p = i915_error_printer(m);

	intel_device_info_dump_flags(info, &p);
588
	intel_driver_caps_print(caps, &p);
589 590
}

591
static void err_print_params(struct drm_i915_error_state_buf *m,
592
			     const struct i915_params *params)
593
{
594 595 596
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

611 612 613 614 615 616 617 618 619 620 621 622
static void err_print_uc(struct drm_i915_error_state_buf *m,
			 const struct i915_error_uc *error_uc)
{
	struct drm_printer p = i915_error_printer(m);
	const struct i915_gpu_state *error =
		container_of(error_uc, typeof(*error), uc);

	if (!error->device_info.has_guc)
		return;

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
623
	print_error_obj(m, NULL, "GuC log buffer", error_uc->guc_log);
624 625
}

626
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
627
			    const struct i915_gpu_state *error)
628
{
629
	struct drm_i915_private *dev_priv = m->i915;
630
	struct drm_i915_error_object *obj;
A
Arnd Bergmann 已提交
631
	struct timespec64 ts;
632
	int i, j;
633 634

	if (!error) {
635 636
		err_printf(m, "No error state collected\n");
		return 0;
637 638
	}

639 640
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
641
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
A
Arnd Bergmann 已提交
642 643 644 645 646 647 648 649 650
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
651

652
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
653
		if (error->engine[i].hangcheck_stalled &&
654
		    error->engine[i].context.pid) {
655
			err_printf(m, "Active process (on ring %s): %s [%d], score %d%s\n",
656
				   engine_name(m->i915, i),
657 658
				   error->engine[i].context.comm,
				   error->engine[i].context.pid,
659 660
				   error->engine[i].context.ban_score,
				   bannable(&error->engine[i].context));
661 662
		}
	}
663
	err_printf(m, "Reset count: %u\n", error->reset_count);
664
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
665
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
666
	err_print_pciid(m, error->i915);
667

668
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
669

670
	if (HAS_CSR(dev_priv)) {
671 672 673 674 675 676 677 678 679
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

680
	err_printf(m, "GT awake: %s\n", yesno(error->awake));
681 682
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
683 684
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
685 686
	for (i = 0; i < error->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, error->gtier[i]);
687 688 689 690
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
691
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
692

693
	for (i = 0; i < error->nfence; i++)
694 695
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

696
	if (INTEL_GEN(dev_priv) >= 6) {
697
		err_printf(m, "ERROR: 0x%08x\n", error->error);
698

699
		if (INTEL_GEN(dev_priv) >= 8)
700 701 702
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

703 704 705
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

706
	if (IS_GEN7(dev_priv))
707 708
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

709 710 711 712
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
			error_print_engine(m, &error->engine[i]);
	}
713

714 715 716
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
717

718 719 720 721 722 723 724 725 726 727
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
728
					 dev_priv->engine[j]->name);
729 730 731 732
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
733 734 735
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
736

737 738 739 740
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

741
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
742
		const struct drm_i915_error_engine *ee = &error->engine[i];
743 744

		obj = ee->batchbuffer;
745
		if (obj) {
746
			err_puts(m, dev_priv->engine[i]->name);
747
			if (ee->context.pid)
748
				err_printf(m, " (submitted by %s [%d], ctx %d [%d], score %d%s)",
749 750 751 752
					   ee->context.comm,
					   ee->context.pid,
					   ee->context.handle,
					   ee->context.hw_id,
753 754
					   ee->context.ban_score,
					   bannable(&ee->context));
755 756 757
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
758
			print_error_obj(m, dev_priv->engine[i], NULL, obj);
759 760
		}

761 762 763 764
		for (j = 0; j < ee->user_bo_count; j++)
			print_error_obj(m, dev_priv->engine[i],
					"user", ee->user_bo[j]);

765
		if (ee->num_requests) {
766
			err_printf(m, "%s --- %d requests\n",
767
				   dev_priv->engine[i]->name,
768
				   ee->num_requests);
769 770
			for (j = 0; j < ee->num_requests; j++)
				error_print_request(m, " ", &ee->requests[j]);
771 772
		}

773 774
		if (IS_ERR(ee->waiters)) {
			err_printf(m, "%s --- ? waiters [unable to acquire spinlock]\n",
775
				   dev_priv->engine[i]->name);
776
		} else if (ee->num_waiters) {
777
			err_printf(m, "%s --- %d waiters\n",
778
				   dev_priv->engine[i]->name,
779 780
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
781
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
782 783 784
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
785 786 787
			}
		}

788
		print_error_obj(m, dev_priv->engine[i],
789
				"ringbuffer", ee->ringbuffer);
790

791
		print_error_obj(m, dev_priv->engine[i],
792
				"HW Status", ee->hws_page);
793

794
		print_error_obj(m, dev_priv->engine[i],
795
				"HW context", ee->ctx);
796

797
		print_error_obj(m, dev_priv->engine[i],
798
				"WA context", ee->wa_ctx);
799

800
		print_error_obj(m, dev_priv->engine[i],
801
				"WA batchbuffer", ee->wa_batchbuffer);
802 803 804

		print_error_obj(m, dev_priv->engine[i],
				"NULL context", ee->default_state);
805 806 807 808 809 810
	}

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
811
		intel_display_print_error_state(m, error->display);
812

813
	err_print_capabilities(m, &error->device_info, &error->driver_caps);
814
	err_print_params(m, &error->params);
815
	err_print_uc(m, &error->uc);
816

817 818 819 820 821 822 823
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
824
			      struct drm_i915_private *i915,
825 826 827
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
828
	ebuf->i915 = i915;
829 830 831 832 833 834

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
835
				GFP_KERNEL | __GFP_NORETRY | __GFP_NOWARN);
836 837 838

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
839
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
840 841 842 843
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
844
		ebuf->buf = kmalloc(ebuf->size, GFP_KERNEL);
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
863
		free_page((unsigned long)obj->pages[page]);
864 865 866 867

	kfree(obj);
}

868 869 870 871 872 873
static __always_inline void free_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		kfree(*(void **)x);
}

874 875 876 877 878 879 880
static void cleanup_params(struct i915_gpu_state *error)
{
#define FREE(T, x, ...) free_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(FREE);
#undef FREE
}

881 882 883 884 885 886
static void cleanup_uc_state(struct i915_gpu_state *error)
{
	struct i915_error_uc *error_uc = &error->uc;

	kfree(error_uc->guc_fw.path);
	kfree(error_uc->huc_fw.path);
887
	i915_error_object_free(error_uc->guc_log);
888 889
}

890
void __i915_gpu_state_free(struct kref *error_ref)
891
{
892 893
	struct i915_gpu_state *error =
		container_of(error_ref, typeof(*error), ref);
894
	long i, j;
895

896 897 898
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

899 900 901 902
		for (j = 0; j < ee->user_bo_count; j++)
			i915_error_object_free(ee->user_bo[j]);
		kfree(ee->user_bo);

903 904 905 906 907 908 909 910
		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
911 912
		if (!IS_ERR_OR_NULL(ee->waiters))
			kfree(ee->waiters);
913 914
	}

915
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
916 917
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
918

919 920
	kfree(error->overlay);
	kfree(error->display);
921

922
	cleanup_params(error);
923 924
	cleanup_uc_state(error);

925 926 927 928
	kfree(error);
}

static struct drm_i915_error_object *
929
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
930
			 struct i915_vma *vma)
931
{
932 933
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
934
	struct drm_i915_error_object *dst;
935
	struct compress compress;
936 937 938
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
939

C
Chris Wilson 已提交
940 941 942
	if (!vma)
		return NULL;

943
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
944
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
945 946
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
947
	if (!dst)
948 949
		return NULL;

950 951
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
952
	dst->page_count = 0;
953 954
	dst->unused = 0;

955
	if (!compress_init(&compress)) {
956 957 958
		kfree(dst);
		return NULL;
	}
959

960 961 962
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
		int ret;
963

964 965
		ggtt->base.insert_page(&ggtt->base, dma, slot,
				       I915_CACHE_NONE, 0);
966

967
		s = io_mapping_map_atomic_wc(&ggtt->iomap, slot);
968
		ret = compress_page(&compress, (void  __force *)s, dst);
969
		io_mapping_unmap_atomic(s);
970

971
		if (ret)
972 973
			goto unwind;
	}
974
	goto out;
975 976

unwind:
977 978
	while (dst->page_count--)
		free_page((unsigned long)dst->pages[dst->page_count]);
979
	kfree(dst);
980 981 982
	dst = NULL;

out:
983
	compress_fini(&compress, dst);
984
	ggtt->base.clear_range(&ggtt->base, slot, PAGE_SIZE);
985
	return dst;
986 987
}

988 989 990 991 992 993
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
994
	struct i915_request *request;
995 996 997

	request = __i915_gem_active_peek(active);
	return request ? request->global_seqno : 0;
998 999 1000 1001 1002
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
1003
	struct i915_request *request;
1004

1005 1006
	request = __i915_gem_active_peek(active);
	return request ? request->engine->id : -1;
1007 1008
}

1009
static void capture_bo(struct drm_i915_error_buffer *err,
1010
		       struct i915_vma *vma)
1011
{
1012
	struct drm_i915_gem_object *obj = vma->obj;
1013
	int i;
1014

1015 1016
	err->size = obj->base.size;
	err->name = obj->base.name;
1017

1018
	for (i = 0; i < I915_NUM_ENGINES; i++)
1019
		err->rseqno[i] = __active_get_seqno(&vma->last_read[i]);
1020 1021
	err->wseqno = __active_get_seqno(&obj->frontbuffer_write);
	err->engine = __active_get_engine_id(&obj->frontbuffer_write);
1022

1023
	err->gtt_offset = vma->node.start;
1024 1025
	err->read_domains = obj->read_domains;
	err->write_domain = obj->write_domain;
1026
	err->fence_reg = vma->fence ? vma->fence->id : -1;
1027
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
1028 1029
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
1030
	err->userptr = obj->userptr.mm != NULL;
1031 1032 1033
	err->cache_level = obj->cache_level;
}

1034 1035 1036
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
1037
{
B
Ben Widawsky 已提交
1038
	struct i915_vma *vma;
1039 1040
	int i = 0;

1041
	list_for_each_entry(vma, head, vm_link) {
1042 1043 1044
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

1045
		capture_bo(err++, vma);
1046 1047 1048 1049 1050 1051 1052
		if (++i == count)
			break;
	}

	return i;
}

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
1063
					 struct i915_gpu_state *error,
1064
					 int *engine_id)
1065 1066 1067 1068 1069 1070 1071 1072 1073
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
1074
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1075
		if (error->engine[i].hangcheck_stalled) {
1076 1077
			if (engine_id)
				*engine_id = i;
1078

1079 1080
			return error->engine[i].ipehr ^
			       error->engine[i].instdone.instdone;
1081 1082
		}
	}
1083 1084 1085 1086

	return error_code;
}

1087
static void gem_record_fences(struct i915_gpu_state *error)
1088
{
1089
	struct drm_i915_private *dev_priv = error->i915;
1090 1091
	int i;

1092
	if (INTEL_GEN(dev_priv) >= 6) {
1093
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1094 1095
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	} else if (INTEL_GEN(dev_priv) >= 4) {
1096 1097
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
1098
	} else {
1099
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1100
			error->fence[i] = I915_READ(FENCE_REG(i));
1101
	}
1102
	error->nfence = i;
1103 1104
}

1105 1106
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1107
{
1108 1109 1110 1111
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
1112
	if (HAS_VEBOX(dev_priv))
1113
		ee->semaphore_mboxes[2] =
1114
			I915_READ(RING_SYNC_2(engine->mmio_base));
1115 1116
}

1117 1118
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1119 1120 1121 1122 1123 1124
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

1125 1126
	ee->num_waiters = 0;
	ee->waiters = NULL;
1127

1128 1129 1130
	if (RB_EMPTY_ROOT(&b->waiters))
		return;

1131
	if (!spin_trylock_irq(&b->rb_lock)) {
1132 1133 1134 1135
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}

1136 1137 1138
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
1139
	spin_unlock_irq(&b->rb_lock);
1140 1141 1142 1143 1144 1145 1146 1147 1148

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

1149
	if (!spin_trylock_irq(&b->rb_lock)) {
1150 1151 1152 1153
		kfree(waiter);
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}
1154

1155
	ee->waiters = waiter;
1156
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1157
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1158 1159 1160 1161 1162 1163

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

1164
		if (++ee->num_waiters == count)
1165 1166
			break;
	}
1167
	spin_unlock_irq(&b->rb_lock);
1168 1169
}

1170
static void error_record_engine_registers(struct i915_gpu_state *error,
1171 1172
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1173
{
1174 1175
	struct drm_i915_private *dev_priv = engine->i915;

1176
	if (INTEL_GEN(dev_priv) >= 6) {
1177
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
1178 1179 1180
		if (INTEL_GEN(dev_priv) >= 8) {
			ee->fault_reg = I915_READ(GEN8_RING_FAULT_REG);
		} else {
1181
			gen6_record_semaphore_state(engine, ee);
1182 1183
			ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
		}
1184 1185
	}

1186
	if (INTEL_GEN(dev_priv) >= 4) {
1187 1188 1189 1190 1191
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1192
		if (INTEL_GEN(dev_priv) >= 8) {
1193 1194
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1195
		}
1196
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1197
	} else {
1198 1199 1200
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1201 1202
	}

1203
	intel_engine_get_instdone(engine, &ee->instdone);
1204

1205 1206
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1207
	ee->acthd = intel_engine_get_active_head(engine);
1208
	ee->seqno = intel_engine_get_seqno(engine);
1209
	ee->last_seqno = intel_engine_last_submit(engine);
1210 1211 1212 1213
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1214 1215
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1216

1217
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1218
		i915_reg_t mmio;
1219

1220
		if (IS_GEN7(dev_priv)) {
1221
			switch (engine->id) {
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1236
		} else if (IS_GEN6(engine->i915)) {
1237
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1238 1239
		} else {
			/* XXX: gen8 returns to sanity */
1240
			mmio = RING_HWS_PGA(engine->mmio_base);
1241 1242
		}

1243
		ee->hws = I915_READ(mmio);
1244 1245
	}

1246
	ee->idle = intel_engine_is_idle(engine);
1247
	ee->hangcheck_timestamp = engine->hangcheck.action_timestamp;
1248
	ee->hangcheck_action = engine->hangcheck.action;
1249
	ee->hangcheck_stalled = engine->hangcheck.stalled;
1250 1251
	ee->reset_count = i915_reset_engine_count(&dev_priv->gpu_error,
						  engine);
1252

1253
	if (USES_PPGTT(dev_priv)) {
1254 1255
		int i;

1256
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1257

1258
		if (IS_GEN6(dev_priv))
1259
			ee->vm_info.pp_dir_base =
1260
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1261
		else if (IS_GEN7(dev_priv))
1262
			ee->vm_info.pp_dir_base =
1263
				I915_READ(RING_PP_DIR_BASE(engine));
1264
		else if (INTEL_GEN(dev_priv) >= 8)
1265
			for (i = 0; i < 4; i++) {
1266
				ee->vm_info.pdp[i] =
1267
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1268 1269
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1270
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1271 1272
			}
	}
1273 1274
}

1275
static void record_request(struct i915_request *request,
1276 1277 1278
			   struct drm_i915_error_request *erq)
{
	erq->context = request->ctx->hw_id;
1279
	erq->priority = request->priotree.priority;
1280
	erq->ban_score = atomic_read(&request->ctx->ban_score);
1281
	erq->seqno = request->global_seqno;
1282 1283 1284 1285 1286 1287 1288 1289 1290
	erq->jiffies = request->emitted_jiffies;
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
	erq->pid = request->ctx->pid ? pid_nr(request->ctx->pid) : 0;
	rcu_read_unlock();
}

1291
static void engine_record_requests(struct intel_engine_cs *engine,
1292
				   struct i915_request *first,
1293 1294
				   struct drm_i915_error_engine *ee)
{
1295
	struct i915_request *request;
1296 1297 1298 1299
	int count;

	count = 0;
	request = first;
1300
	list_for_each_entry_from(request, &engine->timeline->requests, link)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1313
	list_for_each_entry_from(request, &engine->timeline->requests, link) {
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1333
		record_request(request, &ee->requests[count++]);
1334 1335 1336 1337
	}
	ee->num_requests = count;
}

1338 1339 1340
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
1341
	const struct intel_engine_execlists * const execlists = &engine->execlists;
1342 1343
	unsigned int n;

1344
	for (n = 0; n < execlists_num_ports(execlists); n++) {
1345
		struct i915_request *rq = port_request(&execlists->port[n]);
1346 1347 1348 1349 1350 1351

		if (!rq)
			break;

		record_request(rq, &ee->execlist[n]);
	}
1352 1353

	ee->num_ports = n;
1354 1355
}

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static void record_context(struct drm_i915_error_context *e,
			   struct i915_gem_context *ctx)
{
	if (ctx->pid) {
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(ctx->pid, PIDTYPE_PID);
		if (task) {
			strcpy(e->comm, task->comm);
			e->pid = task->pid;
		}
		rcu_read_unlock();
	}

	e->handle = ctx->user_handle;
	e->hw_id = ctx->hw_id;
1373
	e->priority = ctx->priority;
1374
	e->ban_score = atomic_read(&ctx->ban_score);
1375
	e->bannable = i915_gem_context_is_bannable(ctx);
1376 1377
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1378 1379
}

1380
static void request_record_user_bo(struct i915_request *request,
1381 1382
				   struct drm_i915_error_engine *ee)
{
1383
	struct i915_capture_list *c;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	struct drm_i915_error_object **bo;
	long count;

	count = 0;
	for (c = request->capture_list; c; c = c->next)
		count++;

	bo = NULL;
	if (count)
		bo = kcalloc(count, sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count = 0;
	for (c = request->capture_list; c; c = c->next) {
		bo[count] = i915_error_object_create(request->i915, c->vma);
		if (!bo[count])
			break;
		count++;
	}

	ee->user_bo = bo;
	ee->user_bo_count = count;
}

1409 1410 1411 1412 1413 1414 1415
static struct drm_i915_error_object *
capture_object(struct drm_i915_private *dev_priv,
	       struct drm_i915_gem_object *obj)
{
	if (obj && i915_gem_object_has_pages(obj)) {
		struct i915_vma fake = {
			.node = { .start = U64_MAX, .size = obj->base.size },
1416
			.size = obj->base.size,
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
			.pages = obj->mm.pages,
			.obj = obj,
		};

		return i915_error_object_create(dev_priv, &fake);
	} else {
		return NULL;
	}
}

1427
static void gem_record_rings(struct i915_gpu_state *error)
1428
{
1429 1430
	struct drm_i915_private *i915 = error->i915;
	struct i915_ggtt *ggtt = &i915->ggtt;
1431
	int i;
1432

1433
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1434
		struct intel_engine_cs *engine = i915->engine[i];
1435
		struct drm_i915_error_engine *ee = &error->engine[i];
1436
		struct i915_request *request;
1437

1438
		ee->engine_id = -1;
1439

1440
		if (!engine)
1441 1442
			continue;

1443
		ee->engine_id = i;
1444

1445 1446
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1447
		error_record_engine_execlists(engine, ee);
1448

1449
		request = i915_gem_find_active_request(engine);
1450
		if (request) {
1451
			struct intel_ring *ring;
1452

1453
			ee->vm = request->ctx->ppgtt ?
1454
				&request->ctx->ppgtt->base : &ggtt->base;
1455

1456 1457
			record_context(&ee->context, request->ctx);

1458 1459 1460 1461
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1462
			ee->batchbuffer =
1463
				i915_error_object_create(i915, request->batch);
1464

1465
			if (HAS_BROKEN_CS_TLB(i915))
1466
				ee->wa_batchbuffer =
1467
					i915_error_object_create(i915,
C
Chris Wilson 已提交
1468
								 engine->scratch);
1469
			request_record_user_bo(request, ee);
1470

C
Chris Wilson 已提交
1471
			ee->ctx =
1472
				i915_error_object_create(i915,
C
Chris Wilson 已提交
1473
							 request->ctx->engine[i].state);
1474

1475
			error->simulated |=
1476
				i915_gem_context_no_error_capture(request->ctx);
1477

1478 1479 1480 1481
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1482 1483 1484
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1485
			ee->ringbuffer =
1486
				i915_error_object_create(i915, ring->vma);
1487 1488

			engine_record_requests(engine, request, ee);
1489
		}
1490

1491
		ee->hws_page =
1492
			i915_error_object_create(i915,
C
Chris Wilson 已提交
1493
						 engine->status_page.vma);
1494

1495
		ee->wa_ctx = i915_error_object_create(i915, engine->wa_ctx.vma);
1496

1497
		ee->default_state = capture_object(i915, engine->default_state);
1498 1499 1500
	}
}

1501 1502 1503
static void gem_capture_vm(struct i915_gpu_state *error,
			   struct i915_address_space *vm,
			   int idx)
1504
{
1505
	struct drm_i915_error_buffer *active_bo;
1506
	struct i915_vma *vma;
1507
	int count;
1508

1509
	count = 0;
1510
	list_for_each_entry(vma, &vm->active_list, vm_link)
1511
		count++;
1512

1513 1514 1515
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1516
	if (active_bo)
1517 1518 1519 1520 1521 1522 1523
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1524 1525
}

1526
static void capture_active_buffers(struct i915_gpu_state *error)
1527
{
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1541

1542 1543 1544 1545
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
1546
			gem_capture_vm(error, ee->vm, cnt++);
1547
	}
1548 1549
}

1550
static void capture_pinned_buffers(struct i915_gpu_state *error)
1551
{
1552
	struct i915_address_space *vm = &error->i915->ggtt.base;
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
	list_for_each_entry(vma, &vm->active_list, vm_link)
		count_inactive++;

	count_active = 0;
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
static void capture_uc_state(struct i915_gpu_state *error)
{
	struct drm_i915_private *i915 = error->i915;
	struct i915_error_uc *error_uc = &error->uc;

	/* Capturing uC state won't be useful if there is no GuC */
	if (!error->device_info.has_guc)
		return;

	error_uc->guc_fw = i915->guc.fw;
	error_uc->huc_fw = i915->huc.fw;

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
	error_uc->guc_fw.path = kstrdup(i915->guc.fw.path, GFP_ATOMIC);
	error_uc->huc_fw.path = kstrdup(i915->huc.fw.path, GFP_ATOMIC);
1598
	error_uc->guc_log = i915_error_object_create(i915, i915->guc.log.vma);
1599 1600
}

1601
/* Capture all registers which don't fit into another category. */
1602
static void capture_reg_state(struct i915_gpu_state *error)
1603
{
1604
	struct drm_i915_private *dev_priv = error->i915;
1605
	int i;
1606

1607 1608 1609 1610 1611 1612 1613
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1614

1615
	/* 1: Registers specific to a single generation */
1616
	if (IS_VALLEYVIEW(dev_priv)) {
1617
		error->gtier[0] = I915_READ(GTIER);
1618
		error->ier = I915_READ(VLV_IER);
1619
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1620
	}
1621

1622
	if (IS_GEN7(dev_priv))
1623
		error->err_int = I915_READ(GEN7_ERR_INT);
1624

1625
	if (INTEL_GEN(dev_priv) >= 8) {
1626 1627 1628 1629
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1630
	if (IS_GEN6(dev_priv)) {
1631
		error->forcewake = I915_READ_FW(FORCEWAKE);
1632 1633 1634
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1635

1636
	/* 2: Registers which belong to multiple generations */
1637
	if (INTEL_GEN(dev_priv) >= 7)
1638
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1639

1640
	if (INTEL_GEN(dev_priv) >= 6) {
1641
		error->derrmr = I915_READ(DERRMR);
1642 1643 1644 1645
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

J
Joonas Lahtinen 已提交
1646
	if (INTEL_GEN(dev_priv) >= 5)
1647 1648
		error->ccid = I915_READ(CCID);

1649
	/* 3: Feature specific registers */
1650
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1651 1652 1653 1654 1655
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1656
	if (INTEL_GEN(dev_priv) >= 8) {
1657 1658 1659
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1660
		error->ngtier = 4;
1661
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1662
		error->ier = I915_READ(DEIER);
1663
		error->gtier[0] = I915_READ(GTIER);
1664
		error->ngtier = 1;
1665
	} else if (IS_GEN2(dev_priv)) {
1666
		error->ier = I915_READ16(IER);
1667
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1668
		error->ier = I915_READ(IER);
1669 1670 1671
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1672 1673
}

1674
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1675
				   struct i915_gpu_state *error,
1676
				   u32 engine_mask,
1677
				   const char *error_msg)
1678 1679
{
	u32 ecode;
1680
	int engine_id = -1, len;
1681

1682
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1683

1684
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1685
			"GPU HANG: ecode %d:%d:0x%08x",
1686
			INTEL_GEN(dev_priv), engine_id, ecode);
1687

1688
	if (engine_id != -1 && error->engine[engine_id].context.pid)
1689 1690 1691
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1692 1693
				 error->engine[engine_id].context.comm,
				 error->engine[engine_id].context.pid);
1694 1695 1696 1697

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1698
		  engine_mask ? "reset" : "continue");
1699 1700
}

1701
static void capture_gen_state(struct i915_gpu_state *error)
1702
{
1703 1704 1705 1706 1707
	struct drm_i915_private *i915 = error->i915;

	error->awake = i915->gt.awake;
	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1708

1709 1710 1711 1712
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1713 1714
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1715 1716

	memcpy(&error->device_info,
1717
	       INTEL_INFO(i915),
1718
	       sizeof(error->device_info));
1719
	error->driver_caps = i915->caps;
1720 1721
}

1722 1723 1724 1725 1726 1727
static __always_inline void dup_param(const char *type, void *x)
{
	if (!__builtin_strcmp(type, "char *"))
		*(void **)x = kstrdup(*(void **)x, GFP_ATOMIC);
}

1728 1729 1730 1731 1732 1733 1734 1735
static void capture_params(struct i915_gpu_state *error)
{
	error->params = i915_modparams;
#define DUP(T, x, ...) dup_param(#T, &error->params.x);
	I915_PARAMS_FOR_EACH(DUP);
#undef DUP
}

1736 1737
static int capture(void *data)
{
1738
	struct i915_gpu_state *error = data;
1739

A
Arnd Bergmann 已提交
1740 1741 1742 1743
	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(),
				  error->i915->gt.last_init_time);
1744

1745
	capture_params(error);
1746
	capture_uc_state(error);
1747 1748 1749 1750 1751 1752
	capture_gen_state(error);
	capture_reg_state(error);
	gem_record_fences(error);
	gem_record_rings(error);
	capture_active_buffers(error);
	capture_pinned_buffers(error);
1753 1754 1755 1756 1757 1758 1759

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

	return 0;
}

1760 1761
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
struct i915_gpu_state *
i915_capture_gpu_state(struct drm_i915_private *i915)
{
	struct i915_gpu_state *error;

	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	stop_machine(capture, error, NULL);

	return error;
}

1779 1780
/**
 * i915_capture_error_state - capture an error record for later analysis
1781 1782 1783
 * @i915: i915 device
 * @engine_mask: the mask of engines triggering the hang
 * @error_msg: a message to insert into the error capture header
1784 1785 1786 1787 1788 1789
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1790
void i915_capture_error_state(struct drm_i915_private *i915,
1791
			      u32 engine_mask,
1792
			      const char *error_msg)
1793
{
1794
	static bool warned;
1795
	struct i915_gpu_state *error;
1796 1797
	unsigned long flags;

1798
	if (!i915_modparams.error_capture)
1799 1800
		return;

1801
	if (READ_ONCE(i915->gpu_error.first_error))
1802 1803
		return;

1804
	error = i915_capture_gpu_state(i915);
1805 1806 1807 1808 1809
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1810
	i915_error_capture_msg(i915, error, engine_mask, error_msg);
1811 1812
	DRM_INFO("%s\n", error->error_msg);

1813
	if (!error->simulated) {
1814 1815 1816
		spin_lock_irqsave(&i915->gpu_error.lock, flags);
		if (!i915->gpu_error.first_error) {
			i915->gpu_error.first_error = error;
1817 1818
			error = NULL;
		}
1819
		spin_unlock_irqrestore(&i915->gpu_error.lock, flags);
1820 1821
	}

1822
	if (error) {
1823
		__i915_gpu_state_free(&error->ref);
1824 1825 1826
		return;
	}

1827 1828
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1829 1830 1831 1832
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1833
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
1834
			 i915->drm.primary->index);
1835 1836
		warned = true;
	}
1837 1838
}

1839 1840
struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
1841
{
1842
	struct i915_gpu_state *error;
1843

1844 1845 1846 1847 1848
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	if (error)
		i915_gpu_state_get(error);
	spin_unlock_irq(&i915->gpu_error.lock);
1849

1850
	return error;
1851 1852
}

1853
void i915_reset_error_state(struct drm_i915_private *i915)
1854
{
1855
	struct i915_gpu_state *error;
1856

1857 1858 1859 1860
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
	i915->gpu_error.first_error = NULL;
	spin_unlock_irq(&i915->gpu_error.lock);
1861

1862
	i915_gpu_state_put(error);
1863
}