i915_gpu_error.c 43.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
31
#include <linux/stop_machine.h>
32
#include <linux/zlib.h>
33 34
#include "i915_drv.h"

35
static const char *engine_str(int engine)
36
{
37
	switch (engine) {
38 39 40 41
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
	case VECS: return "vebox";
42
	case VCS2: return "bsd2";
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	default: return "";
	}
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
134 135 136
		va_list tmp;

		va_copy(tmp, args);
137 138 139 140
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

static bool compress_init(struct z_stream_s *zstream)
{
	memset(zstream, 0, sizeof(*zstream));

	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			GFP_ATOMIC | __GFP_NOWARN);
	if (!zstream->workspace)
		return false;

	if (zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) != Z_OK) {
		kfree(zstream->workspace);
		return false;
	}

	return true;
}

static int compress_page(struct z_stream_s *zstream,
			 void *src,
			 struct drm_i915_error_object *dst)
{
	zstream->next_in = src;
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
			unsigned long page;

			page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
			if (!page)
				return -ENOMEM;

			dst->pages[dst->page_count++] = (void *)page;

			zstream->next_out = (void *)page;
			zstream->avail_out = PAGE_SIZE;
		}

		if (zlib_deflate(zstream, Z_SYNC_FLUSH) != Z_OK)
			return -EIO;
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

static void compress_fini(struct z_stream_s *zstream,
			  struct drm_i915_error_object *dst)
{
	if (dst) {
		zlib_deflate(zstream, Z_FINISH);
		dst->unused = zstream->avail_out;
	}

	zlib_deflateEnd(zstream);
	kfree(zstream->workspace);
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

static bool compress_init(struct z_stream_s *zstream)
{
	return true;
}

static int compress_page(struct z_stream_s *zstream,
			 void *src,
			 struct drm_i915_error_object *dst)
{
	unsigned long page;

	page = __get_free_page(GFP_ATOMIC | __GFP_NOWARN);
	if (!page)
		return -ENOMEM;

	dst->pages[dst->page_count++] =
		memcpy((void *)page, src, PAGE_SIZE);

	return 0;
}

static void compress_fini(struct z_stream_s *zstream,
			  struct drm_i915_error_object *dst)
{
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

281 282 283 284 285
static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
286 287
	int i;

288
	err_printf(m, "%s [%d]:\n", name, count);
289 290

	while (count--) {
291 292 293
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
294 295
			   err->size,
			   err->read_domains,
296
			   err->write_domain);
297
		for (i = 0; i < I915_NUM_ENGINES; i++)
298 299 300
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
301 302 303
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
304
		err_puts(m, err->userptr ? " userptr" : "");
305 306
		err_puts(m, err->engine != -1 ? " " : "");
		err_puts(m, engine_str(err->engine));
307
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
308 309 310 311 312 313 314 315 316 317 318

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

319
static const char *hangcheck_action_to_str(enum intel_engine_hangcheck_action a)
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
{
	switch (a) {
	case HANGCHECK_IDLE:
		return "idle";
	case HANGCHECK_WAIT:
		return "wait";
	case HANGCHECK_ACTIVE:
		return "active";
	case HANGCHECK_KICK:
		return "kick";
	case HANGCHECK_HUNG:
		return "hung";
	}

	return "unknown";
}

337 338 339
static void error_print_instdone(struct drm_i915_error_state_buf *m,
				 struct drm_i915_error_engine *ee)
{
340 341 342
	int slice;
	int subslice;

343 344 345 346 347 348 349 350 351 352 353 354
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

355 356 357 358 359 360 361 362 363
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
364 365
}

366 367 368 369 370 371 372 373 374 375 376 377 378 379
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
				struct drm_i915_error_request *erq)
{
	if (!erq->seqno)
		return;

	err_printf(m, "%s pid %d, seqno %8x:%08x, emitted %dms ago, head %08x, tail %08x\n",
		   prefix, erq->pid,
		   erq->context, erq->seqno,
		   jiffies_to_msecs(jiffies - erq->jiffies),
		   erq->head, erq->tail);
}

380 381
static void error_print_engine(struct drm_i915_error_state_buf *m,
			       struct drm_i915_error_engine *ee)
382
{
383 384
	err_printf(m, "%s command stream:\n", engine_str(ee->engine_id));
	err_printf(m, "  START: 0x%08x\n", ee->start);
385
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
386 387
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
388
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
389
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
390 391 392 393 394
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
395 396 397

	error_print_instdone(m, ee);

398 399 400 401 402 403 404 405
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
406
	if (INTEL_GEN(m->i915) >= 4) {
407
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
408 409 410
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
411
	}
412 413 414 415 416 417
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
418
		err_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
419 420
			   ee->semaphore_mboxes[0],
			   ee->semaphore_seqno[0]);
421
		err_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
422 423 424
			   ee->semaphore_mboxes[1],
			   ee->semaphore_seqno[1]);
		if (HAS_VEBOX(m->i915)) {
425
			err_printf(m, "  SYNC_2: 0x%08x [last synced 0x%08x]\n",
426 427
				   ee->semaphore_mboxes[2],
				   ee->semaphore_seqno[2]);
428
		}
429
	}
430 431
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
432

433
		if (INTEL_GEN(m->i915) >= 8) {
434 435 436
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
437
					   i, ee->vm_info.pdp[i]);
438 439
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
440
				   ee->vm_info.pp_dir_base);
441 442
		}
	}
443 444 445 446 447
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
448
	err_printf(m, "  hangcheck: %s [%d]\n",
449 450
		   hangcheck_action_to_str(ee->hangcheck_action),
		   ee->hangcheck_score);
451 452
	error_print_request(m, "  ELSP[0]: ", &ee->execlist[0]);
	error_print_request(m, "  ELSP[1]: ", &ee->execlist[1]);
453 454 455 456 457 458 459 460 461 462 463
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
static int
ascii85_encode_len(int len)
{
	return DIV_ROUND_UP(len, 4);
}

static bool
ascii85_encode(u32 in, char *out)
{
	int i;

	if (in == 0)
		return false;

	out[5] = '\0';
	for (i = 5; i--; ) {
		out[i] = '!' + in % 85;
		in /= 85;
	}

	return true;
}

487
static void print_error_obj(struct drm_i915_error_state_buf *m,
488 489
			    struct intel_engine_cs *engine,
			    const char *name,
490 491
			    struct drm_i915_error_object *obj)
{
492 493
	char out[6];
	int page;
494

495 496 497 498 499 500 501 502 503 504
	if (!obj)
		return;

	if (name) {
		err_printf(m, "%s --- %s = 0x%08x %08x\n",
			   engine ? engine->name : "global", name,
			   upper_32_bits(obj->gtt_offset),
			   lower_32_bits(obj->gtt_offset));
	}

505 506 507 508 509 510 511 512 513 514 515 516 517 518
	err_compression_marker(m);
	for (page = 0; page < obj->page_count; page++) {
		int i, len;

		len = PAGE_SIZE;
		if (page == obj->page_count - 1)
			len -= obj->unused;
		len = ascii85_encode_len(len);

		for (i = 0; i < len; i++) {
			if (ascii85_encode(obj->pages[page][i], out))
				err_puts(m, out);
			else
				err_puts(m, "z");
519 520
		}
	}
521
	err_puts(m, "\n");
522 523
}

524 525 526 527
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
				   const struct intel_device_info *info)
{
#define PRINT_FLAG(x)  err_printf(m, #x ": %s\n", yesno(info->x))
528
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
529 530 531
#undef PRINT_FLAG
}

532 533 534 535
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
			    const struct i915_error_state_file_priv *error_priv)
{
	struct drm_device *dev = error_priv->dev;
536
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
537
	struct pci_dev *pdev = dev_priv->drm.pdev;
538
	struct drm_i915_error_state *error = error_priv->error;
539
	struct drm_i915_error_object *obj;
540
	int max_hangcheck_score;
541
	int i, j;
542 543 544 545 546 547

	if (!error) {
		err_printf(m, "no error state collected\n");
		goto out;
	}

548
	err_printf(m, "%s\n", error->error_msg);
549
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
550 551 552 553 554 555
	err_printf(m, "Time: %ld s %ld us\n",
		   error->time.tv_sec, error->time.tv_usec);
	err_printf(m, "Boottime: %ld s %ld us\n",
		   error->boottime.tv_sec, error->boottime.tv_usec);
	err_printf(m, "Uptime: %ld s %ld us\n",
		   error->uptime.tv_sec, error->uptime.tv_usec);
556
	err_print_capabilities(m, &error->device_info);
557
	max_hangcheck_score = 0;
558 559 560
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score > max_hangcheck_score)
			max_hangcheck_score = error->engine[i].hangcheck_score;
561
	}
562 563 564
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score == max_hangcheck_score &&
		    error->engine[i].pid != -1) {
565
			err_printf(m, "Active process (on ring %s): %s [%d]\n",
566 567 568
				   engine_str(i),
				   error->engine[i].comm,
				   error->engine[i].pid);
569 570
		}
	}
571
	err_printf(m, "Reset count: %u\n", error->reset_count);
572
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
D
David Weinehall 已提交
573 574
	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
575
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
D
David Weinehall 已提交
576 577
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
578
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
579 580 581 582 583 584 585 586 587 588 589

	if (HAS_CSR(dev)) {
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

590 591
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
592 593 594 595
	if (INTEL_INFO(dev)->gen >= 8) {
		for (i = 0; i < 4; i++)
			err_printf(m, "GTIER gt %d: 0x%08x\n", i,
				   error->gtier[i]);
596
	} else if (HAS_PCH_SPLIT(dev_priv) || IS_VALLEYVIEW(dev_priv))
597
		err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
598 599 600 601
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
602
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
603 604 605 606 607 608

	for (i = 0; i < dev_priv->num_fence_regs; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

	if (INTEL_INFO(dev)->gen >= 6) {
		err_printf(m, "ERROR: 0x%08x\n", error->error);
609 610 611 612 613

		if (INTEL_INFO(dev)->gen >= 8)
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

614 615 616
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

617
	if (IS_GEN7(dev_priv))
618 619
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

620 621 622 623
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
			error_print_engine(m, &error->engine[i]);
	}
624

625 626 627
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
628

629 630 631 632 633 634 635 636 637 638
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
639
					 dev_priv->engine[j]->name);
640 641 642 643
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
644 645 646
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
647

648 649 650 651
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

652 653 654 655
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		obj = ee->batchbuffer;
656
		if (obj) {
657
			err_puts(m, dev_priv->engine[i]->name);
658
			if (ee->pid != -1)
659
				err_printf(m, " (submitted by %s [%d])",
660 661
					   ee->comm,
					   ee->pid);
662 663 664
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
665
			print_error_obj(m, dev_priv->engine[i], NULL, obj);
666 667
		}

668
		if (ee->num_requests) {
669
			err_printf(m, "%s --- %d requests\n",
670
				   dev_priv->engine[i]->name,
671
				   ee->num_requests);
672 673
			for (j = 0; j < ee->num_requests; j++)
				error_print_request(m, " ", &ee->requests[j]);
674 675
		}

676 677
		if (IS_ERR(ee->waiters)) {
			err_printf(m, "%s --- ? waiters [unable to acquire spinlock]\n",
678
				   dev_priv->engine[i]->name);
679
		} else if (ee->num_waiters) {
680
			err_printf(m, "%s --- %d waiters\n",
681
				   dev_priv->engine[i]->name,
682 683
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
684
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
685 686 687
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
688 689 690
			}
		}

691
		print_error_obj(m, dev_priv->engine[i],
692
				"ringbuffer", ee->ringbuffer);
693

694
		print_error_obj(m, dev_priv->engine[i],
695
				"HW Status", ee->hws_page);
696

697
		print_error_obj(m, dev_priv->engine[i],
698
				"HW context", ee->ctx);
699

700
		print_error_obj(m, dev_priv->engine[i],
701
				"WA context", ee->wa_ctx);
702

703
		print_error_obj(m, dev_priv->engine[i],
704
				"WA batchbuffer", ee->wa_batchbuffer);
705 706
	}

707
	print_error_obj(m, NULL, "Semaphores", error->semaphore);
708

709 710
	print_error_obj(m, NULL, "GuC log buffer", error->guc_log);

711 712 713 714 715 716 717 718 719 720 721 722 723 724
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

out:
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
725
			      struct drm_i915_private *i915,
726 727 728
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
729
	ebuf->i915 = i915;
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
				GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
764
		free_page((unsigned long)obj->pages[page]);
765 766 767 768 769 770 771 772 773 774

	kfree(obj);
}

static void i915_error_state_free(struct kref *error_ref)
{
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
	int i;

775 776 777 778 779 780 781 782 783 784 785
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
786 787
		if (!IS_ERR_OR_NULL(ee->waiters))
			kfree(ee->waiters);
788 789
	}

790
	i915_error_object_free(error->semaphore);
791
	i915_error_object_free(error->guc_log);
792

793
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
794 795
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
796

797 798 799 800 801 802
	kfree(error->overlay);
	kfree(error->display);
	kfree(error);
}

static struct drm_i915_error_object *
803
i915_error_object_create(struct drm_i915_private *i915,
C
Chris Wilson 已提交
804
			 struct i915_vma *vma)
805
{
806 807
	struct i915_ggtt *ggtt = &i915->ggtt;
	const u64 slot = ggtt->error_capture.start;
808
	struct drm_i915_error_object *dst;
809
	struct z_stream_s zstream;
810 811 812
	unsigned long num_pages;
	struct sgt_iter iter;
	dma_addr_t dma;
813

C
Chris Wilson 已提交
814 815 816
	if (!vma)
		return NULL;

817
	num_pages = min_t(u64, vma->size, vma->obj->base.size) >> PAGE_SHIFT;
818
	num_pages = DIV_ROUND_UP(10 * num_pages, 8); /* worstcase zlib growth */
819 820
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *),
		      GFP_ATOMIC | __GFP_NOWARN);
C
Chris Wilson 已提交
821
	if (!dst)
822 823
		return NULL;

824 825
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
826
	dst->page_count = 0;
827 828 829 830 831 832
	dst->unused = 0;

	if (!compress_init(&zstream)) {
		kfree(dst);
		return NULL;
	}
833

834 835 836
	for_each_sgt_dma(dma, iter, vma->pages) {
		void __iomem *s;
		int ret;
837

838 839
		ggtt->base.insert_page(&ggtt->base, dma, slot,
				       I915_CACHE_NONE, 0);
840

841
		s = io_mapping_map_atomic_wc(&ggtt->mappable, slot);
842
		ret = compress_page(&zstream, (void  __force *)s, dst);
843
		io_mapping_unmap_atomic(s);
844

845
		if (ret)
846 847
			goto unwind;
	}
848
	goto out;
849 850

unwind:
851 852
	while (dst->page_count--)
		free_page((unsigned long)dst->pages[dst->page_count]);
853
	kfree(dst);
854 855 856
	dst = NULL;

out:
857
	compress_fini(&zstream, dst);
858
	ggtt->base.clear_range(&ggtt->base, slot, PAGE_SIZE);
859
	return dst;
860 861
}

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
	return i915_gem_request_get_seqno(__i915_gem_active_peek(active));
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
	struct intel_engine_cs *engine;

	engine = i915_gem_request_get_engine(__i915_gem_active_peek(active));
	return engine ? engine->id : -1;
}

880
static void capture_bo(struct drm_i915_error_buffer *err,
881
		       struct i915_vma *vma)
882
{
883
	struct drm_i915_gem_object *obj = vma->obj;
884
	int i;
885

886 887
	err->size = obj->base.size;
	err->name = obj->base.name;
888

889
	for (i = 0; i < I915_NUM_ENGINES; i++)
890 891 892
		err->rseqno[i] = __active_get_seqno(&vma->last_read[i]);
	err->wseqno = __active_get_seqno(&vma->last_write);
	err->engine = __active_get_engine_id(&vma->last_write);
893

894
	err->gtt_offset = vma->node.start;
895 896
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
897
	err->fence_reg = vma->fence ? vma->fence->id : -1;
898
	err->tiling = i915_gem_object_get_tiling(obj);
C
Chris Wilson 已提交
899 900
	err->dirty = obj->mm.dirty;
	err->purgeable = obj->mm.madv != I915_MADV_WILLNEED;
901
	err->userptr = obj->userptr.mm != NULL;
902 903 904
	err->cache_level = obj->cache_level;
}

905 906 907
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
908
{
B
Ben Widawsky 已提交
909
	struct i915_vma *vma;
910 911
	int i = 0;

912
	list_for_each_entry(vma, head, vm_link) {
913 914 915
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

916
		capture_bo(err++, vma);
917 918 919 920 921 922 923
		if (++i == count)
			break;
	}

	return i;
}

924 925 926 927 928 929 930 931 932 933
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
934
					 struct drm_i915_error_state *error,
935
					 int *engine_id)
936 937 938 939 940 941 942 943 944
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
945
	for (i = 0; i < I915_NUM_ENGINES; i++) {
946 947 948
		if (error->engine[i].hangcheck_action == HANGCHECK_HUNG) {
			if (engine_id)
				*engine_id = i;
949

950 951
			return error->engine[i].ipehr ^
			       error->engine[i].instdone.instdone;
952 953
		}
	}
954 955 956 957

	return error_code;
}

958
static void i915_gem_record_fences(struct drm_i915_private *dev_priv,
959 960 961 962
				   struct drm_i915_error_state *error)
{
	int i;

963
	if (IS_GEN3(dev_priv) || IS_GEN2(dev_priv)) {
964
		for (i = 0; i < dev_priv->num_fence_regs; i++)
965
			error->fence[i] = I915_READ(FENCE_REG(i));
966
	} else if (IS_GEN5(dev_priv) || IS_GEN4(dev_priv)) {
967 968
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
969
	} else if (INTEL_GEN(dev_priv) >= 6) {
970 971 972
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	}
973 974
}

975

976
static void gen8_record_semaphore_state(struct drm_i915_error_state *error,
977
					struct intel_engine_cs *engine,
978
					struct drm_i915_error_engine *ee)
979
{
980
	struct drm_i915_private *dev_priv = engine->i915;
981
	struct intel_engine_cs *to;
982
	enum intel_engine_id id;
983

984
	if (!error->semaphore)
985
		return;
986

987
	for_each_engine(to, dev_priv, id) {
988 989 990
		int idx;
		u16 signal_offset;
		u32 *tmp;
991

992
		if (engine == to)
993 994
			continue;

995 996
		signal_offset =
			(GEN8_SIGNAL_OFFSET(engine, id) & (PAGE_SIZE - 1)) / 4;
997
		tmp = error->semaphore->pages[0];
998
		idx = intel_engine_sync_index(engine, to);
999

1000 1001
		ee->semaphore_mboxes[idx] = tmp[signal_offset];
		ee->semaphore_seqno[idx] = engine->semaphore.sync_seqno[idx];
1002 1003 1004
	}
}

1005 1006
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1007
{
1008 1009 1010 1011 1012 1013
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
	ee->semaphore_seqno[0] = engine->semaphore.sync_seqno[0];
	ee->semaphore_seqno[1] = engine->semaphore.sync_seqno[1];
1014

1015
	if (HAS_VEBOX(dev_priv)) {
1016
		ee->semaphore_mboxes[2] =
1017
			I915_READ(RING_SYNC_2(engine->mmio_base));
1018
		ee->semaphore_seqno[2] = engine->semaphore.sync_seqno[2];
1019 1020 1021
	}
}

1022 1023
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
1024 1025 1026 1027 1028 1029
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

1030 1031
	ee->num_waiters = 0;
	ee->waiters = NULL;
1032

1033 1034 1035 1036 1037 1038 1039 1040
	if (RB_EMPTY_ROOT(&b->waiters))
		return;

	if (!spin_trylock(&b->lock)) {
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
	spin_unlock(&b->lock);

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

1054 1055 1056 1057 1058
	if (!spin_trylock(&b->lock)) {
		kfree(waiter);
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}
1059

1060
	ee->waiters = waiter;
1061 1062 1063 1064 1065 1066 1067 1068
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

1069
		if (++ee->num_waiters == count)
1070 1071 1072 1073 1074
			break;
	}
	spin_unlock(&b->lock);
}

1075 1076 1077
static void error_record_engine_registers(struct drm_i915_error_state *error,
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1078
{
1079 1080
	struct drm_i915_private *dev_priv = engine->i915;

1081
	if (INTEL_GEN(dev_priv) >= 6) {
1082 1083
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
		ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
1084
		if (INTEL_GEN(dev_priv) >= 8)
1085
			gen8_record_semaphore_state(error, engine, ee);
1086
		else
1087
			gen6_record_semaphore_state(engine, ee);
1088 1089
	}

1090
	if (INTEL_GEN(dev_priv) >= 4) {
1091 1092 1093 1094 1095
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1096
		if (INTEL_GEN(dev_priv) >= 8) {
1097 1098
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1099
		}
1100
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1101
	} else {
1102 1103 1104
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1105 1106
	}

1107
	intel_engine_get_instdone(engine, &ee->instdone);
1108

1109 1110
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1111
	ee->acthd = intel_engine_get_active_head(engine);
1112
	ee->seqno = intel_engine_get_seqno(engine);
1113
	ee->last_seqno = engine->timeline->last_submitted_seqno;
1114 1115 1116 1117
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1118 1119
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1120

1121
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1122
		i915_reg_t mmio;
1123

1124
		if (IS_GEN7(dev_priv)) {
1125
			switch (engine->id) {
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1140
		} else if (IS_GEN6(engine->i915)) {
1141
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1142 1143
		} else {
			/* XXX: gen8 returns to sanity */
1144
			mmio = RING_HWS_PGA(engine->mmio_base);
1145 1146
		}

1147
		ee->hws = I915_READ(mmio);
1148 1149
	}

1150 1151
	ee->hangcheck_score = engine->hangcheck.score;
	ee->hangcheck_action = engine->hangcheck.action;
1152

1153
	if (USES_PPGTT(dev_priv)) {
1154 1155
		int i;

1156
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1157

1158
		if (IS_GEN6(dev_priv))
1159
			ee->vm_info.pp_dir_base =
1160
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1161
		else if (IS_GEN7(dev_priv))
1162
			ee->vm_info.pp_dir_base =
1163
				I915_READ(RING_PP_DIR_BASE(engine));
1164
		else if (INTEL_GEN(dev_priv) >= 8)
1165
			for (i = 0; i < 4; i++) {
1166
				ee->vm_info.pdp[i] =
1167
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1168 1169
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1170
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1171 1172
			}
	}
1173 1174
}

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
static void record_request(struct drm_i915_gem_request *request,
			   struct drm_i915_error_request *erq)
{
	erq->context = request->ctx->hw_id;
	erq->seqno = request->fence.seqno;
	erq->jiffies = request->emitted_jiffies;
	erq->head = request->head;
	erq->tail = request->tail;

	rcu_read_lock();
	erq->pid = request->ctx->pid ? pid_nr(request->ctx->pid) : 0;
	rcu_read_unlock();
}

1189 1190 1191 1192 1193 1194 1195 1196 1197
static void engine_record_requests(struct intel_engine_cs *engine,
				   struct drm_i915_gem_request *first,
				   struct drm_i915_error_engine *ee)
{
	struct drm_i915_gem_request *request;
	int count;

	count = 0;
	request = first;
1198
	list_for_each_entry_from(request, &engine->timeline->requests, link)
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
1211
	list_for_each_entry_from(request, &engine->timeline->requests, link) {
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

1231
		record_request(request, &ee->requests[count++]);
1232 1233 1234 1235
	}
	ee->num_requests = count;
}

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
static void error_record_engine_execlists(struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
{
	unsigned int n;

	for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
		if (engine->execlist_port[n].request)
			record_request(engine->execlist_port[n].request,
				       &ee->execlist[n]);
}

1247
static void i915_gem_record_rings(struct drm_i915_private *dev_priv,
1248 1249
				  struct drm_i915_error_state *error)
{
1250
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1251
	int i;
1252

1253
	error->semaphore =
C
Chris Wilson 已提交
1254
		i915_error_object_create(dev_priv, dev_priv->semaphore);
1255

1256
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1257
		struct intel_engine_cs *engine = dev_priv->engine[i];
1258
		struct drm_i915_error_engine *ee = &error->engine[i];
1259
		struct drm_i915_gem_request *request;
1260

1261 1262
		ee->pid = -1;
		ee->engine_id = -1;
1263

1264
		if (!engine)
1265 1266
			continue;

1267
		ee->engine_id = i;
1268

1269 1270
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1271
		error_record_engine_execlists(engine, ee);
1272

1273
		request = i915_gem_find_active_request(engine);
1274
		if (request) {
1275
			struct intel_ring *ring;
1276
			struct pid *pid;
1277

1278
			ee->vm = request->ctx->ppgtt ?
1279
				&request->ctx->ppgtt->base : &ggtt->base;
1280

1281 1282 1283 1284
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1285
			ee->batchbuffer =
1286
				i915_error_object_create(dev_priv,
C
Chris Wilson 已提交
1287
							 request->batch);
1288

1289
			if (HAS_BROKEN_CS_TLB(dev_priv))
1290
				ee->wa_batchbuffer =
C
Chris Wilson 已提交
1291 1292
					i915_error_object_create(dev_priv,
								 engine->scratch);
1293

C
Chris Wilson 已提交
1294 1295 1296
			ee->ctx =
				i915_error_object_create(dev_priv,
							 request->ctx->engine[i].state);
1297

1298 1299
			pid = request->ctx->pid;
			if (pid) {
1300 1301 1302
				struct task_struct *task;

				rcu_read_lock();
1303
				task = pid_task(pid, PIDTYPE_PID);
1304
				if (task) {
1305 1306
					strcpy(ee->comm, task->comm);
					ee->pid = task->pid;
1307 1308 1309
				}
				rcu_read_unlock();
			}
1310

1311 1312 1313
			error->simulated |=
				request->ctx->flags & CONTEXT_NO_ERROR_CAPTURE;

1314 1315 1316 1317
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1318 1319 1320
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1321
			ee->ringbuffer =
C
Chris Wilson 已提交
1322
				i915_error_object_create(dev_priv, ring->vma);
1323 1324

			engine_record_requests(engine, request, ee);
1325
		}
1326

1327
		ee->hws_page =
C
Chris Wilson 已提交
1328 1329
			i915_error_object_create(dev_priv,
						 engine->status_page.vma);
1330

C
Chris Wilson 已提交
1331 1332
		ee->wa_ctx =
			i915_error_object_create(dev_priv, engine->wa_ctx.vma);
1333 1334 1335
	}
}

1336 1337 1338
static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
				struct drm_i915_error_state *error,
				struct i915_address_space *vm,
1339
				int idx)
1340
{
1341
	struct drm_i915_error_buffer *active_bo;
1342
	struct i915_vma *vma;
1343
	int count;
1344

1345
	count = 0;
1346
	list_for_each_entry(vma, &vm->active_list, vm_link)
1347
		count++;
1348

1349 1350 1351
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1352
	if (active_bo)
1353 1354 1355 1356 1357 1358 1359
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1360 1361
}

1362 1363
static void i915_capture_active_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
1364
{
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1378

1379 1380 1381 1382 1383
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
			i915_gem_capture_vm(dev_priv, error, ee->vm, cnt++);
1384
	}
1385 1386
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
static void i915_capture_pinned_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
{
	struct i915_address_space *vm = &dev_priv->ggtt.base;
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
	list_for_each_entry(vma, &vm->active_list, vm_link)
		count_inactive++;

	count_active = 0;
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
static void i915_gem_capture_guc_log_buffer(struct drm_i915_private *dev_priv,
					    struct drm_i915_error_state *error)
{
	/* Capturing log buf contents won't be useful if logging was disabled */
	if (!dev_priv->guc.log.vma || (i915.guc_log_level < 0))
		return;

	error->guc_log = i915_error_object_create(dev_priv,
						  dev_priv->guc.log.vma);
}

1429 1430 1431
/* Capture all registers which don't fit into another category. */
static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
1432
{
1433
	struct drm_device *dev = &dev_priv->drm;
1434
	int i;
1435

1436 1437 1438 1439 1440 1441 1442
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1443

1444
	/* 1: Registers specific to a single generation */
1445
	if (IS_VALLEYVIEW(dev_priv)) {
1446
		error->gtier[0] = I915_READ(GTIER);
1447
		error->ier = I915_READ(VLV_IER);
1448
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1449
	}
1450

1451
	if (IS_GEN7(dev_priv))
1452
		error->err_int = I915_READ(GEN7_ERR_INT);
1453

1454 1455 1456 1457 1458
	if (INTEL_INFO(dev)->gen >= 8) {
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1459
	if (IS_GEN6(dev_priv)) {
1460
		error->forcewake = I915_READ_FW(FORCEWAKE);
1461 1462 1463
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1464

1465 1466
	/* 2: Registers which belong to multiple generations */
	if (INTEL_INFO(dev)->gen >= 7)
1467
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1468 1469

	if (INTEL_INFO(dev)->gen >= 6) {
1470
		error->derrmr = I915_READ(DERRMR);
1471 1472 1473 1474
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

1475
	/* 3: Feature specific registers */
1476
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1477 1478 1479 1480 1481
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1482 1483 1484
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);

1485 1486 1487 1488
	if (INTEL_INFO(dev)->gen >= 8) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1489
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1490
		error->ier = I915_READ(DEIER);
1491
		error->gtier[0] = I915_READ(GTIER);
1492
	} else if (IS_GEN2(dev_priv)) {
1493
		error->ier = I915_READ16(IER);
1494
	} else if (!IS_VALLEYVIEW(dev_priv)) {
1495
		error->ier = I915_READ(IER);
1496 1497 1498
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1499 1500
}

1501
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1502
				   struct drm_i915_error_state *error,
1503
				   u32 engine_mask,
1504
				   const char *error_msg)
1505 1506
{
	u32 ecode;
1507
	int engine_id = -1, len;
1508

1509
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1510

1511
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1512
			"GPU HANG: ecode %d:%d:0x%08x",
1513
			INTEL_GEN(dev_priv), engine_id, ecode);
1514

1515
	if (engine_id != -1 && error->engine[engine_id].pid != -1)
1516 1517 1518
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1519 1520
				 error->engine[engine_id].comm,
				 error->engine[engine_id].pid);
1521 1522 1523 1524

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1525
		  engine_mask ? "reset" : "continue");
1526 1527
}

1528 1529 1530
static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
{
1531 1532 1533 1534
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1535
	error->reset_count = i915_reset_count(&dev_priv->gpu_error);
1536
	error->suspend_count = dev_priv->suspend_count;
1537 1538 1539 1540

	memcpy(&error->device_info,
	       INTEL_INFO(dev_priv),
	       sizeof(error->device_info));
1541 1542
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
static int capture(void *data)
{
	struct drm_i915_error_state *error = data;

	i915_capture_gen_state(error->i915, error);
	i915_capture_reg_state(error->i915, error);
	i915_gem_record_fences(error->i915, error);
	i915_gem_record_rings(error->i915, error);
	i915_capture_active_buffers(error->i915, error);
	i915_capture_pinned_buffers(error->i915, error);
1553
	i915_gem_capture_guc_log_buffer(error->i915, error);
1554 1555

	do_gettimeofday(&error->time);
1556 1557 1558 1559
	error->boottime = ktime_to_timeval(ktime_get_boottime());
	error->uptime =
		ktime_to_timeval(ktime_sub(ktime_get(),
					   error->i915->gt.last_init_time));
1560 1561 1562 1563 1564 1565 1566

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

	return 0;
}

1567 1568
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

1569 1570 1571 1572 1573 1574 1575 1576 1577
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1578 1579
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
1580
			      const char *error_msg)
1581
{
1582
	static bool warned;
1583 1584 1585
	struct drm_i915_error_state *error;
	unsigned long flags;

1586 1587 1588
	if (!i915.error_capture)
		return;

1589 1590 1591
	if (READ_ONCE(dev_priv->gpu_error.first_error))
		return;

1592 1593 1594 1595 1596 1597 1598
	/* Account for pipe specific data like PIPE*STAT */
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1599
	kref_init(&error->ref);
1600
	error->i915 = dev_priv;
1601

1602
	stop_machine(capture, error, NULL);
1603

1604
	i915_error_capture_msg(dev_priv, error, engine_mask, error_msg);
1605 1606
	DRM_INFO("%s\n", error->error_msg);

1607 1608 1609 1610 1611 1612 1613
	if (!error->simulated) {
		spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
		if (!dev_priv->gpu_error.first_error) {
			dev_priv->gpu_error.first_error = error;
			error = NULL;
		}
		spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1614 1615
	}

1616
	if (error) {
1617
		i915_error_state_free(&error->ref);
1618 1619 1620
		return;
	}

1621 1622
	if (!warned &&
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1623 1624 1625 1626
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1627 1628
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			 dev_priv->drm.primary->index);
1629 1630
		warned = true;
	}
1631 1632 1633 1634 1635
}

void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv)
{
1636
	struct drm_i915_private *dev_priv = to_i915(dev);
1637

1638
	spin_lock_irq(&dev_priv->gpu_error.lock);
1639 1640 1641
	error_priv->error = dev_priv->gpu_error.first_error;
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
1642
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
}

void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
{
	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
}

void i915_destroy_error_state(struct drm_device *dev)
{
1653
	struct drm_i915_private *dev_priv = to_i915(dev);
1654 1655
	struct drm_i915_error_state *error;

1656
	spin_lock_irq(&dev_priv->gpu_error.lock);
1657 1658
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
1659
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1660 1661 1662 1663

	if (error)
		kref_put(&error->ref, i915_error_state_free);
}