spi-dw-core.c 14.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
G
Grant Likely 已提交
3
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
4 5 6 7 8 9
 *
 * Copyright (c) 2009, Intel Corporation.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
10
#include <linux/module.h>
11 12
#include <linux/highmem.h>
#include <linux/delay.h>
13
#include <linux/slab.h>
14
#include <linux/spi/spi.h>
15
#include <linux/of.h>
16

G
Grant Likely 已提交
17
#include "spi-dw.h"
18

19 20 21 22
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

23
/* Slave spi_device related */
24
struct chip_data {
25
	u32 cr0;
26
	u32 rx_sample_dly;	/* RX sample delay */
27 28 29
};

#ifdef CONFIG_DEBUG_FS
30 31 32 33 34

#define DW_SPI_DBGFS_REG(_name, _off)	\
{					\
	.name = _name,			\
	.offset = _off,			\
35 36
}

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
static const struct debugfs_reg32 dw_spi_dbgfs_regs[] = {
	DW_SPI_DBGFS_REG("CTRLR0", DW_SPI_CTRLR0),
	DW_SPI_DBGFS_REG("CTRLR1", DW_SPI_CTRLR1),
	DW_SPI_DBGFS_REG("SSIENR", DW_SPI_SSIENR),
	DW_SPI_DBGFS_REG("SER", DW_SPI_SER),
	DW_SPI_DBGFS_REG("BAUDR", DW_SPI_BAUDR),
	DW_SPI_DBGFS_REG("TXFTLR", DW_SPI_TXFTLR),
	DW_SPI_DBGFS_REG("RXFTLR", DW_SPI_RXFTLR),
	DW_SPI_DBGFS_REG("TXFLR", DW_SPI_TXFLR),
	DW_SPI_DBGFS_REG("RXFLR", DW_SPI_RXFLR),
	DW_SPI_DBGFS_REG("SR", DW_SPI_SR),
	DW_SPI_DBGFS_REG("IMR", DW_SPI_IMR),
	DW_SPI_DBGFS_REG("ISR", DW_SPI_ISR),
	DW_SPI_DBGFS_REG("DMACR", DW_SPI_DMACR),
	DW_SPI_DBGFS_REG("DMATDLR", DW_SPI_DMATDLR),
	DW_SPI_DBGFS_REG("DMARDLR", DW_SPI_DMARDLR),
53
	DW_SPI_DBGFS_REG("RX_SAMPLE_DLY", DW_SPI_RX_SAMPLE_DLY),
54 55
};

56
static int dw_spi_debugfs_init(struct dw_spi *dws)
57
{
58
	char name[32];
59

60
	snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
61
	dws->debugfs = debugfs_create_dir(name, NULL);
62 63 64
	if (!dws->debugfs)
		return -ENOMEM;

65 66 67 68 69
	dws->regset.regs = dw_spi_dbgfs_regs;
	dws->regset.nregs = ARRAY_SIZE(dw_spi_dbgfs_regs);
	dws->regset.base = dws->regs;
	debugfs_create_regset32("registers", 0400, dws->debugfs, &dws->regset);

70 71 72
	return 0;
}

73
static void dw_spi_debugfs_remove(struct dw_spi *dws)
74
{
J
Jingoo Han 已提交
75
	debugfs_remove_recursive(dws->debugfs);
76 77 78
}

#else
79
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
80
{
81
	return 0;
82 83
}

84
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
85 86 87 88
{
}
#endif /* CONFIG_DEBUG_FS */

89
void dw_spi_set_cs(struct spi_device *spi, bool enable)
90
{
91
	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
S
Serge Semin 已提交
92
	bool cs_high = !!(spi->mode & SPI_CS_HIGH);
93

S
Serge Semin 已提交
94 95 96 97 98 99 100 101
	/*
	 * DW SPI controller demands any native CS being set in order to
	 * proceed with data transfer. So in order to activate the SPI
	 * communications we must set a corresponding bit in the Slave
	 * Enable register no matter whether the SPI core is configured to
	 * support active-high or active-low CS level.
	 */
	if (cs_high == enable)
102
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
103
	else if (dws->caps & DW_SPI_CAP_CS_OVERRIDE)
104
		dw_writel(dws, DW_SPI_SER, 0);
105
}
106
EXPORT_SYMBOL_GPL(dw_spi_set_cs);
107

108 109 110
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
S
Serge Semin 已提交
111
	u32 tx_room, rxtx_gap;
112

113
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
114 115 116 117 118 119 120 121 122

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
S
Serge Semin 已提交
123
	rxtx_gap = dws->fifo_len - (dws->rx_len - dws->tx_len);
124

S
Serge Semin 已提交
125
	return min3((u32)dws->tx_len, tx_room, rxtx_gap);
126 127 128 129 130
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
S
Serge Semin 已提交
131
	return min_t(u32, dws->rx_len, dw_readl(dws, DW_SPI_RXFLR));
132 133
}

134
static void dw_writer(struct dw_spi *dws)
135
{
136
	u32 max = tx_max(dws);
137
	u16 txw = 0;
138

139
	while (max--) {
S
Serge Semin 已提交
140
		if (dws->tx) {
141 142 143 144
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
S
Serge Semin 已提交
145 146

			dws->tx += dws->n_bytes;
147
		}
148
		dw_write_io_reg(dws, DW_SPI_DR, txw);
S
Serge Semin 已提交
149
		--dws->tx_len;
150 151 152
	}
}

153
static void dw_reader(struct dw_spi *dws)
154
{
155
	u32 max = rx_max(dws);
156
	u16 rxw;
157

158
	while (max--) {
159
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
S
Serge Semin 已提交
160
		if (dws->rx) {
161 162 163 164
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
S
Serge Semin 已提交
165 166

			dws->rx += dws->n_bytes;
167
		}
S
Serge Semin 已提交
168
		--dws->rx_len;
169 170 171 172 173
	}
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
174
	spi_reset_chip(dws);
175 176

	dev_err(&dws->master->dev, "%s\n", msg);
177 178
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
179 180 181 182
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
183
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
184 185 186

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
187
		dw_readl(dws, DW_SPI_ICR);
188
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
189 190 191
		return IRQ_HANDLED;
	}

192
	dw_reader(dws);
S
Serge Semin 已提交
193
	if (!dws->rx_len) {
194
		spi_mask_intr(dws, 0xff);
195
		spi_finalize_current_transfer(dws->master);
196 197
		return IRQ_HANDLED;
	}
198 199
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
200 201 202
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
203 204 205 206 207 208 209
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
210 211
	struct spi_controller *master = dev_id;
	struct dw_spi *dws = spi_controller_get_devdata(master);
212
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
213 214 215

	if (!irq_status)
		return IRQ_NONE;
216

217
	if (!master->cur_msg) {
218
		spi_mask_intr(dws, 0xff);
219 220 221 222 223 224
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

225
static u32 dw_spi_prepare_cr0(struct dw_spi *dws, struct spi_device *spi)
226
{
227
	u32 cr0 = 0;
228

S
Serge Semin 已提交
229 230 231
	if (!(dws->caps & DW_SPI_CAP_DWC_SSI)) {
		/* CTRLR0[ 5: 4] Frame Format */
		cr0 |= SSI_MOTO_SPI << SPI_FRF_OFFSET;
232

S
Serge Semin 已提交
233 234 235 236 237 238 239
		/*
		 * SPI mode (SCPOL|SCPH)
		 * CTRLR0[ 6] Serial Clock Phase
		 * CTRLR0[ 7] Serial Clock Polarity
		 */
		cr0 |= ((spi->mode & SPI_CPOL) ? 1 : 0) << SPI_SCOL_OFFSET;
		cr0 |= ((spi->mode & SPI_CPHA) ? 1 : 0) << SPI_SCPH_OFFSET;
240

S
Serge Semin 已提交
241 242 243 244 245
		/* CTRLR0[11] Shift Register Loop */
		cr0 |= ((spi->mode & SPI_LOOP) ? 1 : 0) << SPI_SRL_OFFSET;
	} else {
		/* CTRLR0[ 7: 6] Frame Format */
		cr0 |= SSI_MOTO_SPI << DWC_SSI_CTRLR0_FRF_OFFSET;
246

S
Serge Semin 已提交
247 248 249 250 251 252 253
		/*
		 * SPI mode (SCPOL|SCPH)
		 * CTRLR0[ 8] Serial Clock Phase
		 * CTRLR0[ 9] Serial Clock Polarity
		 */
		cr0 |= ((spi->mode & SPI_CPOL) ? 1 : 0) << DWC_SSI_CTRLR0_SCPOL_OFFSET;
		cr0 |= ((spi->mode & SPI_CPHA) ? 1 : 0) << DWC_SSI_CTRLR0_SCPH_OFFSET;
254

S
Serge Semin 已提交
255 256
		/* CTRLR0[13] Shift Register Loop */
		cr0 |= ((spi->mode & SPI_LOOP) ? 1 : 0) << DWC_SSI_CTRLR0_SRL_OFFSET;
257

S
Serge Semin 已提交
258 259 260
		if (dws->caps & DW_SPI_CAP_KEEMBAY_MST)
			cr0 |= DWC_SSI_CTRLR0_KEEMBAY_MST;
	}
261

262 263 264
	return cr0;
}

265 266
void dw_spi_update_config(struct dw_spi *dws, struct spi_device *spi,
			  struct dw_spi_cfg *cfg)
267 268 269
{
	struct chip_data *chip = spi_get_ctldata(spi);
	u32 cr0 = chip->cr0;
270 271
	u32 speed_hz;
	u16 clk_div;
272 273

	/* CTRLR0[ 4/3: 0] Data Frame Size */
274
	cr0 |= (cfg->dfs - 1);
275 276 277

	if (!(dws->caps & DW_SPI_CAP_DWC_SSI))
		/* CTRLR0[ 9:8] Transfer Mode */
278
		cr0 |= cfg->tmode << SPI_TMOD_OFFSET;
279 280
	else
		/* CTRLR0[11:10] Transfer Mode */
281
		cr0 |= cfg->tmode << DWC_SSI_CTRLR0_TMOD_OFFSET;
282

S
Serge Semin 已提交
283
	dw_writel(dws, DW_SPI_CTRLR0, cr0);
284

285 286 287
	if (cfg->tmode == SPI_TMOD_EPROMREAD || cfg->tmode == SPI_TMOD_RO)
		dw_writel(dws, DW_SPI_CTRLR1, cfg->ndf ? cfg->ndf - 1 : 0);

288
	/* Note DW APB SSI clock divider doesn't support odd numbers */
289
	clk_div = (DIV_ROUND_UP(dws->max_freq, cfg->freq) + 1) & 0xfffe;
290 291 292 293 294
	speed_hz = dws->max_freq / clk_div;

	if (dws->current_freq != speed_hz) {
		spi_set_clk(dws, clk_div);
		dws->current_freq = speed_hz;
295
	}
296 297 298 299 300 301

	/* Update RX sample delay if required */
	if (dws->cur_rx_sample_dly != chip->rx_sample_dly) {
		dw_writel(dws, DW_SPI_RX_SAMPLE_DLY, chip->rx_sample_dly);
		dws->cur_rx_sample_dly = chip->rx_sample_dly;
	}
302
}
303
EXPORT_SYMBOL_GPL(dw_spi_update_config);
304

305
static int dw_spi_transfer_one(struct spi_controller *master,
306
		struct spi_device *spi, struct spi_transfer *transfer)
307
{
308
	struct dw_spi *dws = spi_controller_get_devdata(master);
309 310 311 312 313
	struct dw_spi_cfg cfg = {
		.tmode = SPI_TMOD_TR,
		.dfs = transfer->bits_per_word,
		.freq = transfer->speed_hz,
	};
314
	u8 imask = 0;
315
	u16 txlevel = 0;
316
	int ret;
317

318
	dws->dma_mapped = 0;
319
	dws->n_bytes = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
320
	dws->tx = (void *)transfer->tx_buf;
S
Serge Semin 已提交
321
	dws->tx_len = transfer->len / dws->n_bytes;
322
	dws->rx = transfer->rx_buf;
S
Serge Semin 已提交
323
	dws->rx_len = dws->tx_len;
324

S
Serge Semin 已提交
325
	/* Ensure the data above is visible for all CPUs */
326 327
	smp_mb();

328 329
	spi_enable_chip(dws, 0);

330
	dw_spi_update_config(dws, spi, &cfg);
331

332
	transfer->effective_speed_hz = dws->current_freq;
333

334
	/* Check if current transfer is a DMA transaction */
335 336
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
337

338 339 340
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

341 342 343 344
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
345
	if (dws->dma_mapped) {
346
		ret = dws->dma_ops->dma_setup(dws, transfer);
347 348 349 350
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
351
	} else {
S
Serge Semin 已提交
352
		txlevel = min_t(u16, dws->fifo_len / 2, dws->tx_len);
353
		dw_writel(dws, DW_SPI_TXFTLR, txlevel);
354

355
		/* Set the interrupt mask */
J
Jingoo Han 已提交
356 357
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
358 359
		spi_umask_intr(dws, imask);

360 361 362
		dws->transfer_handler = interrupt_transfer;
	}

363
	spi_enable_chip(dws, 1);
364

365 366
	if (dws->dma_mapped)
		return dws->dma_ops->dma_transfer(dws, transfer);
367

368
	return 1;
369 370
}

371
static void dw_spi_handle_err(struct spi_controller *master,
372
		struct spi_message *msg)
373
{
374
	struct dw_spi *dws = spi_controller_get_devdata(master);
375

376 377 378
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

379
	spi_reset_chip(dws);
380 381 382 383 384
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
385
	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
386 387 388 389 390
	struct chip_data *chip;

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
391 392 393
		struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
		u32 rx_sample_dly_ns;

394
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
395 396
		if (!chip)
			return -ENOMEM;
397
		spi_set_ctldata(spi, chip);
398 399 400 401 402 403 404 405 406
		/* Get specific / default rx-sample-delay */
		if (device_property_read_u32(&spi->dev,
					     "rx-sample-delay-ns",
					     &rx_sample_dly_ns) != 0)
			/* Use default controller value */
			rx_sample_dly_ns = dws->def_rx_sample_dly_ns;
		chip->rx_sample_dly = DIV_ROUND_CLOSEST(rx_sample_dly_ns,
							NSEC_PER_SEC /
							dws->max_freq);
407 408
	}

409 410 411 412 413 414 415
	/*
	 * Update CR0 data each time the setup callback is invoked since
	 * the device parameters could have been changed, for instance, by
	 * the MMC SPI driver or something else.
	 */
	chip->cr0 = dw_spi_prepare_cr0(dws, spi);

416 417 418
	return 0;
}

419 420 421 422 423 424 425 426
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

427
/* Restart the controller, disable all interrupts, clean rx fifo */
428
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
429
{
430
	spi_reset_chip(dws);
431 432 433 434 435 436 437

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
438

439
		for (fifo = 1; fifo < 256; fifo++) {
440 441
			dw_writel(dws, DW_SPI_TXFTLR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFTLR))
442 443
				break;
		}
444
		dw_writel(dws, DW_SPI_TXFTLR, 0);
445

446
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
447
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
448
	}
449 450

	/* enable HW fixup for explicit CS deselect for Amazon's alpine chip */
451
	if (dws->caps & DW_SPI_CAP_CS_OVERRIDE)
452
		dw_writel(dws, DW_SPI_CS_OVERRIDE, 0xF);
453 454
}

B
Baruch Siach 已提交
455
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
456
{
457
	struct spi_controller *master;
458 459
	int ret;

460 461
	if (!dws)
		return -EINVAL;
462

B
Baruch Siach 已提交
463 464 465
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
466 467

	dws->master = master;
468
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
469

470 471
	spi_controller_set_devdata(master, dws);

472 473 474
	/* Basic HW init */
	spi_hw_init(dev, dws);

475 476
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
			  master);
477
	if (ret < 0) {
478
		dev_err(dev, "can not get IRQ\n");
479 480 481
		goto err_free_master;
	}

482
	master->use_gpio_descriptors = true;
483
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
484
	master->bits_per_word_mask =  SPI_BPW_RANGE_MASK(4, 16);
485 486 487
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
488
	master->cleanup = dw_spi_cleanup;
489 490 491 492
	if (dws->set_cs)
		master->set_cs = dws->set_cs;
	else
		master->set_cs = dw_spi_set_cs;
493 494
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
495
	master->max_speed_hz = dws->max_freq;
496
	master->dev.of_node = dev->of_node;
J
Jay Fang 已提交
497
	master->dev.fwnode = dev->fwnode;
498
	master->flags = SPI_MASTER_GPIO_SS;
499
	master->auto_runtime_pm = true;
500

501 502 503 504
	/* Get default rx sample delay */
	device_property_read_u32(dev, "rx-sample-delay-ns",
				 &dws->def_rx_sample_dly_ns);

F
Feng Tang 已提交
505
	if (dws->dma_ops && dws->dma_ops->dma_init) {
506
		ret = dws->dma_ops->dma_init(dev, dws);
F
Feng Tang 已提交
507
		if (ret) {
A
Andy Shevchenko 已提交
508
			dev_warn(dev, "DMA init failed\n");
509 510
		} else {
			master->can_dma = dws->dma_ops->can_dma;
S
Serge Semin 已提交
511
			master->flags |= SPI_CONTROLLER_MUST_TX;
F
Feng Tang 已提交
512 513 514
		}
	}

515
	ret = spi_register_controller(master);
516 517
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
518
		goto err_dma_exit;
519 520
	}

521
	dw_spi_debugfs_init(dws);
522 523
	return 0;

524
err_dma_exit:
F
Feng Tang 已提交
525 526
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
527
	spi_enable_chip(dws, 0);
528
	free_irq(dws->irq, master);
529
err_free_master:
530
	spi_controller_put(master);
531 532
	return ret;
}
533
EXPORT_SYMBOL_GPL(dw_spi_add_host);
534

535
void dw_spi_remove_host(struct dw_spi *dws)
536
{
537
	dw_spi_debugfs_remove(dws);
538

539 540
	spi_unregister_controller(dws->master);

F
Feng Tang 已提交
541 542
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
543 544

	spi_shutdown_chip(dws);
545 546

	free_irq(dws->irq, dws->master);
547
}
548
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
549 550 551

int dw_spi_suspend_host(struct dw_spi *dws)
{
552
	int ret;
553

554
	ret = spi_controller_suspend(dws->master);
555 556
	if (ret)
		return ret;
557 558 559

	spi_shutdown_chip(dws);
	return 0;
560
}
561
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
562 563 564

int dw_spi_resume_host(struct dw_spi *dws)
{
565
	spi_hw_init(&dws->master->dev, dws);
566
	return spi_controller_resume(dws->master);
567
}
568
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
569 570 571 572

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");