spi-dw-core.c 14.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
G
Grant Likely 已提交
3
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
4 5 6 7 8 9
 *
 * Copyright (c) 2009, Intel Corporation.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
10
#include <linux/module.h>
11 12
#include <linux/highmem.h>
#include <linux/delay.h>
13
#include <linux/slab.h>
14
#include <linux/spi/spi.h>
15
#include <linux/of.h>
16

G
Grant Likely 已提交
17
#include "spi-dw.h"
18

19 20 21 22 23 24 25 26 27 28 29
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u8 tmode;		/* TR/TO/RO/EEPROM */
	u8 type;		/* SPI/SSP/MicroWire */

	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
30 31

	u32 rx_sample_dly;	/* RX sample delay */
32 33 34
};

#ifdef CONFIG_DEBUG_FS
35 36 37 38 39

#define DW_SPI_DBGFS_REG(_name, _off)	\
{					\
	.name = _name,			\
	.offset = _off,			\
40 41
}

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
static const struct debugfs_reg32 dw_spi_dbgfs_regs[] = {
	DW_SPI_DBGFS_REG("CTRLR0", DW_SPI_CTRLR0),
	DW_SPI_DBGFS_REG("CTRLR1", DW_SPI_CTRLR1),
	DW_SPI_DBGFS_REG("SSIENR", DW_SPI_SSIENR),
	DW_SPI_DBGFS_REG("SER", DW_SPI_SER),
	DW_SPI_DBGFS_REG("BAUDR", DW_SPI_BAUDR),
	DW_SPI_DBGFS_REG("TXFTLR", DW_SPI_TXFTLR),
	DW_SPI_DBGFS_REG("RXFTLR", DW_SPI_RXFTLR),
	DW_SPI_DBGFS_REG("TXFLR", DW_SPI_TXFLR),
	DW_SPI_DBGFS_REG("RXFLR", DW_SPI_RXFLR),
	DW_SPI_DBGFS_REG("SR", DW_SPI_SR),
	DW_SPI_DBGFS_REG("IMR", DW_SPI_IMR),
	DW_SPI_DBGFS_REG("ISR", DW_SPI_ISR),
	DW_SPI_DBGFS_REG("DMACR", DW_SPI_DMACR),
	DW_SPI_DBGFS_REG("DMATDLR", DW_SPI_DMATDLR),
	DW_SPI_DBGFS_REG("DMARDLR", DW_SPI_DMARDLR),
58
	DW_SPI_DBGFS_REG("RX_SAMPLE_DLY", DW_SPI_RX_SAMPLE_DLY),
59 60
};

61
static int dw_spi_debugfs_init(struct dw_spi *dws)
62
{
63
	char name[32];
64

65
	snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
66
	dws->debugfs = debugfs_create_dir(name, NULL);
67 68 69
	if (!dws->debugfs)
		return -ENOMEM;

70 71 72 73 74
	dws->regset.regs = dw_spi_dbgfs_regs;
	dws->regset.nregs = ARRAY_SIZE(dw_spi_dbgfs_regs);
	dws->regset.base = dws->regs;
	debugfs_create_regset32("registers", 0400, dws->debugfs, &dws->regset);

75 76 77
	return 0;
}

78
static void dw_spi_debugfs_remove(struct dw_spi *dws)
79
{
J
Jingoo Han 已提交
80
	debugfs_remove_recursive(dws->debugfs);
81 82 83
}

#else
84
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
85
{
86
	return 0;
87 88
}

89
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
90 91 92 93
{
}
#endif /* CONFIG_DEBUG_FS */

94
void dw_spi_set_cs(struct spi_device *spi, bool enable)
95
{
96
	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
S
Serge Semin 已提交
97
	bool cs_high = !!(spi->mode & SPI_CS_HIGH);
98

S
Serge Semin 已提交
99 100 101 102 103 104 105 106
	/*
	 * DW SPI controller demands any native CS being set in order to
	 * proceed with data transfer. So in order to activate the SPI
	 * communications we must set a corresponding bit in the Slave
	 * Enable register no matter whether the SPI core is configured to
	 * support active-high or active-low CS level.
	 */
	if (cs_high == enable)
107
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
108 109
	else if (dws->cs_override)
		dw_writel(dws, DW_SPI_SER, 0);
110
}
111
EXPORT_SYMBOL_GPL(dw_spi_set_cs);
112

113 114 115 116 117 118
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
119
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

140
	return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
141 142
}

143
static void dw_writer(struct dw_spi *dws)
144
{
145
	u32 max;
146
	u16 txw = 0;
147

148 149
	spin_lock(&dws->buf_lock);
	max = tx_max(dws);
150 151 152 153 154 155 156 157
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
158
		dw_write_io_reg(dws, DW_SPI_DR, txw);
159
		dws->tx += dws->n_bytes;
160
	}
161
	spin_unlock(&dws->buf_lock);
162 163
}

164
static void dw_reader(struct dw_spi *dws)
165
{
166
	u32 max;
167
	u16 rxw;
168

169 170
	spin_lock(&dws->buf_lock);
	max = rx_max(dws);
171
	while (max--) {
172
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
173 174 175 176 177 178 179 180
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
181
	}
182
	spin_unlock(&dws->buf_lock);
183 184 185 186
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
187
	spi_reset_chip(dws);
188 189

	dev_err(&dws->master->dev, "%s\n", msg);
190 191
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
192 193 194 195
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
196
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
197 198 199

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
200
		dw_readl(dws, DW_SPI_ICR);
201
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
202 203 204
		return IRQ_HANDLED;
	}

205 206 207
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
		spi_mask_intr(dws, SPI_INT_TXEI);
208
		spi_finalize_current_transfer(dws->master);
209 210
		return IRQ_HANDLED;
	}
211 212
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
213 214 215
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
216 217 218 219 220 221 222
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
223 224
	struct spi_controller *master = dev_id;
	struct dw_spi *dws = spi_controller_get_devdata(master);
225
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
226 227 228

	if (!irq_status)
		return IRQ_NONE;
229

230
	if (!master->cur_msg) {
231 232 233 234 235 236 237
		spi_mask_intr(dws, SPI_INT_TXEI);
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

238 239 240
/* Configure CTRLR0 for DW_apb_ssi */
u32 dw_spi_update_cr0(struct spi_controller *master, struct spi_device *spi,
		      struct spi_transfer *transfer)
241
{
242 243
	struct chip_data *chip = spi_get_ctldata(spi);
	u32 cr0;
244

245 246 247 248 249 250 251 252 253 254 255 256
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
	cr0 = (transfer->bits_per_word - 1)
		| (chip->type << SPI_FRF_OFFSET)
		| ((((spi->mode & SPI_CPOL) ? 1 : 0) << SPI_SCOL_OFFSET) |
		   (((spi->mode & SPI_CPHA) ? 1 : 0) << SPI_SCPH_OFFSET) |
		   (((spi->mode & SPI_LOOP) ? 1 : 0) << SPI_SRL_OFFSET))
		| (chip->tmode << SPI_TMOD_OFFSET);

	return cr0;
}
EXPORT_SYMBOL_GPL(dw_spi_update_cr0);

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
/* Configure CTRLR0 for DWC_ssi */
u32 dw_spi_update_cr0_v1_01a(struct spi_controller *master,
			     struct spi_device *spi,
			     struct spi_transfer *transfer)
{
	struct chip_data *chip = spi_get_ctldata(spi);
	u32 cr0;

	/* CTRLR0[ 4: 0] Data Frame Size */
	cr0 = (transfer->bits_per_word - 1);

	/* CTRLR0[ 7: 6] Frame Format */
	cr0 |= chip->type << DWC_SSI_CTRLR0_FRF_OFFSET;

	/*
	 * SPI mode (SCPOL|SCPH)
	 * CTRLR0[ 8] Serial Clock Phase
	 * CTRLR0[ 9] Serial Clock Polarity
	 */
	cr0 |= ((spi->mode & SPI_CPOL) ? 1 : 0) << DWC_SSI_CTRLR0_SCPOL_OFFSET;
	cr0 |= ((spi->mode & SPI_CPHA) ? 1 : 0) << DWC_SSI_CTRLR0_SCPH_OFFSET;

	/* CTRLR0[11:10] Transfer Mode */
	cr0 |= chip->tmode << DWC_SSI_CTRLR0_TMOD_OFFSET;

	/* CTRLR0[13] Shift Register Loop */
	cr0 |= ((spi->mode & SPI_LOOP) ? 1 : 0) << DWC_SSI_CTRLR0_SRL_OFFSET;

	return cr0;
286
}
287
EXPORT_SYMBOL_GPL(dw_spi_update_cr0_v1_01a);
288

289
static int dw_spi_transfer_one(struct spi_controller *master,
290
		struct spi_device *spi, struct spi_transfer *transfer)
291
{
292
	struct dw_spi *dws = spi_controller_get_devdata(master);
293
	struct chip_data *chip = spi_get_ctldata(spi);
294
	unsigned long flags;
295
	u8 imask = 0;
296
	u16 txlevel = 0;
297
	u32 cr0;
298
	int ret;
299

300
	dws->dma_mapped = 0;
301
	spin_lock_irqsave(&dws->buf_lock, flags);
302
	dws->n_bytes = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
303 304 305 306
	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
307
	dws->len = transfer->len;
308
	spin_unlock_irqrestore(&dws->buf_lock, flags);
309

310 311 312
	/* Ensure dw->rx and dw->rx_end are visible */
	smp_mb();

313 314
	spi_enable_chip(dws, 0);

315
	/* Handle per transfer options for bpw and speed */
316 317 318
	if (transfer->speed_hz != dws->current_freq) {
		if (transfer->speed_hz != chip->speed_hz) {
			/* clk_div doesn't support odd number */
319
			chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
320 321 322
			chip->speed_hz = transfer->speed_hz;
		}
		dws->current_freq = transfer->speed_hz;
323
		spi_set_clk(dws, chip->clk_div);
324
	}
325

326
	transfer->effective_speed_hz = dws->max_freq / chip->clk_div;
327

328
	cr0 = dws->update_cr0(master, spi, transfer);
329
	dw_writel(dws, DW_SPI_CTRLR0, cr0);
330

331
	/* Check if current transfer is a DMA transaction */
332 333
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
334

335 336 337 338 339 340
	/* Update RX sample delay if required */
	if (dws->cur_rx_sample_dly != chip->rx_sample_dly) {
		dw_writel(dws, DW_SPI_RX_SAMPLE_DLY, chip->rx_sample_dly);
		dws->cur_rx_sample_dly = chip->rx_sample_dly;
	}

341 342 343
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

344 345 346 347
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
348
	if (dws->dma_mapped) {
349
		ret = dws->dma_ops->dma_setup(dws, transfer);
350 351 352 353
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
354
	} else {
355
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
356
		dw_writel(dws, DW_SPI_TXFTLR, txlevel);
357

358
		/* Set the interrupt mask */
J
Jingoo Han 已提交
359 360
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
361 362
		spi_umask_intr(dws, imask);

363 364 365
		dws->transfer_handler = interrupt_transfer;
	}

366
	spi_enable_chip(dws, 1);
367

368 369
	if (dws->dma_mapped)
		return dws->dma_ops->dma_transfer(dws, transfer);
370

371
	return 1;
372 373
}

374
static void dw_spi_handle_err(struct spi_controller *master,
375
		struct spi_message *msg)
376
{
377
	struct dw_spi *dws = spi_controller_get_devdata(master);
378

379 380 381
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

382
	spi_reset_chip(dws);
383 384 385 386 387 388 389 390 391 392
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct chip_data *chip;

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
393 394 395
		struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
		u32 rx_sample_dly_ns;

396
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
397 398
		if (!chip)
			return -ENOMEM;
399
		spi_set_ctldata(spi, chip);
400 401 402 403 404 405 406 407 408
		/* Get specific / default rx-sample-delay */
		if (device_property_read_u32(&spi->dev,
					     "rx-sample-delay-ns",
					     &rx_sample_dly_ns) != 0)
			/* Use default controller value */
			rx_sample_dly_ns = dws->def_rx_sample_dly_ns;
		chip->rx_sample_dly = DIV_ROUND_CLOSEST(rx_sample_dly_ns,
							NSEC_PER_SEC /
							dws->max_freq);
409 410
	}

411
	chip->tmode = SPI_TMOD_TR;
412

413 414 415
	return 0;
}

416 417 418 419 420 421 422 423
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

424
/* Restart the controller, disable all interrupts, clean rx fifo */
425
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
426
{
427
	spi_reset_chip(dws);
428 429 430 431 432 433 434

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
435

436
		for (fifo = 1; fifo < 256; fifo++) {
437 438
			dw_writel(dws, DW_SPI_TXFTLR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFTLR))
439 440
				break;
		}
441
		dw_writel(dws, DW_SPI_TXFTLR, 0);
442

443
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
444
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
445
	}
446 447 448 449

	/* enable HW fixup for explicit CS deselect for Amazon's alpine chip */
	if (dws->cs_override)
		dw_writel(dws, DW_SPI_CS_OVERRIDE, 0xF);
450 451
}

B
Baruch Siach 已提交
452
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
453
{
454
	struct spi_controller *master;
455 456
	int ret;

457 458
	if (!dws)
		return -EINVAL;
459

B
Baruch Siach 已提交
460 461 462
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
463 464 465

	dws->master = master;
	dws->type = SSI_MOTO_SPI;
466
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
467
	spin_lock_init(&dws->buf_lock);
468

469 470
	spi_controller_set_devdata(master, dws);

471 472
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
			  master);
473
	if (ret < 0) {
474
		dev_err(dev, "can not get IRQ\n");
475 476 477
		goto err_free_master;
	}

478
	master->use_gpio_descriptors = true;
479
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
480
	master->bits_per_word_mask =  SPI_BPW_RANGE_MASK(4, 16);
481 482 483
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
484
	master->cleanup = dw_spi_cleanup;
485 486 487
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
488
	master->max_speed_hz = dws->max_freq;
489
	master->dev.of_node = dev->of_node;
J
Jay Fang 已提交
490
	master->dev.fwnode = dev->fwnode;
491
	master->flags = SPI_MASTER_GPIO_SS;
492
	master->auto_runtime_pm = true;
493

494 495 496
	if (dws->set_cs)
		master->set_cs = dws->set_cs;

497 498 499 500
	/* Get default rx sample delay */
	device_property_read_u32(dev, "rx-sample-delay-ns",
				 &dws->def_rx_sample_dly_ns);

501
	/* Basic HW init */
502
	spi_hw_init(dev, dws);
503

F
Feng Tang 已提交
504
	if (dws->dma_ops && dws->dma_ops->dma_init) {
505
		ret = dws->dma_ops->dma_init(dev, dws);
F
Feng Tang 已提交
506
		if (ret) {
A
Andy Shevchenko 已提交
507
			dev_warn(dev, "DMA init failed\n");
508 509
		} else {
			master->can_dma = dws->dma_ops->can_dma;
S
Serge Semin 已提交
510
			master->flags |= SPI_CONTROLLER_MUST_TX;
F
Feng Tang 已提交
511 512 513
		}
	}

514
	ret = spi_register_controller(master);
515 516
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
517
		goto err_dma_exit;
518 519
	}

520
	dw_spi_debugfs_init(dws);
521 522
	return 0;

523
err_dma_exit:
F
Feng Tang 已提交
524 525
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
526
	spi_enable_chip(dws, 0);
527
	free_irq(dws->irq, master);
528
err_free_master:
529
	spi_controller_put(master);
530 531
	return ret;
}
532
EXPORT_SYMBOL_GPL(dw_spi_add_host);
533

534
void dw_spi_remove_host(struct dw_spi *dws)
535
{
536
	dw_spi_debugfs_remove(dws);
537

538 539
	spi_unregister_controller(dws->master);

F
Feng Tang 已提交
540 541
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
542 543

	spi_shutdown_chip(dws);
544 545

	free_irq(dws->irq, dws->master);
546
}
547
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
548 549 550

int dw_spi_suspend_host(struct dw_spi *dws)
{
551
	int ret;
552

553
	ret = spi_controller_suspend(dws->master);
554 555
	if (ret)
		return ret;
556 557 558

	spi_shutdown_chip(dws);
	return 0;
559
}
560
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
561 562 563

int dw_spi_resume_host(struct dw_spi *dws)
{
564
	spi_hw_init(&dws->master->dev, dws);
565
	return spi_controller_resume(dws->master);
566
}
567
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
568 569 570 571

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");