spi-dw-core.c 14.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
G
Grant Likely 已提交
3
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
4 5 6 7 8 9
 *
 * Copyright (c) 2009, Intel Corporation.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
10
#include <linux/module.h>
11 12
#include <linux/highmem.h>
#include <linux/delay.h>
13
#include <linux/slab.h>
14
#include <linux/spi/spi.h>
15
#include <linux/of.h>
16

G
Grant Likely 已提交
17
#include "spi-dw.h"
18

19 20 21 22 23 24 25 26 27 28
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u8 tmode;		/* TR/TO/RO/EEPROM */

	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
29 30

	u32 rx_sample_dly;	/* RX sample delay */
31 32 33
};

#ifdef CONFIG_DEBUG_FS
34 35 36 37 38

#define DW_SPI_DBGFS_REG(_name, _off)	\
{					\
	.name = _name,			\
	.offset = _off,			\
39 40
}

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
static const struct debugfs_reg32 dw_spi_dbgfs_regs[] = {
	DW_SPI_DBGFS_REG("CTRLR0", DW_SPI_CTRLR0),
	DW_SPI_DBGFS_REG("CTRLR1", DW_SPI_CTRLR1),
	DW_SPI_DBGFS_REG("SSIENR", DW_SPI_SSIENR),
	DW_SPI_DBGFS_REG("SER", DW_SPI_SER),
	DW_SPI_DBGFS_REG("BAUDR", DW_SPI_BAUDR),
	DW_SPI_DBGFS_REG("TXFTLR", DW_SPI_TXFTLR),
	DW_SPI_DBGFS_REG("RXFTLR", DW_SPI_RXFTLR),
	DW_SPI_DBGFS_REG("TXFLR", DW_SPI_TXFLR),
	DW_SPI_DBGFS_REG("RXFLR", DW_SPI_RXFLR),
	DW_SPI_DBGFS_REG("SR", DW_SPI_SR),
	DW_SPI_DBGFS_REG("IMR", DW_SPI_IMR),
	DW_SPI_DBGFS_REG("ISR", DW_SPI_ISR),
	DW_SPI_DBGFS_REG("DMACR", DW_SPI_DMACR),
	DW_SPI_DBGFS_REG("DMATDLR", DW_SPI_DMATDLR),
	DW_SPI_DBGFS_REG("DMARDLR", DW_SPI_DMARDLR),
57
	DW_SPI_DBGFS_REG("RX_SAMPLE_DLY", DW_SPI_RX_SAMPLE_DLY),
58 59
};

60
static int dw_spi_debugfs_init(struct dw_spi *dws)
61
{
62
	char name[32];
63

64
	snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
65
	dws->debugfs = debugfs_create_dir(name, NULL);
66 67 68
	if (!dws->debugfs)
		return -ENOMEM;

69 70 71 72 73
	dws->regset.regs = dw_spi_dbgfs_regs;
	dws->regset.nregs = ARRAY_SIZE(dw_spi_dbgfs_regs);
	dws->regset.base = dws->regs;
	debugfs_create_regset32("registers", 0400, dws->debugfs, &dws->regset);

74 75 76
	return 0;
}

77
static void dw_spi_debugfs_remove(struct dw_spi *dws)
78
{
J
Jingoo Han 已提交
79
	debugfs_remove_recursive(dws->debugfs);
80 81 82
}

#else
83
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
84
{
85
	return 0;
86 87
}

88
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
89 90 91 92
{
}
#endif /* CONFIG_DEBUG_FS */

93
void dw_spi_set_cs(struct spi_device *spi, bool enable)
94
{
95
	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
S
Serge Semin 已提交
96
	bool cs_high = !!(spi->mode & SPI_CS_HIGH);
97

S
Serge Semin 已提交
98 99 100 101 102 103 104 105
	/*
	 * DW SPI controller demands any native CS being set in order to
	 * proceed with data transfer. So in order to activate the SPI
	 * communications we must set a corresponding bit in the Slave
	 * Enable register no matter whether the SPI core is configured to
	 * support active-high or active-low CS level.
	 */
	if (cs_high == enable)
106
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
107
	else if (dws->caps & DW_SPI_CAP_CS_OVERRIDE)
108
		dw_writel(dws, DW_SPI_SER, 0);
109
}
110
EXPORT_SYMBOL_GPL(dw_spi_set_cs);
111

112 113 114 115 116 117
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
118
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

139
	return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
140 141
}

142
static void dw_writer(struct dw_spi *dws)
143
{
144
	u32 max;
145
	u16 txw = 0;
146

147 148
	spin_lock(&dws->buf_lock);
	max = tx_max(dws);
149 150 151 152 153 154 155 156
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
157
		dw_write_io_reg(dws, DW_SPI_DR, txw);
158
		dws->tx += dws->n_bytes;
159
	}
160
	spin_unlock(&dws->buf_lock);
161 162
}

163
static void dw_reader(struct dw_spi *dws)
164
{
165
	u32 max;
166
	u16 rxw;
167

168 169
	spin_lock(&dws->buf_lock);
	max = rx_max(dws);
170
	while (max--) {
171
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
172 173 174 175 176 177 178 179
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
180
	}
181
	spin_unlock(&dws->buf_lock);
182 183 184 185
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
186
	spi_reset_chip(dws);
187 188

	dev_err(&dws->master->dev, "%s\n", msg);
189 190
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
191 192 193 194
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
195
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
196 197 198

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
199
		dw_readl(dws, DW_SPI_ICR);
200
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
201 202 203
		return IRQ_HANDLED;
	}

204 205
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
206
		spi_mask_intr(dws, 0xff);
207
		spi_finalize_current_transfer(dws->master);
208 209
		return IRQ_HANDLED;
	}
210 211
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
212 213 214
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
215 216 217 218 219 220 221
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
222 223
	struct spi_controller *master = dev_id;
	struct dw_spi *dws = spi_controller_get_devdata(master);
224
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
225 226 227

	if (!irq_status)
		return IRQ_NONE;
228

229
	if (!master->cur_msg) {
230
		spi_mask_intr(dws, 0xff);
231 232 233 234 235 236
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

237 238 239
/* Configure CTRLR0 for DW_apb_ssi */
u32 dw_spi_update_cr0(struct spi_controller *master, struct spi_device *spi,
		      struct spi_transfer *transfer)
240
{
241 242
	struct chip_data *chip = spi_get_ctldata(spi);
	u32 cr0;
243

244 245
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
	cr0 = (transfer->bits_per_word - 1)
246
		| (SSI_MOTO_SPI << SPI_FRF_OFFSET)
247 248 249 250 251 252 253 254 255
		| ((((spi->mode & SPI_CPOL) ? 1 : 0) << SPI_SCOL_OFFSET) |
		   (((spi->mode & SPI_CPHA) ? 1 : 0) << SPI_SCPH_OFFSET) |
		   (((spi->mode & SPI_LOOP) ? 1 : 0) << SPI_SRL_OFFSET))
		| (chip->tmode << SPI_TMOD_OFFSET);

	return cr0;
}
EXPORT_SYMBOL_GPL(dw_spi_update_cr0);

256 257 258 259 260
/* Configure CTRLR0 for DWC_ssi */
u32 dw_spi_update_cr0_v1_01a(struct spi_controller *master,
			     struct spi_device *spi,
			     struct spi_transfer *transfer)
{
261
	struct dw_spi *dws = spi_controller_get_devdata(master);
262 263 264 265 266 267 268
	struct chip_data *chip = spi_get_ctldata(spi);
	u32 cr0;

	/* CTRLR0[ 4: 0] Data Frame Size */
	cr0 = (transfer->bits_per_word - 1);

	/* CTRLR0[ 7: 6] Frame Format */
269
	cr0 |= SSI_MOTO_SPI << DWC_SSI_CTRLR0_FRF_OFFSET;
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284

	/*
	 * SPI mode (SCPOL|SCPH)
	 * CTRLR0[ 8] Serial Clock Phase
	 * CTRLR0[ 9] Serial Clock Polarity
	 */
	cr0 |= ((spi->mode & SPI_CPOL) ? 1 : 0) << DWC_SSI_CTRLR0_SCPOL_OFFSET;
	cr0 |= ((spi->mode & SPI_CPHA) ? 1 : 0) << DWC_SSI_CTRLR0_SCPH_OFFSET;

	/* CTRLR0[11:10] Transfer Mode */
	cr0 |= chip->tmode << DWC_SSI_CTRLR0_TMOD_OFFSET;

	/* CTRLR0[13] Shift Register Loop */
	cr0 |= ((spi->mode & SPI_LOOP) ? 1 : 0) << DWC_SSI_CTRLR0_SRL_OFFSET;

285 286 287
	if (dws->caps & DW_SPI_CAP_KEEMBAY_MST)
		cr0 |= DWC_SSI_CTRLR0_KEEMBAY_MST;

288
	return cr0;
289
}
290
EXPORT_SYMBOL_GPL(dw_spi_update_cr0_v1_01a);
291

292
static int dw_spi_transfer_one(struct spi_controller *master,
293
		struct spi_device *spi, struct spi_transfer *transfer)
294
{
295
	struct dw_spi *dws = spi_controller_get_devdata(master);
296
	struct chip_data *chip = spi_get_ctldata(spi);
297
	unsigned long flags;
298
	u8 imask = 0;
299
	u16 txlevel = 0;
300
	u32 cr0;
301
	int ret;
302

303
	dws->dma_mapped = 0;
304
	spin_lock_irqsave(&dws->buf_lock, flags);
305
	dws->n_bytes = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
306 307 308 309
	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
310
	dws->len = transfer->len;
311
	spin_unlock_irqrestore(&dws->buf_lock, flags);
312

313 314 315
	/* Ensure dw->rx and dw->rx_end are visible */
	smp_mb();

316 317
	spi_enable_chip(dws, 0);

318
	/* Handle per transfer options for bpw and speed */
319 320 321
	if (transfer->speed_hz != dws->current_freq) {
		if (transfer->speed_hz != chip->speed_hz) {
			/* clk_div doesn't support odd number */
322
			chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
323 324 325
			chip->speed_hz = transfer->speed_hz;
		}
		dws->current_freq = transfer->speed_hz;
326
		spi_set_clk(dws, chip->clk_div);
327
	}
328

329
	transfer->effective_speed_hz = dws->max_freq / chip->clk_div;
330

331
	cr0 = dws->update_cr0(master, spi, transfer);
332
	dw_writel(dws, DW_SPI_CTRLR0, cr0);
333

334
	/* Check if current transfer is a DMA transaction */
335 336
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
337

338 339 340 341 342 343
	/* Update RX sample delay if required */
	if (dws->cur_rx_sample_dly != chip->rx_sample_dly) {
		dw_writel(dws, DW_SPI_RX_SAMPLE_DLY, chip->rx_sample_dly);
		dws->cur_rx_sample_dly = chip->rx_sample_dly;
	}

344 345 346
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

347 348 349 350
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
351
	if (dws->dma_mapped) {
352
		ret = dws->dma_ops->dma_setup(dws, transfer);
353 354 355 356
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
357
	} else {
358
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
359
		dw_writel(dws, DW_SPI_TXFTLR, txlevel);
360

361
		/* Set the interrupt mask */
J
Jingoo Han 已提交
362 363
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
364 365
		spi_umask_intr(dws, imask);

366 367 368
		dws->transfer_handler = interrupt_transfer;
	}

369
	spi_enable_chip(dws, 1);
370

371 372
	if (dws->dma_mapped)
		return dws->dma_ops->dma_transfer(dws, transfer);
373

374
	return 1;
375 376
}

377
static void dw_spi_handle_err(struct spi_controller *master,
378
		struct spi_message *msg)
379
{
380
	struct dw_spi *dws = spi_controller_get_devdata(master);
381

382 383 384
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

385
	spi_reset_chip(dws);
386 387 388 389 390 391 392 393 394 395
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct chip_data *chip;

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
396 397 398
		struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
		u32 rx_sample_dly_ns;

399
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
400 401
		if (!chip)
			return -ENOMEM;
402
		spi_set_ctldata(spi, chip);
403 404 405 406 407 408 409 410 411
		/* Get specific / default rx-sample-delay */
		if (device_property_read_u32(&spi->dev,
					     "rx-sample-delay-ns",
					     &rx_sample_dly_ns) != 0)
			/* Use default controller value */
			rx_sample_dly_ns = dws->def_rx_sample_dly_ns;
		chip->rx_sample_dly = DIV_ROUND_CLOSEST(rx_sample_dly_ns,
							NSEC_PER_SEC /
							dws->max_freq);
412 413
	}

414
	chip->tmode = SPI_TMOD_TR;
415

416 417 418
	return 0;
}

419 420 421 422 423 424 425 426
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

427
/* Restart the controller, disable all interrupts, clean rx fifo */
428
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
429
{
430
	spi_reset_chip(dws);
431 432 433 434 435 436 437

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
438

439
		for (fifo = 1; fifo < 256; fifo++) {
440 441
			dw_writel(dws, DW_SPI_TXFTLR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFTLR))
442 443
				break;
		}
444
		dw_writel(dws, DW_SPI_TXFTLR, 0);
445

446
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
447
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
448
	}
449 450

	/* enable HW fixup for explicit CS deselect for Amazon's alpine chip */
451
	if (dws->caps & DW_SPI_CAP_CS_OVERRIDE)
452
		dw_writel(dws, DW_SPI_CS_OVERRIDE, 0xF);
453 454
}

B
Baruch Siach 已提交
455
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
456
{
457
	struct spi_controller *master;
458 459
	int ret;

460 461
	if (!dws)
		return -EINVAL;
462

B
Baruch Siach 已提交
463 464 465
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
466 467

	dws->master = master;
468
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
469
	spin_lock_init(&dws->buf_lock);
470

471 472
	spi_controller_set_devdata(master, dws);

473 474 475
	/* Basic HW init */
	spi_hw_init(dev, dws);

476 477
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
			  master);
478
	if (ret < 0) {
479
		dev_err(dev, "can not get IRQ\n");
480 481 482
		goto err_free_master;
	}

483
	master->use_gpio_descriptors = true;
484
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
485
	master->bits_per_word_mask =  SPI_BPW_RANGE_MASK(4, 16);
486 487 488
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
489
	master->cleanup = dw_spi_cleanup;
490 491 492
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
493
	master->max_speed_hz = dws->max_freq;
494
	master->dev.of_node = dev->of_node;
J
Jay Fang 已提交
495
	master->dev.fwnode = dev->fwnode;
496
	master->flags = SPI_MASTER_GPIO_SS;
497
	master->auto_runtime_pm = true;
498

499 500 501
	if (dws->set_cs)
		master->set_cs = dws->set_cs;

502 503 504 505
	/* Get default rx sample delay */
	device_property_read_u32(dev, "rx-sample-delay-ns",
				 &dws->def_rx_sample_dly_ns);

F
Feng Tang 已提交
506
	if (dws->dma_ops && dws->dma_ops->dma_init) {
507
		ret = dws->dma_ops->dma_init(dev, dws);
F
Feng Tang 已提交
508
		if (ret) {
A
Andy Shevchenko 已提交
509
			dev_warn(dev, "DMA init failed\n");
510 511
		} else {
			master->can_dma = dws->dma_ops->can_dma;
S
Serge Semin 已提交
512
			master->flags |= SPI_CONTROLLER_MUST_TX;
F
Feng Tang 已提交
513 514 515
		}
	}

516
	ret = spi_register_controller(master);
517 518
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
519
		goto err_dma_exit;
520 521
	}

522
	dw_spi_debugfs_init(dws);
523 524
	return 0;

525
err_dma_exit:
F
Feng Tang 已提交
526 527
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
528
	spi_enable_chip(dws, 0);
529
	free_irq(dws->irq, master);
530
err_free_master:
531
	spi_controller_put(master);
532 533
	return ret;
}
534
EXPORT_SYMBOL_GPL(dw_spi_add_host);
535

536
void dw_spi_remove_host(struct dw_spi *dws)
537
{
538
	dw_spi_debugfs_remove(dws);
539

540 541
	spi_unregister_controller(dws->master);

F
Feng Tang 已提交
542 543
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
544 545

	spi_shutdown_chip(dws);
546 547

	free_irq(dws->irq, dws->master);
548
}
549
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
550 551 552

int dw_spi_suspend_host(struct dw_spi *dws)
{
553
	int ret;
554

555
	ret = spi_controller_suspend(dws->master);
556 557
	if (ret)
		return ret;
558 559 560

	spi_shutdown_chip(dws);
	return 0;
561
}
562
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
563 564 565

int dw_spi_resume_host(struct dw_spi *dws)
{
566
	spi_hw_init(&dws->master->dev, dws);
567
	return spi_controller_resume(dws->master);
568
}
569
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
570 571 572 573

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");