pci_x86.h 5.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9
/*
 *	Low-Level PCI Access for i386 machines.
 *
 *	(c) 1999 Martin Mares <mj@ucw.cz>
 */

#undef DEBUG

#ifdef DEBUG
10
#define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
L
Linus Torvalds 已提交
11
#else
12 13 14 15 16
#define DBG(fmt, ...)				\
do {						\
	if (0)					\
		printk(fmt, ##__VA_ARGS__);	\
} while (0)
L
Linus Torvalds 已提交
17 18 19 20 21 22
#endif

#define PCI_PROBE_BIOS		0x0001
#define PCI_PROBE_CONF1		0x0002
#define PCI_PROBE_CONF2		0x0004
#define PCI_PROBE_MMCONF	0x0008
23
#define PCI_PROBE_MASK		0x000f
24
#define PCI_PROBE_NOEARLY	0x0010
L
Linus Torvalds 已提交
25 26 27 28 29 30

#define PCI_NO_CHECKS		0x0400
#define PCI_USE_PIRQ_MASK	0x0800
#define PCI_ASSIGN_ROMS		0x1000
#define PCI_BIOS_IRQ_SCAN	0x2000
#define PCI_ASSIGN_ALL_BUSSES	0x4000
31
#define PCI_CAN_SKIP_ISA_ALIGN	0x8000
32
#define PCI_USE__CRS		0x10000
33
#define PCI_CHECK_ENABLE_AMD_MMCONF	0x20000
34
#define PCI_HAS_IO_ECS		0x40000
35
#define PCI_NOASSIGN_ROMS	0x80000
36
#define PCI_ROOT_NO_CRS		0x100000
37
#define PCI_NOASSIGN_BARS	0x200000
L
Linus Torvalds 已提交
38 39

extern unsigned int pci_probe;
40
extern unsigned long pirq_table_addr;
L
Linus Torvalds 已提交
41

42 43 44 45 46 47 48
enum pci_bf_sort_state {
	pci_bf_sort_default,
	pci_force_nobf,
	pci_force_bf,
	pci_dmi_bf,
};

L
Linus Torvalds 已提交
49 50 51
/* pci-i386.c */

void pcibios_resource_survey(void);
A
Alex Nixon 已提交
52
void pcibios_set_cache_line_size(void);
L
Linus Torvalds 已提交
53 54 55 56 57 58

/* pci-pc.c */

extern int pcibios_last_bus;
extern struct pci_ops pci_root_ops;

59 60
void pcibios_scan_specific_bus(int busn);

L
Linus Torvalds 已提交
61 62 63 64 65
/* pci-irq.c */

struct irq_info {
	u8 bus, devfn;			/* Bus, device and function */
	struct {
66 67
		u8 link;		/* IRQ line ID, chipset dependent,
					   0 = not routed */
L
Linus Torvalds 已提交
68 69 70 71 72 73 74 75 76 77 78
		u16 bitmap;		/* Available IRQs */
	} __attribute__((packed)) irq[4];
	u8 slot;			/* Slot number, 0=onboard */
	u8 rfu;
} __attribute__((packed));

struct irq_routing_table {
	u32 signature;			/* PIRQ_SIGNATURE should be here */
	u16 version;			/* PIRQ_VERSION */
	u16 size;			/* Table size in bytes */
	u8 rtr_bus, rtr_devfn;		/* Where the interrupt router lies */
79 80 81 82
	u16 exclusive_irqs;		/* IRQs devoted exclusively to
					   PCI usage */
	u16 rtr_vendor, rtr_device;	/* Vendor and device ID of
					   interrupt router */
L
Linus Torvalds 已提交
83 84
	u32 miniport_data;		/* Crap */
	u8 rfu[11];
85
	u8 checksum;			/* Modulo 256 checksum must give 0 */
L
Linus Torvalds 已提交
86 87 88 89 90
	struct irq_info slots[0];
} __attribute__((packed));

extern unsigned int pcibios_irq_mask;

91
extern raw_spinlock_t pci_config_lock;
L
Linus Torvalds 已提交
92 93

extern int (*pcibios_enable_irq)(struct pci_dev *dev);
94
extern void (*pcibios_disable_irq)(struct pci_dev *dev);
95

96 97
extern bool mp_should_keep_irq(struct device *dev);

98 99 100 101 102 103 104
struct pci_raw_ops {
	int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
						int reg, int len, u32 *val);
	int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
						int reg, int len, u32 val);
};

J
Jan Beulich 已提交
105 106
extern const struct pci_raw_ops *raw_pci_ops;
extern const struct pci_raw_ops *raw_pci_ext_ops;
107

108
extern const struct pci_raw_ops pci_mmcfg;
J
Jan Beulich 已提交
109
extern const struct pci_raw_ops pci_direct_conf1;
110
extern bool port_cf9_safe;
111

112
/* arch_initcall level */
113 114
extern int pci_direct_probe(void);
extern void pci_direct_init(int type);
115
extern void pci_pcbios_init(void);
116 117 118 119 120
extern void __init dmi_check_pciprobe(void);
extern void __init dmi_check_skip_isa_align(void);

/* some common used subsys_initcalls */
extern int __init pci_acpi_init(void);
121
extern void __init pcibios_irq_init(void);
122
extern int __init pcibios_init(void);
123
extern int pci_legacy_init(void);
124
extern void pcibios_fixup_irqs(void);
125

126 127
/* pci-mmconfig.c */

128 129 130
/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)

131
struct pci_mmcfg_region {
132
	struct list_head list;
133
	struct resource res;
134
	u64 address;
135
	char __iomem *virt;
136 137 138
	u16 segment;
	u8 start_bus;
	u8 end_bus;
139
	char name[PCI_MMCFG_RESOURCE_NAME_LEN];
140 141
};

142
extern int __init pci_mmcfg_arch_init(void);
143
extern void __init pci_mmcfg_arch_free(void);
144
extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
145
extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
146 147
extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
			       phys_addr_t addr);
148
extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
149
extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
150

151
extern struct list_head pci_mmcfg_list;
152

153 154
#define PCI_MMCFG_BUS_OFFSET(bus)      ((bus) << 20)

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
/*
 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
 * on their northbrige except through the * %eax register. As such, you MUST
 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
 * accessor functions.
 * In fact just use pci_config_*, nothing else please.
 */
static inline unsigned char mmio_config_readb(void __iomem *pos)
{
	u8 val;
	asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
	return val;
}

static inline unsigned short mmio_config_readw(void __iomem *pos)
{
	u16 val;
	asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
	return val;
}

static inline unsigned int mmio_config_readl(void __iomem *pos)
{
	u32 val;
	asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
	return val;
}

static inline void mmio_config_writeb(void __iomem *pos, u8 val)
{
185
	asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
186 187 188 189
}

static inline void mmio_config_writew(void __iomem *pos, u16 val)
{
190
	asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
191 192 193 194
}

static inline void mmio_config_writel(void __iomem *pos, u32 val)
{
195
	asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
196
}
197 198 199 200 201 202 203

#ifdef CONFIG_PCI
# ifdef CONFIG_ACPI
#  define x86_default_pci_init		pci_acpi_init
# else
#  define x86_default_pci_init		pci_legacy_init
# endif
204
# define x86_default_pci_init_irq	pcibios_irq_init
205
# define x86_default_pci_fixup_irqs	pcibios_fixup_irqs
206 207
#else
# define x86_default_pci_init		NULL
208
# define x86_default_pci_init_irq	NULL
209
# define x86_default_pci_fixup_irqs	NULL
210
#endif