am35x.c 16.0 KB
Newer Older
1

2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Texas Instruments AM35x "glue layer"
 *
 * Copyright (c) 2010, by Texas Instruments
 *
 * Based on the DA8xx "glue layer" code.
 * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
 *
 * This file is part of the Inventra Controller Driver for Linux.
 *
 * The Inventra Controller Driver for Linux is free software; you
 * can redistribute it and/or modify it under the terms of the GNU
 * General Public License version 2 as published by the Free Software
 * Foundation.
 *
 * The Inventra Controller Driver for Linux is distributed in
 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
 * without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
 * License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with The Inventra Controller Driver for Linux ; if not,
 * write to the Free Software Foundation, Inc., 59 Temple Place,
 * Suite 330, Boston, MA  02111-1307  USA
 *
 */

30
#include <linux/module.h>
31
#include <linux/clk.h>
32
#include <linux/err.h>
33
#include <linux/io.h>
34 35
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
36
#include <linux/usb/usb_phy_generic.h>
37
#include <linux/platform_data/usb-omap.h>
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85

#include "musb_core.h"

/*
 * AM35x specific definitions
 */
/* USB 2.0 OTG module registers */
#define USB_REVISION_REG	0x00
#define USB_CTRL_REG		0x04
#define USB_STAT_REG		0x08
#define USB_EMULATION_REG	0x0c
/* 0x10 Reserved */
#define USB_AUTOREQ_REG		0x14
#define USB_SRP_FIX_TIME_REG	0x18
#define USB_TEARDOWN_REG	0x1c
#define EP_INTR_SRC_REG		0x20
#define EP_INTR_SRC_SET_REG	0x24
#define EP_INTR_SRC_CLEAR_REG	0x28
#define EP_INTR_MASK_REG	0x2c
#define EP_INTR_MASK_SET_REG	0x30
#define EP_INTR_MASK_CLEAR_REG	0x34
#define EP_INTR_SRC_MASKED_REG	0x38
#define CORE_INTR_SRC_REG	0x40
#define CORE_INTR_SRC_SET_REG	0x44
#define CORE_INTR_SRC_CLEAR_REG	0x48
#define CORE_INTR_MASK_REG	0x4c
#define CORE_INTR_MASK_SET_REG	0x50
#define CORE_INTR_MASK_CLEAR_REG 0x54
#define CORE_INTR_SRC_MASKED_REG 0x58
/* 0x5c Reserved */
#define USB_END_OF_INTR_REG	0x60

/* Control register bits */
#define AM35X_SOFT_RESET_MASK	1

/* USB interrupt register bits */
#define AM35X_INTR_USB_SHIFT	16
#define AM35X_INTR_USB_MASK	(0x1ff << AM35X_INTR_USB_SHIFT)
#define AM35X_INTR_DRVVBUS	0x100
#define AM35X_INTR_RX_SHIFT	16
#define AM35X_INTR_TX_SHIFT	0
#define AM35X_TX_EP_MASK	0xffff		/* EP0 + 15 Tx EPs */
#define AM35X_RX_EP_MASK	0xfffe		/* 15 Rx EPs */
#define AM35X_TX_INTR_MASK	(AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
#define AM35X_RX_INTR_MASK	(AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)

#define USB_MENTOR_CORE_OFFSET	0x400

86 87 88
struct am35x_glue {
	struct device		*dev;
	struct platform_device	*musb;
89
	struct platform_device	*phy;
90 91
	struct clk		*phy_clk;
	struct clk		*clk;
92 93
};

94
/*
95
 * am35x_musb_enable - enable interrupts
96
 */
97
static void am35x_musb_enable(struct musb *musb)
98 99 100 101 102 103 104 105 106 107 108 109
{
	void __iomem *reg_base = musb->ctrl_base;
	u32 epmask;

	/* Workaround: setup IRQs through both register sets. */
	epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
	       ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);

	musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
	musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);

	/* Force the DRVVBUS IRQ so we can start polling for ID change. */
110 111
	musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
			AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
112 113 114
}

/*
115
 * am35x_musb_disable - disable HDRC and flush interrupts
116
 */
117
static void am35x_musb_disable(struct musb *musb)
118 119 120 121 122 123 124 125 126 127 128 129
{
	void __iomem *reg_base = musb->ctrl_base;

	musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
	musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
			 AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
	musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
	musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
}

#define portstate(stmt)		stmt

130
static void am35x_musb_set_vbus(struct musb *musb, int is_on)
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
{
	WARN_ON(is_on && is_peripheral_active(musb));
}

#define	POLL_SECONDS	2

static struct timer_list otg_workaround;

static void otg_timer(unsigned long _musb)
{
	struct musb		*musb = (void *)_musb;
	void __iomem		*mregs = musb->mregs;
	u8			devctl;
	unsigned long		flags;

	/*
	 * We poll because AM35x's won't expose several OTG-critical
	 * status change events (from the transceiver) otherwise.
	 */
	devctl = musb_readb(mregs, MUSB_DEVCTL);
151
	dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
152
		usb_otg_state_string(musb->xceiv->otg->state));
153 154

	spin_lock_irqsave(&musb->lock, flags);
155
	switch (musb->xceiv->otg->state) {
156 157 158 159 160 161
	case OTG_STATE_A_WAIT_BCON:
		devctl &= ~MUSB_DEVCTL_SESSION;
		musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);

		devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
		if (devctl & MUSB_DEVCTL_BDEVICE) {
162
			musb->xceiv->otg->state = OTG_STATE_B_IDLE;
163 164
			MUSB_DEV_MODE(musb);
		} else {
165
			musb->xceiv->otg->state = OTG_STATE_A_IDLE;
166 167 168 169
			MUSB_HST_MODE(musb);
		}
		break;
	case OTG_STATE_A_WAIT_VFALL:
170
		musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
171 172 173 174 175 176 177 178
		musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
			    MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
		break;
	case OTG_STATE_B_IDLE:
		devctl = musb_readb(mregs, MUSB_DEVCTL);
		if (devctl & MUSB_DEVCTL_BDEVICE)
			mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
		else
179
			musb->xceiv->otg->state = OTG_STATE_A_IDLE;
180 181 182 183 184 185 186
		break;
	default:
		break;
	}
	spin_unlock_irqrestore(&musb->lock, flags);
}

187
static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
188 189 190 191 192 193 194 195
{
	static unsigned long last_timer;

	if (timeout == 0)
		timeout = jiffies + msecs_to_jiffies(3);

	/* Never idle if active, or when VBUS timeout is not set as host */
	if (musb->is_active || (musb->a_wait_bcon == 0 &&
196
				musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)) {
197
		dev_dbg(musb->controller, "%s active, deleting timer\n",
198
			usb_otg_state_string(musb->xceiv->otg->state));
199 200 201 202 203 204
		del_timer(&otg_workaround);
		last_timer = jiffies;
		return;
	}

	if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
205
		dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
206 207 208 209
		return;
	}
	last_timer = timeout;

210
	dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
211
		usb_otg_state_string(musb->xceiv->otg->state),
212
		jiffies_to_msecs(timeout - jiffies));
213 214 215
	mod_timer(&otg_workaround, timeout);
}

216
static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
217 218 219
{
	struct musb  *musb = hci;
	void __iomem *reg_base = musb->ctrl_base;
220
	struct device *dev = musb->controller;
J
Jingoo Han 已提交
221
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
222
	struct omap_musb_board_data *data = plat->board_data;
223
	struct usb_otg *otg = musb->xceiv->otg;
224 225
	unsigned long flags;
	irqreturn_t ret = IRQ_NONE;
226
	u32 epintr, usbintr;
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266

	spin_lock_irqsave(&musb->lock, flags);

	/* Get endpoint interrupts */
	epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);

	if (epintr) {
		musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);

		musb->int_rx =
			(epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
		musb->int_tx =
			(epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
	}

	/* Get usb core interrupts */
	usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
	if (!usbintr && !epintr)
		goto eoi;

	if (usbintr) {
		musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);

		musb->int_usb =
			(usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
	}
	/*
	 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
	 * AM35x's missing ID change IRQ.  We need an ID change IRQ to
	 * switch appropriately between halves of the OTG state machine.
	 * Managing DEVCTL.SESSION per Mentor docs requires that we know its
	 * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
	 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
	 */
	if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
		int drvvbus = musb_readl(reg_base, USB_STAT_REG);
		void __iomem *mregs = musb->mregs;
		u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
		int err;

267
		err = musb->int_usb & MUSB_INTR_VBUSERROR;
268 269 270 271 272 273 274 275 276 277 278 279 280
		if (err) {
			/*
			 * The Mentor core doesn't debounce VBUS as needed
			 * to cope with device connect current spikes. This
			 * means it's not uncommon for bus-powered devices
			 * to get VBUS errors during enumeration.
			 *
			 * This is a workaround, but newer RTL from Mentor
			 * seems to allow a better one: "re"-starting sessions
			 * without waiting for VBUS to stop registering in
			 * devctl.
			 */
			musb->int_usb &= ~MUSB_INTR_VBUSERROR;
281
			musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
282 283
			mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
			WARNING("VBUS error workaround (delay coming)\n");
284
		} else if (drvvbus) {
285
			MUSB_HST_MODE(musb);
286
			otg->default_a = 1;
287
			musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
288 289 290 291 292
			portstate(musb->port1_status |= USB_PORT_STAT_POWER);
			del_timer(&otg_workaround);
		} else {
			musb->is_active = 0;
			MUSB_DEV_MODE(musb);
293
			otg->default_a = 0;
294
			musb->xceiv->otg->state = OTG_STATE_B_IDLE;
295 296 297 298
			portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
		}

		/* NOTE: this must complete power-on within 100 ms. */
299
		dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
300
				drvvbus ? "on" : "off",
301
				usb_otg_state_string(musb->xceiv->otg->state),
302 303 304 305 306
				err ? " ERROR" : "",
				devctl);
		ret = IRQ_HANDLED;
	}

307 308 309 310 311 312
	/* Drop spurious RX and TX if device is disconnected */
	if (musb->int_usb & MUSB_INTR_DISCONNECT) {
		musb->int_tx = 0;
		musb->int_rx = 0;
	}

313 314 315 316 317 318 319
	if (musb->int_tx || musb->int_rx || musb->int_usb)
		ret |= musb_interrupt(musb);

eoi:
	/* EOI needs to be written for the IRQ to be re-asserted. */
	if (ret == IRQ_HANDLED || epintr || usbintr) {
		/* clear level interrupt */
320 321
		if (data->clear_irq)
			data->clear_irq();
322 323 324 325 326
		/* write EOI */
		musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
	}

	/* Poll for ID change */
327
	if (musb->xceiv->otg->state == OTG_STATE_B_IDLE)
328 329 330 331 332 333 334
		mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);

	spin_unlock_irqrestore(&musb->lock, flags);

	return ret;
}

335
static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
336
{
337
	struct device *dev = musb->controller;
J
Jingoo Han 已提交
338
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
339 340
	struct omap_musb_board_data *data = plat->board_data;
	int     retval = 0;
341

342 343 344 345
	if (data->set_mode)
		data->set_mode(musb_mode);
	else
		retval = -EIO;
346

347
	return retval;
348 349
}

350
static int am35x_musb_init(struct musb *musb)
351
{
352
	struct device *dev = musb->controller;
J
Jingoo Han 已提交
353
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
354
	struct omap_musb_board_data *data = plat->board_data;
355
	void __iomem *reg_base = musb->ctrl_base;
356
	u32 rev;
357 358 359 360 361

	musb->mregs += USB_MENTOR_CORE_OFFSET;

	/* Returns zero if e.g. not clocked */
	rev = musb_readl(reg_base, USB_REVISION_REG);
362 363
	if (!rev)
		return -ENODEV;
364

365
	musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
366
	if (IS_ERR_OR_NULL(musb->xceiv))
367
		return -EPROBE_DEFER;
368

369
	setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
370

371 372 373
	/* Reset the musb */
	if (data->reset)
		data->reset();
374 375 376 377 378

	/* Reset the controller */
	musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);

	/* Start the on-chip PHY and its PLL. */
379 380
	if (data->set_phy_power)
		data->set_phy_power(1);
381 382 383

	msleep(5);

384
	musb->isr = am35x_musb_interrupt;
385 386

	/* clear level interrupt */
387 388
	if (data->clear_irq)
		data->clear_irq();
389

390 391 392
	return 0;
}

393
static int am35x_musb_exit(struct musb *musb)
394
{
395
	struct device *dev = musb->controller;
J
Jingoo Han 已提交
396
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
397 398
	struct omap_musb_board_data *data = plat->board_data;

399
	del_timer_sync(&otg_workaround);
400

401 402 403
	/* Shutdown the on-chip PHY and its PLL. */
	if (data->set_phy_power)
		data->set_phy_power(0);
404

405
	usb_put_phy(musb->xceiv);
406 407 408 409

	return 0;
}

410
/* AM35x supports only 32bit read operation */
411
static void am35x_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
{
	void __iomem *fifo = hw_ep->fifo;
	u32		val;
	int		i;

	/* Read for 32bit-aligned destination address */
	if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
		readsl(fifo, dst, len >> 2);
		dst += len & ~0x03;
		len &= 0x03;
	}
	/*
	 * Now read the remaining 1 to 3 byte or complete length if
	 * unaligned address.
	 */
	if (len > 4) {
		for (i = 0; i < (len >> 2); i++) {
			*(u32 *) dst = musb_readl(fifo, 0);
			dst += 4;
		}
		len &= 0x03;
	}
	if (len > 0) {
		val = musb_readl(fifo, 0);
		memcpy(dst, &val, len);
	}
}
439

440
static const struct musb_platform_ops am35x_ops = {
441
	.quirks		= MUSB_DMA_INVENTRA | MUSB_INDEXED_EP,
442 443 444
	.init		= am35x_musb_init,
	.exit		= am35x_musb_exit,

445
	.read_fifo	= am35x_read_fifo,
446 447 448 449 450 451 452 453
	.enable		= am35x_musb_enable,
	.disable	= am35x_musb_disable,

	.set_mode	= am35x_musb_set_mode,
	.try_idle	= am35x_musb_try_idle,

	.set_vbus	= am35x_musb_set_vbus,
};
454

455 456 457 458 459
static const struct platform_device_info am35x_dev_info = {
	.name		= "musb-hdrc",
	.id		= PLATFORM_DEVID_AUTO,
	.dma_mask	= DMA_BIT_MASK(32),
};
460

B
Bill Pemberton 已提交
461
static int am35x_probe(struct platform_device *pdev)
462
{
J
Jingoo Han 已提交
463
	struct musb_hdrc_platform_data	*pdata = dev_get_platdata(&pdev->dev);
464
	struct platform_device		*musb;
465
	struct am35x_glue		*glue;
466
	struct platform_device_info	pinfo;
467 468 469
	struct clk			*phy_clk;
	struct clk			*clk;

470 471
	int				ret = -ENOMEM;

472 473 474 475 476 477
	glue = kzalloc(sizeof(*glue), GFP_KERNEL);
	if (!glue) {
		dev_err(&pdev->dev, "failed to allocate glue context\n");
		goto err0;
	}

478 479 480 481
	phy_clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(phy_clk)) {
		dev_err(&pdev->dev, "failed to get PHY clock\n");
		ret = PTR_ERR(phy_clk);
482
		goto err3;
483 484 485 486 487 488
	}

	clk = clk_get(&pdev->dev, "ick");
	if (IS_ERR(clk)) {
		dev_err(&pdev->dev, "failed to get clock\n");
		ret = PTR_ERR(clk);
489
		goto err4;
490 491 492 493 494
	}

	ret = clk_enable(phy_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to enable PHY clock\n");
495
		goto err5;
496 497 498 499 500
	}

	ret = clk_enable(clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to enable clock\n");
501
		goto err6;
502 503
	}

504
	glue->dev			= &pdev->dev;
505 506
	glue->phy_clk			= phy_clk;
	glue->clk			= clk;
507

508 509
	pdata->platform_ops		= &am35x_ops;

510 511 512
	glue->phy = usb_phy_generic_register();
	if (IS_ERR(glue->phy))
		goto err7;
513
	platform_set_drvdata(pdev, glue);
514

515 516 517 518 519 520 521 522 523 524 525
	pinfo = am35x_dev_info;
	pinfo.parent = &pdev->dev;
	pinfo.res = pdev->resource;
	pinfo.num_res = pdev->num_resources;
	pinfo.data = pdata;
	pinfo.size_data = sizeof(*pdata);

	glue->musb = musb = platform_device_register_full(&pinfo);
	if (IS_ERR(musb)) {
		ret = PTR_ERR(musb);
		dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
526
		goto err8;
527 528 529 530
	}

	return 0;

531 532 533
err8:
	usb_phy_generic_unregister(glue->phy);

534
err7:
535 536
	clk_disable(clk);

537
err6:
538 539
	clk_disable(phy_clk);

540
err5:
541 542
	clk_put(clk);

543
err4:
544 545
	clk_put(phy_clk);

546
err3:
547 548
	kfree(glue);

549 550 551 552
err0:
	return ret;
}

B
Bill Pemberton 已提交
553
static int am35x_remove(struct platform_device *pdev)
554
{
555
	struct am35x_glue	*glue = platform_get_drvdata(pdev);
556

557
	platform_device_unregister(glue->musb);
558
	usb_phy_generic_unregister(glue->phy);
559 560 561 562
	clk_disable(glue->clk);
	clk_disable(glue->phy_clk);
	clk_put(glue->clk);
	clk_put(glue->phy_clk);
563
	kfree(glue);
564 565 566 567

	return 0;
}

568 569 570 571
#ifdef CONFIG_PM
static int am35x_suspend(struct device *dev)
{
	struct am35x_glue	*glue = dev_get_drvdata(dev);
J
Jingoo Han 已提交
572
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
573 574 575 576 577
	struct omap_musb_board_data *data = plat->board_data;

	/* Shutdown the on-chip PHY and its PLL. */
	if (data->set_phy_power)
		data->set_phy_power(0);
578 579 580 581 582 583 584 585 586 587

	clk_disable(glue->phy_clk);
	clk_disable(glue->clk);

	return 0;
}

static int am35x_resume(struct device *dev)
{
	struct am35x_glue	*glue = dev_get_drvdata(dev);
J
Jingoo Han 已提交
588
	struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
589
	struct omap_musb_board_data *data = plat->board_data;
590 591
	int			ret;

592 593 594 595
	/* Start the on-chip PHY and its PLL. */
	if (data->set_phy_power)
		data->set_phy_power(1);

596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	ret = clk_enable(glue->phy_clk);
	if (ret) {
		dev_err(dev, "failed to enable PHY clock\n");
		return ret;
	}

	ret = clk_enable(glue->clk);
	if (ret) {
		dev_err(dev, "failed to enable clock\n");
		return ret;
	}

	return 0;
}
#endif

612 613
static SIMPLE_DEV_PM_OPS(am35x_pm_ops, am35x_suspend, am35x_resume);

614
static struct platform_driver am35x_driver = {
615
	.probe		= am35x_probe,
B
Bill Pemberton 已提交
616
	.remove		= am35x_remove,
617 618
	.driver		= {
		.name	= "musb-am35x",
619
		.pm	= &am35x_pm_ops,
620 621 622 623 624 625
	},
};

MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
MODULE_LICENSE("GPL v2");
626
module_platform_driver(am35x_driver);